irq.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * linux/arch/xtensa/kernel/irq.c
  3. *
  4. * Xtensa built-in interrupt controller and some generic functions copied
  5. * from i386.
  6. *
  7. * Copyright (C) 2002 - 2006 Tensilica, Inc.
  8. * Copyright (C) 1992, 1998 Linus Torvalds, Ingo Molnar
  9. *
  10. *
  11. * Chris Zankel <chris@zankel.net>
  12. * Kevin Chea
  13. *
  14. */
  15. #include <linux/module.h>
  16. #include <linux/seq_file.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/irq.h>
  19. #include <linux/kernel_stat.h>
  20. #include <asm/uaccess.h>
  21. #include <asm/platform.h>
  22. static unsigned int cached_irq_mask;
  23. atomic_t irq_err_count;
  24. /*
  25. * do_IRQ handles all normal device IRQ's (the special
  26. * SMP cross-CPU interrupts have their own specific
  27. * handlers).
  28. */
  29. asmlinkage void do_IRQ(int irq, struct pt_regs *regs)
  30. {
  31. struct pt_regs *old_regs = set_irq_regs(regs);
  32. if (irq >= NR_IRQS) {
  33. printk(KERN_EMERG "%s: cannot handle IRQ %d\n",
  34. __func__, irq);
  35. }
  36. irq_enter();
  37. #ifdef CONFIG_DEBUG_STACKOVERFLOW
  38. /* Debugging check for stack overflow: is there less than 1KB free? */
  39. {
  40. unsigned long sp;
  41. __asm__ __volatile__ ("mov %0, a1\n" : "=a" (sp));
  42. sp &= THREAD_SIZE - 1;
  43. if (unlikely(sp < (sizeof(thread_info) + 1024)))
  44. printk("Stack overflow in do_IRQ: %ld\n",
  45. sp - sizeof(struct thread_info));
  46. }
  47. #endif
  48. generic_handle_irq(irq);
  49. irq_exit();
  50. set_irq_regs(old_regs);
  51. }
  52. int arch_show_interrupts(struct seq_file *p, int prec)
  53. {
  54. int j;
  55. seq_printf(p, "%*s: ", prec, "NMI");
  56. for_each_online_cpu(j)
  57. seq_printf(p, "%10u ", nmi_count(j));
  58. seq_putc(p, '\n');
  59. seq_printf(p, "%*s: ", prec, "ERR");
  60. seq_printf(p, "%10u\n", atomic_read(&irq_err_count));
  61. return 0;
  62. }
  63. static void xtensa_irq_mask(struct irq_chip *d)
  64. {
  65. cached_irq_mask &= ~(1 << d->irq);
  66. set_sr (cached_irq_mask, INTENABLE);
  67. }
  68. static void xtensa_irq_unmask(struct irq_chip *d)
  69. {
  70. cached_irq_mask |= 1 << d->irq;
  71. set_sr (cached_irq_mask, INTENABLE);
  72. }
  73. static void xtensa_irq_enable(struct irq_chip *d)
  74. {
  75. variant_irq_enable(d->irq);
  76. xtensa_irq_unmask(d->irq);
  77. }
  78. static void xtensa_irq_disable(struct irq_chip *d)
  79. {
  80. xtensa_irq_mask(d->irq);
  81. variant_irq_disable(d->irq);
  82. }
  83. static void xtensa_irq_ack(struct irq_chip *d)
  84. {
  85. set_sr(1 << d->irq, INTCLEAR);
  86. }
  87. static int xtensa_irq_retrigger(struct irq_chip *d)
  88. {
  89. set_sr (1 << d->irq, INTSET);
  90. return 1;
  91. }
  92. static struct irq_chip xtensa_irq_chip = {
  93. .name = "xtensa",
  94. .irq_enable = xtensa_irq_enable,
  95. .irq_disable = xtensa_irq_disable,
  96. .irq_mask = xtensa_irq_mask,
  97. .irq_unmask = xtensa_irq_unmask,
  98. .irq_ack = xtensa_irq_ack,
  99. .irq_retrigger = xtensa_irq_retrigger,
  100. };
  101. void __init init_IRQ(void)
  102. {
  103. int index;
  104. for (index = 0; index < XTENSA_NR_IRQS; index++) {
  105. int mask = 1 << index;
  106. if (mask & XCHAL_INTTYPE_MASK_SOFTWARE)
  107. irq_set_chip_and_handler(index, &xtensa_irq_chip,
  108. handle_simple_irq);
  109. else if (mask & XCHAL_INTTYPE_MASK_EXTERN_EDGE)
  110. irq_set_chip_and_handler(index, &xtensa_irq_chip,
  111. handle_edge_irq);
  112. else if (mask & XCHAL_INTTYPE_MASK_EXTERN_LEVEL)
  113. irq_set_chip_and_handler(index, &xtensa_irq_chip,
  114. handle_level_irq);
  115. else if (mask & XCHAL_INTTYPE_MASK_TIMER)
  116. irq_set_chip_and_handler(index, &xtensa_irq_chip,
  117. handle_edge_irq);
  118. else /* XCHAL_INTTYPE_MASK_WRITE_ERROR */
  119. /* XCHAL_INTTYPE_MASK_NMI */
  120. irq_set_chip_and_handler(index, &xtensa_irq_chip,
  121. handle_level_irq);
  122. }
  123. cached_irq_mask = 0;
  124. variant_init_irq();
  125. }