x86_emulate.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073
  1. /******************************************************************************
  2. * x86_emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_x86_emulate.h>
  33. /*
  34. * Opcode effective-address decode tables.
  35. * Note that we only emulate instructions that have at least one memory
  36. * operand (excluding implicit stack references). We assume that stack
  37. * references and instruction fetches will never occur in special memory
  38. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  39. * not be handled.
  40. */
  41. /* Operand sizes: 8-bit operands or specified/overridden size. */
  42. #define ByteOp (1<<0) /* 8-bit operands. */
  43. /* Destination operand type. */
  44. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  45. #define DstReg (2<<1) /* Register operand. */
  46. #define DstMem (3<<1) /* Memory operand. */
  47. #define DstAcc (4<<1) /* Destination Accumulator */
  48. #define DstMask (7<<1)
  49. /* Source operand type. */
  50. #define SrcNone (0<<4) /* No source operand. */
  51. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  52. #define SrcReg (1<<4) /* Register operand. */
  53. #define SrcMem (2<<4) /* Memory operand. */
  54. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  55. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  56. #define SrcImm (5<<4) /* Immediate operand. */
  57. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  58. #define SrcMask (7<<4)
  59. /* Generic ModRM decode. */
  60. #define ModRM (1<<7)
  61. /* Destination is only written; never read. */
  62. #define Mov (1<<8)
  63. #define BitOp (1<<9)
  64. #define MemAbs (1<<10) /* Memory operand is absolute displacement */
  65. #define String (1<<12) /* String instruction (rep capable) */
  66. #define Stack (1<<13) /* Stack instruction (push/pop) */
  67. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  68. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  69. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  70. /* Source 2 operand type */
  71. #define Src2None (0<<29)
  72. #define Src2CL (1<<29)
  73. #define Src2ImmByte (2<<29)
  74. #define Src2One (3<<29)
  75. #define Src2Mask (7<<29)
  76. enum {
  77. Group1_80, Group1_81, Group1_82, Group1_83,
  78. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  79. };
  80. static u32 opcode_table[256] = {
  81. /* 0x00 - 0x07 */
  82. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  83. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  84. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm, 0, 0,
  85. /* 0x08 - 0x0F */
  86. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  87. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  88. 0, 0, 0, 0,
  89. /* 0x10 - 0x17 */
  90. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  91. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  92. 0, 0, 0, 0,
  93. /* 0x18 - 0x1F */
  94. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  95. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  96. 0, 0, 0, 0,
  97. /* 0x20 - 0x27 */
  98. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  99. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  100. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  101. /* 0x28 - 0x2F */
  102. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  103. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  104. 0, 0, 0, 0,
  105. /* 0x30 - 0x37 */
  106. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  107. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  108. 0, 0, 0, 0,
  109. /* 0x38 - 0x3F */
  110. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  111. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  112. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  113. 0, 0,
  114. /* 0x40 - 0x47 */
  115. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  116. /* 0x48 - 0x4F */
  117. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  118. /* 0x50 - 0x57 */
  119. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  120. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  121. /* 0x58 - 0x5F */
  122. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  123. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  124. /* 0x60 - 0x67 */
  125. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  126. 0, 0, 0, 0,
  127. /* 0x68 - 0x6F */
  128. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  129. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  130. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  131. /* 0x70 - 0x77 */
  132. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  133. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  134. /* 0x78 - 0x7F */
  135. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  136. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  137. /* 0x80 - 0x87 */
  138. Group | Group1_80, Group | Group1_81,
  139. Group | Group1_82, Group | Group1_83,
  140. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  141. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  142. /* 0x88 - 0x8F */
  143. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  144. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  145. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  146. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  147. /* 0x90 - 0x97 */
  148. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  149. /* 0x98 - 0x9F */
  150. 0, 0, 0, 0, ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  151. /* 0xA0 - 0xA7 */
  152. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  153. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  154. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  155. ByteOp | ImplicitOps | String, ImplicitOps | String,
  156. /* 0xA8 - 0xAF */
  157. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  158. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  159. ByteOp | ImplicitOps | String, ImplicitOps | String,
  160. /* 0xB0 - 0xB7 */
  161. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  162. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  163. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  164. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  165. /* 0xB8 - 0xBF */
  166. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  167. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  168. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  169. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  170. /* 0xC0 - 0xC7 */
  171. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  172. 0, ImplicitOps | Stack, 0, 0,
  173. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  174. /* 0xC8 - 0xCF */
  175. 0, 0, 0, 0, 0, 0, 0, 0,
  176. /* 0xD0 - 0xD7 */
  177. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  178. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  179. 0, 0, 0, 0,
  180. /* 0xD8 - 0xDF */
  181. 0, 0, 0, 0, 0, 0, 0, 0,
  182. /* 0xE0 - 0xE7 */
  183. 0, 0, 0, 0,
  184. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  185. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  186. /* 0xE8 - 0xEF */
  187. ImplicitOps | Stack, SrcImm | ImplicitOps,
  188. ImplicitOps, SrcImmByte | ImplicitOps,
  189. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  190. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  191. /* 0xF0 - 0xF7 */
  192. 0, 0, 0, 0,
  193. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  194. /* 0xF8 - 0xFF */
  195. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  196. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  197. };
  198. static u32 twobyte_table[256] = {
  199. /* 0x00 - 0x0F */
  200. 0, Group | GroupDual | Group7, 0, 0, 0, 0, ImplicitOps, 0,
  201. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  202. /* 0x10 - 0x1F */
  203. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  204. /* 0x20 - 0x2F */
  205. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  206. 0, 0, 0, 0, 0, 0, 0, 0,
  207. /* 0x30 - 0x3F */
  208. ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  209. /* 0x40 - 0x47 */
  210. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  211. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  212. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  213. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  214. /* 0x48 - 0x4F */
  215. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  216. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  217. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  218. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  219. /* 0x50 - 0x5F */
  220. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  221. /* 0x60 - 0x6F */
  222. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  223. /* 0x70 - 0x7F */
  224. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  225. /* 0x80 - 0x8F */
  226. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  227. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  228. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  229. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  230. /* 0x90 - 0x9F */
  231. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  232. /* 0xA0 - 0xA7 */
  233. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
  234. /* 0xA8 - 0xAF */
  235. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, ModRM, 0,
  236. /* 0xB0 - 0xB7 */
  237. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  238. DstMem | SrcReg | ModRM | BitOp,
  239. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  240. DstReg | SrcMem16 | ModRM | Mov,
  241. /* 0xB8 - 0xBF */
  242. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  243. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  244. DstReg | SrcMem16 | ModRM | Mov,
  245. /* 0xC0 - 0xCF */
  246. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  247. 0, 0, 0, 0, 0, 0, 0, 0,
  248. /* 0xD0 - 0xDF */
  249. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  250. /* 0xE0 - 0xEF */
  251. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  252. /* 0xF0 - 0xFF */
  253. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  254. };
  255. static u32 group_table[] = {
  256. [Group1_80*8] =
  257. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  258. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  259. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  260. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  261. [Group1_81*8] =
  262. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  263. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  264. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  265. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  266. [Group1_82*8] =
  267. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  268. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  269. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  270. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  271. [Group1_83*8] =
  272. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  273. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  274. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  275. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  276. [Group1A*8] =
  277. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  278. [Group3_Byte*8] =
  279. ByteOp | SrcImm | DstMem | ModRM, 0,
  280. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  281. 0, 0, 0, 0,
  282. [Group3*8] =
  283. DstMem | SrcImm | ModRM, 0,
  284. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  285. 0, 0, 0, 0,
  286. [Group4*8] =
  287. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  288. 0, 0, 0, 0, 0, 0,
  289. [Group5*8] =
  290. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  291. SrcMem | ModRM | Stack, 0,
  292. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  293. [Group7*8] =
  294. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  295. SrcNone | ModRM | DstMem | Mov, 0,
  296. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  297. };
  298. static u32 group2_table[] = {
  299. [Group7*8] =
  300. SrcNone | ModRM, 0, 0, 0,
  301. SrcNone | ModRM | DstMem | Mov, 0,
  302. SrcMem16 | ModRM | Mov, 0,
  303. };
  304. /* EFLAGS bit definitions. */
  305. #define EFLG_OF (1<<11)
  306. #define EFLG_DF (1<<10)
  307. #define EFLG_SF (1<<7)
  308. #define EFLG_ZF (1<<6)
  309. #define EFLG_AF (1<<4)
  310. #define EFLG_PF (1<<2)
  311. #define EFLG_CF (1<<0)
  312. /*
  313. * Instruction emulation:
  314. * Most instructions are emulated directly via a fragment of inline assembly
  315. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  316. * any modified flags.
  317. */
  318. #if defined(CONFIG_X86_64)
  319. #define _LO32 "k" /* force 32-bit operand */
  320. #define _STK "%%rsp" /* stack pointer */
  321. #elif defined(__i386__)
  322. #define _LO32 "" /* force 32-bit operand */
  323. #define _STK "%%esp" /* stack pointer */
  324. #endif
  325. /*
  326. * These EFLAGS bits are restored from saved value during emulation, and
  327. * any changes are written back to the saved value after emulation.
  328. */
  329. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  330. /* Before executing instruction: restore necessary bits in EFLAGS. */
  331. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  332. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  333. "movl %"_sav",%"_LO32 _tmp"; " \
  334. "push %"_tmp"; " \
  335. "push %"_tmp"; " \
  336. "movl %"_msk",%"_LO32 _tmp"; " \
  337. "andl %"_LO32 _tmp",("_STK"); " \
  338. "pushf; " \
  339. "notl %"_LO32 _tmp"; " \
  340. "andl %"_LO32 _tmp",("_STK"); " \
  341. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  342. "pop %"_tmp"; " \
  343. "orl %"_LO32 _tmp",("_STK"); " \
  344. "popf; " \
  345. "pop %"_sav"; "
  346. /* After executing instruction: write-back necessary bits in EFLAGS. */
  347. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  348. /* _sav |= EFLAGS & _msk; */ \
  349. "pushf; " \
  350. "pop %"_tmp"; " \
  351. "andl %"_msk",%"_LO32 _tmp"; " \
  352. "orl %"_LO32 _tmp",%"_sav"; "
  353. #ifdef CONFIG_X86_64
  354. #define ON64(x) x
  355. #else
  356. #define ON64(x)
  357. #endif
  358. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  359. do { \
  360. __asm__ __volatile__ ( \
  361. _PRE_EFLAGS("0", "4", "2") \
  362. _op _suffix " %"_x"3,%1; " \
  363. _POST_EFLAGS("0", "4", "2") \
  364. : "=m" (_eflags), "=m" ((_dst).val), \
  365. "=&r" (_tmp) \
  366. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  367. } while (0)
  368. /* Raw emulation: instruction has two explicit operands. */
  369. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  370. do { \
  371. unsigned long _tmp; \
  372. \
  373. switch ((_dst).bytes) { \
  374. case 2: \
  375. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  376. break; \
  377. case 4: \
  378. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  379. break; \
  380. case 8: \
  381. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  382. break; \
  383. } \
  384. } while (0)
  385. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  386. do { \
  387. unsigned long _tmp; \
  388. switch ((_dst).bytes) { \
  389. case 1: \
  390. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  391. break; \
  392. default: \
  393. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  394. _wx, _wy, _lx, _ly, _qx, _qy); \
  395. break; \
  396. } \
  397. } while (0)
  398. /* Source operand is byte-sized and may be restricted to just %cl. */
  399. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  400. __emulate_2op(_op, _src, _dst, _eflags, \
  401. "b", "c", "b", "c", "b", "c", "b", "c")
  402. /* Source operand is byte, word, long or quad sized. */
  403. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  404. __emulate_2op(_op, _src, _dst, _eflags, \
  405. "b", "q", "w", "r", _LO32, "r", "", "r")
  406. /* Source operand is word, long or quad sized. */
  407. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  408. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  409. "w", "r", _LO32, "r", "", "r")
  410. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  411. do { \
  412. unsigned long _tmp; \
  413. \
  414. __asm__ __volatile__ ( \
  415. _PRE_EFLAGS("0", "3", "2") \
  416. _op _suffix " %1; " \
  417. _POST_EFLAGS("0", "3", "2") \
  418. : "=m" (_eflags), "+m" ((_dst).val), \
  419. "=&r" (_tmp) \
  420. : "i" (EFLAGS_MASK)); \
  421. } while (0)
  422. /* Instruction has only one explicit operand (no source operand). */
  423. #define emulate_1op(_op, _dst, _eflags) \
  424. do { \
  425. switch ((_dst).bytes) { \
  426. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  427. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  428. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  429. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  430. } \
  431. } while (0)
  432. /* Fetch next part of the instruction being emulated. */
  433. #define insn_fetch(_type, _size, _eip) \
  434. ({ unsigned long _x; \
  435. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  436. if (rc != 0) \
  437. goto done; \
  438. (_eip) += (_size); \
  439. (_type)_x; \
  440. })
  441. static inline unsigned long ad_mask(struct decode_cache *c)
  442. {
  443. return (1UL << (c->ad_bytes << 3)) - 1;
  444. }
  445. /* Access/update address held in a register, based on addressing mode. */
  446. static inline unsigned long
  447. address_mask(struct decode_cache *c, unsigned long reg)
  448. {
  449. if (c->ad_bytes == sizeof(unsigned long))
  450. return reg;
  451. else
  452. return reg & ad_mask(c);
  453. }
  454. static inline unsigned long
  455. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  456. {
  457. return base + address_mask(c, reg);
  458. }
  459. static inline void
  460. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  461. {
  462. if (c->ad_bytes == sizeof(unsigned long))
  463. *reg += inc;
  464. else
  465. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  466. }
  467. static inline void jmp_rel(struct decode_cache *c, int rel)
  468. {
  469. register_address_increment(c, &c->eip, rel);
  470. }
  471. static void set_seg_override(struct decode_cache *c, int seg)
  472. {
  473. c->has_seg_override = true;
  474. c->seg_override = seg;
  475. }
  476. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  477. {
  478. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  479. return 0;
  480. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  481. }
  482. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  483. struct decode_cache *c)
  484. {
  485. if (!c->has_seg_override)
  486. return 0;
  487. return seg_base(ctxt, c->seg_override);
  488. }
  489. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  490. {
  491. return seg_base(ctxt, VCPU_SREG_ES);
  492. }
  493. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  494. {
  495. return seg_base(ctxt, VCPU_SREG_SS);
  496. }
  497. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  498. struct x86_emulate_ops *ops,
  499. unsigned long linear, u8 *dest)
  500. {
  501. struct fetch_cache *fc = &ctxt->decode.fetch;
  502. int rc;
  503. int size;
  504. if (linear < fc->start || linear >= fc->end) {
  505. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  506. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  507. if (rc)
  508. return rc;
  509. fc->start = linear;
  510. fc->end = linear + size;
  511. }
  512. *dest = fc->data[linear - fc->start];
  513. return 0;
  514. }
  515. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  516. struct x86_emulate_ops *ops,
  517. unsigned long eip, void *dest, unsigned size)
  518. {
  519. int rc = 0;
  520. eip += ctxt->cs_base;
  521. while (size--) {
  522. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  523. if (rc)
  524. return rc;
  525. }
  526. return 0;
  527. }
  528. /*
  529. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  530. * pointer into the block that addresses the relevant register.
  531. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  532. */
  533. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  534. int highbyte_regs)
  535. {
  536. void *p;
  537. p = &regs[modrm_reg];
  538. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  539. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  540. return p;
  541. }
  542. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  543. struct x86_emulate_ops *ops,
  544. void *ptr,
  545. u16 *size, unsigned long *address, int op_bytes)
  546. {
  547. int rc;
  548. if (op_bytes == 2)
  549. op_bytes = 3;
  550. *address = 0;
  551. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  552. ctxt->vcpu);
  553. if (rc)
  554. return rc;
  555. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  556. ctxt->vcpu);
  557. return rc;
  558. }
  559. static int test_cc(unsigned int condition, unsigned int flags)
  560. {
  561. int rc = 0;
  562. switch ((condition & 15) >> 1) {
  563. case 0: /* o */
  564. rc |= (flags & EFLG_OF);
  565. break;
  566. case 1: /* b/c/nae */
  567. rc |= (flags & EFLG_CF);
  568. break;
  569. case 2: /* z/e */
  570. rc |= (flags & EFLG_ZF);
  571. break;
  572. case 3: /* be/na */
  573. rc |= (flags & (EFLG_CF|EFLG_ZF));
  574. break;
  575. case 4: /* s */
  576. rc |= (flags & EFLG_SF);
  577. break;
  578. case 5: /* p/pe */
  579. rc |= (flags & EFLG_PF);
  580. break;
  581. case 7: /* le/ng */
  582. rc |= (flags & EFLG_ZF);
  583. /* fall through */
  584. case 6: /* l/nge */
  585. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  586. break;
  587. }
  588. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  589. return (!!rc ^ (condition & 1));
  590. }
  591. static void decode_register_operand(struct operand *op,
  592. struct decode_cache *c,
  593. int inhibit_bytereg)
  594. {
  595. unsigned reg = c->modrm_reg;
  596. int highbyte_regs = c->rex_prefix == 0;
  597. if (!(c->d & ModRM))
  598. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  599. op->type = OP_REG;
  600. if ((c->d & ByteOp) && !inhibit_bytereg) {
  601. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  602. op->val = *(u8 *)op->ptr;
  603. op->bytes = 1;
  604. } else {
  605. op->ptr = decode_register(reg, c->regs, 0);
  606. op->bytes = c->op_bytes;
  607. switch (op->bytes) {
  608. case 2:
  609. op->val = *(u16 *)op->ptr;
  610. break;
  611. case 4:
  612. op->val = *(u32 *)op->ptr;
  613. break;
  614. case 8:
  615. op->val = *(u64 *) op->ptr;
  616. break;
  617. }
  618. }
  619. op->orig_val = op->val;
  620. }
  621. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  622. struct x86_emulate_ops *ops)
  623. {
  624. struct decode_cache *c = &ctxt->decode;
  625. u8 sib;
  626. int index_reg = 0, base_reg = 0, scale;
  627. int rc = 0;
  628. if (c->rex_prefix) {
  629. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  630. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  631. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  632. }
  633. c->modrm = insn_fetch(u8, 1, c->eip);
  634. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  635. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  636. c->modrm_rm |= (c->modrm & 0x07);
  637. c->modrm_ea = 0;
  638. c->use_modrm_ea = 1;
  639. if (c->modrm_mod == 3) {
  640. c->modrm_ptr = decode_register(c->modrm_rm,
  641. c->regs, c->d & ByteOp);
  642. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  643. return rc;
  644. }
  645. if (c->ad_bytes == 2) {
  646. unsigned bx = c->regs[VCPU_REGS_RBX];
  647. unsigned bp = c->regs[VCPU_REGS_RBP];
  648. unsigned si = c->regs[VCPU_REGS_RSI];
  649. unsigned di = c->regs[VCPU_REGS_RDI];
  650. /* 16-bit ModR/M decode. */
  651. switch (c->modrm_mod) {
  652. case 0:
  653. if (c->modrm_rm == 6)
  654. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  655. break;
  656. case 1:
  657. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  658. break;
  659. case 2:
  660. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  661. break;
  662. }
  663. switch (c->modrm_rm) {
  664. case 0:
  665. c->modrm_ea += bx + si;
  666. break;
  667. case 1:
  668. c->modrm_ea += bx + di;
  669. break;
  670. case 2:
  671. c->modrm_ea += bp + si;
  672. break;
  673. case 3:
  674. c->modrm_ea += bp + di;
  675. break;
  676. case 4:
  677. c->modrm_ea += si;
  678. break;
  679. case 5:
  680. c->modrm_ea += di;
  681. break;
  682. case 6:
  683. if (c->modrm_mod != 0)
  684. c->modrm_ea += bp;
  685. break;
  686. case 7:
  687. c->modrm_ea += bx;
  688. break;
  689. }
  690. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  691. (c->modrm_rm == 6 && c->modrm_mod != 0))
  692. if (!c->has_seg_override)
  693. set_seg_override(c, VCPU_SREG_SS);
  694. c->modrm_ea = (u16)c->modrm_ea;
  695. } else {
  696. /* 32/64-bit ModR/M decode. */
  697. if ((c->modrm_rm & 7) == 4) {
  698. sib = insn_fetch(u8, 1, c->eip);
  699. index_reg |= (sib >> 3) & 7;
  700. base_reg |= sib & 7;
  701. scale = sib >> 6;
  702. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  703. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  704. else
  705. c->modrm_ea += c->regs[base_reg];
  706. if (index_reg != 4)
  707. c->modrm_ea += c->regs[index_reg] << scale;
  708. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  709. if (ctxt->mode == X86EMUL_MODE_PROT64)
  710. c->rip_relative = 1;
  711. } else
  712. c->modrm_ea += c->regs[c->modrm_rm];
  713. switch (c->modrm_mod) {
  714. case 0:
  715. if (c->modrm_rm == 5)
  716. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  717. break;
  718. case 1:
  719. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  720. break;
  721. case 2:
  722. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  723. break;
  724. }
  725. }
  726. done:
  727. return rc;
  728. }
  729. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  730. struct x86_emulate_ops *ops)
  731. {
  732. struct decode_cache *c = &ctxt->decode;
  733. int rc = 0;
  734. switch (c->ad_bytes) {
  735. case 2:
  736. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  737. break;
  738. case 4:
  739. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  740. break;
  741. case 8:
  742. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  743. break;
  744. }
  745. done:
  746. return rc;
  747. }
  748. int
  749. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  750. {
  751. struct decode_cache *c = &ctxt->decode;
  752. int rc = 0;
  753. int mode = ctxt->mode;
  754. int def_op_bytes, def_ad_bytes, group;
  755. /* Shadow copy of register state. Committed on successful emulation. */
  756. memset(c, 0, sizeof(struct decode_cache));
  757. c->eip = kvm_rip_read(ctxt->vcpu);
  758. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  759. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  760. switch (mode) {
  761. case X86EMUL_MODE_REAL:
  762. case X86EMUL_MODE_PROT16:
  763. def_op_bytes = def_ad_bytes = 2;
  764. break;
  765. case X86EMUL_MODE_PROT32:
  766. def_op_bytes = def_ad_bytes = 4;
  767. break;
  768. #ifdef CONFIG_X86_64
  769. case X86EMUL_MODE_PROT64:
  770. def_op_bytes = 4;
  771. def_ad_bytes = 8;
  772. break;
  773. #endif
  774. default:
  775. return -1;
  776. }
  777. c->op_bytes = def_op_bytes;
  778. c->ad_bytes = def_ad_bytes;
  779. /* Legacy prefixes. */
  780. for (;;) {
  781. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  782. case 0x66: /* operand-size override */
  783. /* switch between 2/4 bytes */
  784. c->op_bytes = def_op_bytes ^ 6;
  785. break;
  786. case 0x67: /* address-size override */
  787. if (mode == X86EMUL_MODE_PROT64)
  788. /* switch between 4/8 bytes */
  789. c->ad_bytes = def_ad_bytes ^ 12;
  790. else
  791. /* switch between 2/4 bytes */
  792. c->ad_bytes = def_ad_bytes ^ 6;
  793. break;
  794. case 0x26: /* ES override */
  795. case 0x2e: /* CS override */
  796. case 0x36: /* SS override */
  797. case 0x3e: /* DS override */
  798. set_seg_override(c, (c->b >> 3) & 3);
  799. break;
  800. case 0x64: /* FS override */
  801. case 0x65: /* GS override */
  802. set_seg_override(c, c->b & 7);
  803. break;
  804. case 0x40 ... 0x4f: /* REX */
  805. if (mode != X86EMUL_MODE_PROT64)
  806. goto done_prefixes;
  807. c->rex_prefix = c->b;
  808. continue;
  809. case 0xf0: /* LOCK */
  810. c->lock_prefix = 1;
  811. break;
  812. case 0xf2: /* REPNE/REPNZ */
  813. c->rep_prefix = REPNE_PREFIX;
  814. break;
  815. case 0xf3: /* REP/REPE/REPZ */
  816. c->rep_prefix = REPE_PREFIX;
  817. break;
  818. default:
  819. goto done_prefixes;
  820. }
  821. /* Any legacy prefix after a REX prefix nullifies its effect. */
  822. c->rex_prefix = 0;
  823. }
  824. done_prefixes:
  825. /* REX prefix. */
  826. if (c->rex_prefix)
  827. if (c->rex_prefix & 8)
  828. c->op_bytes = 8; /* REX.W */
  829. /* Opcode byte(s). */
  830. c->d = opcode_table[c->b];
  831. if (c->d == 0) {
  832. /* Two-byte opcode? */
  833. if (c->b == 0x0f) {
  834. c->twobyte = 1;
  835. c->b = insn_fetch(u8, 1, c->eip);
  836. c->d = twobyte_table[c->b];
  837. }
  838. }
  839. if (c->d & Group) {
  840. group = c->d & GroupMask;
  841. c->modrm = insn_fetch(u8, 1, c->eip);
  842. --c->eip;
  843. group = (group << 3) + ((c->modrm >> 3) & 7);
  844. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  845. c->d = group2_table[group];
  846. else
  847. c->d = group_table[group];
  848. }
  849. /* Unrecognised? */
  850. if (c->d == 0) {
  851. DPRINTF("Cannot emulate %02x\n", c->b);
  852. return -1;
  853. }
  854. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  855. c->op_bytes = 8;
  856. /* ModRM and SIB bytes. */
  857. if (c->d & ModRM)
  858. rc = decode_modrm(ctxt, ops);
  859. else if (c->d & MemAbs)
  860. rc = decode_abs(ctxt, ops);
  861. if (rc)
  862. goto done;
  863. if (!c->has_seg_override)
  864. set_seg_override(c, VCPU_SREG_DS);
  865. if (!(!c->twobyte && c->b == 0x8d))
  866. c->modrm_ea += seg_override_base(ctxt, c);
  867. if (c->ad_bytes != 8)
  868. c->modrm_ea = (u32)c->modrm_ea;
  869. /*
  870. * Decode and fetch the source operand: register, memory
  871. * or immediate.
  872. */
  873. switch (c->d & SrcMask) {
  874. case SrcNone:
  875. break;
  876. case SrcReg:
  877. decode_register_operand(&c->src, c, 0);
  878. break;
  879. case SrcMem16:
  880. c->src.bytes = 2;
  881. goto srcmem_common;
  882. case SrcMem32:
  883. c->src.bytes = 4;
  884. goto srcmem_common;
  885. case SrcMem:
  886. c->src.bytes = (c->d & ByteOp) ? 1 :
  887. c->op_bytes;
  888. /* Don't fetch the address for invlpg: it could be unmapped. */
  889. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  890. break;
  891. srcmem_common:
  892. /*
  893. * For instructions with a ModR/M byte, switch to register
  894. * access if Mod = 3.
  895. */
  896. if ((c->d & ModRM) && c->modrm_mod == 3) {
  897. c->src.type = OP_REG;
  898. c->src.val = c->modrm_val;
  899. c->src.ptr = c->modrm_ptr;
  900. break;
  901. }
  902. c->src.type = OP_MEM;
  903. break;
  904. case SrcImm:
  905. c->src.type = OP_IMM;
  906. c->src.ptr = (unsigned long *)c->eip;
  907. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  908. if (c->src.bytes == 8)
  909. c->src.bytes = 4;
  910. /* NB. Immediates are sign-extended as necessary. */
  911. switch (c->src.bytes) {
  912. case 1:
  913. c->src.val = insn_fetch(s8, 1, c->eip);
  914. break;
  915. case 2:
  916. c->src.val = insn_fetch(s16, 2, c->eip);
  917. break;
  918. case 4:
  919. c->src.val = insn_fetch(s32, 4, c->eip);
  920. break;
  921. }
  922. break;
  923. case SrcImmByte:
  924. c->src.type = OP_IMM;
  925. c->src.ptr = (unsigned long *)c->eip;
  926. c->src.bytes = 1;
  927. c->src.val = insn_fetch(s8, 1, c->eip);
  928. break;
  929. }
  930. /*
  931. * Decode and fetch the second source operand: register, memory
  932. * or immediate.
  933. */
  934. switch (c->d & Src2Mask) {
  935. case Src2None:
  936. break;
  937. case Src2CL:
  938. c->src2.bytes = 1;
  939. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  940. break;
  941. case Src2ImmByte:
  942. c->src2.type = OP_IMM;
  943. c->src2.ptr = (unsigned long *)c->eip;
  944. c->src2.bytes = 1;
  945. c->src2.val = insn_fetch(u8, 1, c->eip);
  946. break;
  947. case Src2One:
  948. c->src2.bytes = 1;
  949. c->src2.val = 1;
  950. break;
  951. }
  952. /* Decode and fetch the destination operand: register or memory. */
  953. switch (c->d & DstMask) {
  954. case ImplicitOps:
  955. /* Special instructions do their own operand decoding. */
  956. return 0;
  957. case DstReg:
  958. decode_register_operand(&c->dst, c,
  959. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  960. break;
  961. case DstMem:
  962. if ((c->d & ModRM) && c->modrm_mod == 3) {
  963. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  964. c->dst.type = OP_REG;
  965. c->dst.val = c->dst.orig_val = c->modrm_val;
  966. c->dst.ptr = c->modrm_ptr;
  967. break;
  968. }
  969. c->dst.type = OP_MEM;
  970. break;
  971. case DstAcc:
  972. c->dst.type = OP_REG;
  973. c->dst.bytes = c->op_bytes;
  974. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  975. switch (c->op_bytes) {
  976. case 1:
  977. c->dst.val = *(u8 *)c->dst.ptr;
  978. break;
  979. case 2:
  980. c->dst.val = *(u16 *)c->dst.ptr;
  981. break;
  982. case 4:
  983. c->dst.val = *(u32 *)c->dst.ptr;
  984. break;
  985. }
  986. c->dst.orig_val = c->dst.val;
  987. break;
  988. }
  989. if (c->rip_relative)
  990. c->modrm_ea += c->eip;
  991. done:
  992. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  993. }
  994. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  995. {
  996. struct decode_cache *c = &ctxt->decode;
  997. c->dst.type = OP_MEM;
  998. c->dst.bytes = c->op_bytes;
  999. c->dst.val = c->src.val;
  1000. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1001. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1002. c->regs[VCPU_REGS_RSP]);
  1003. }
  1004. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1005. struct x86_emulate_ops *ops)
  1006. {
  1007. struct decode_cache *c = &ctxt->decode;
  1008. int rc;
  1009. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1010. c->regs[VCPU_REGS_RSP]),
  1011. &c->src.val, c->src.bytes, ctxt->vcpu);
  1012. if (rc != 0)
  1013. return rc;
  1014. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.bytes);
  1015. return rc;
  1016. }
  1017. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1018. struct x86_emulate_ops *ops)
  1019. {
  1020. struct decode_cache *c = &ctxt->decode;
  1021. int rc;
  1022. c->src.bytes = c->dst.bytes;
  1023. rc = emulate_pop(ctxt, ops);
  1024. if (rc != 0)
  1025. return rc;
  1026. c->dst.val = c->src.val;
  1027. return 0;
  1028. }
  1029. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1030. {
  1031. struct decode_cache *c = &ctxt->decode;
  1032. switch (c->modrm_reg) {
  1033. case 0: /* rol */
  1034. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1035. break;
  1036. case 1: /* ror */
  1037. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1038. break;
  1039. case 2: /* rcl */
  1040. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1041. break;
  1042. case 3: /* rcr */
  1043. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1044. break;
  1045. case 4: /* sal/shl */
  1046. case 6: /* sal/shl */
  1047. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1048. break;
  1049. case 5: /* shr */
  1050. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1051. break;
  1052. case 7: /* sar */
  1053. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1054. break;
  1055. }
  1056. }
  1057. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1058. struct x86_emulate_ops *ops)
  1059. {
  1060. struct decode_cache *c = &ctxt->decode;
  1061. int rc = 0;
  1062. switch (c->modrm_reg) {
  1063. case 0 ... 1: /* test */
  1064. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1065. break;
  1066. case 2: /* not */
  1067. c->dst.val = ~c->dst.val;
  1068. break;
  1069. case 3: /* neg */
  1070. emulate_1op("neg", c->dst, ctxt->eflags);
  1071. break;
  1072. default:
  1073. DPRINTF("Cannot emulate %02x\n", c->b);
  1074. rc = X86EMUL_UNHANDLEABLE;
  1075. break;
  1076. }
  1077. return rc;
  1078. }
  1079. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1080. struct x86_emulate_ops *ops)
  1081. {
  1082. struct decode_cache *c = &ctxt->decode;
  1083. switch (c->modrm_reg) {
  1084. case 0: /* inc */
  1085. emulate_1op("inc", c->dst, ctxt->eflags);
  1086. break;
  1087. case 1: /* dec */
  1088. emulate_1op("dec", c->dst, ctxt->eflags);
  1089. break;
  1090. case 2: /* call near abs */ {
  1091. long int old_eip;
  1092. old_eip = c->eip;
  1093. c->eip = c->src.val;
  1094. c->src.val = old_eip;
  1095. emulate_push(ctxt);
  1096. break;
  1097. }
  1098. case 4: /* jmp abs */
  1099. c->eip = c->src.val;
  1100. break;
  1101. case 6: /* push */
  1102. emulate_push(ctxt);
  1103. break;
  1104. }
  1105. return 0;
  1106. }
  1107. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1108. struct x86_emulate_ops *ops,
  1109. unsigned long memop)
  1110. {
  1111. struct decode_cache *c = &ctxt->decode;
  1112. u64 old, new;
  1113. int rc;
  1114. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1115. if (rc != 0)
  1116. return rc;
  1117. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1118. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1119. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1120. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1121. ctxt->eflags &= ~EFLG_ZF;
  1122. } else {
  1123. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1124. (u32) c->regs[VCPU_REGS_RBX];
  1125. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1126. if (rc != 0)
  1127. return rc;
  1128. ctxt->eflags |= EFLG_ZF;
  1129. }
  1130. return 0;
  1131. }
  1132. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1133. struct x86_emulate_ops *ops)
  1134. {
  1135. int rc;
  1136. struct decode_cache *c = &ctxt->decode;
  1137. switch (c->dst.type) {
  1138. case OP_REG:
  1139. /* The 4-byte case *is* correct:
  1140. * in 64-bit mode we zero-extend.
  1141. */
  1142. switch (c->dst.bytes) {
  1143. case 1:
  1144. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1145. break;
  1146. case 2:
  1147. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1148. break;
  1149. case 4:
  1150. *c->dst.ptr = (u32)c->dst.val;
  1151. break; /* 64b: zero-ext */
  1152. case 8:
  1153. *c->dst.ptr = c->dst.val;
  1154. break;
  1155. }
  1156. break;
  1157. case OP_MEM:
  1158. if (c->lock_prefix)
  1159. rc = ops->cmpxchg_emulated(
  1160. (unsigned long)c->dst.ptr,
  1161. &c->dst.orig_val,
  1162. &c->dst.val,
  1163. c->dst.bytes,
  1164. ctxt->vcpu);
  1165. else
  1166. rc = ops->write_emulated(
  1167. (unsigned long)c->dst.ptr,
  1168. &c->dst.val,
  1169. c->dst.bytes,
  1170. ctxt->vcpu);
  1171. if (rc != 0)
  1172. return rc;
  1173. break;
  1174. case OP_NONE:
  1175. /* no writeback */
  1176. break;
  1177. default:
  1178. break;
  1179. }
  1180. return 0;
  1181. }
  1182. int
  1183. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1184. {
  1185. unsigned long memop = 0;
  1186. u64 msr_data;
  1187. unsigned long saved_eip = 0;
  1188. struct decode_cache *c = &ctxt->decode;
  1189. unsigned int port;
  1190. int io_dir_in;
  1191. int rc = 0;
  1192. /* Shadow copy of register state. Committed on successful emulation.
  1193. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1194. * modify them.
  1195. */
  1196. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1197. saved_eip = c->eip;
  1198. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1199. memop = c->modrm_ea;
  1200. if (c->rep_prefix && (c->d & String)) {
  1201. /* All REP prefixes have the same first termination condition */
  1202. if (c->regs[VCPU_REGS_RCX] == 0) {
  1203. kvm_rip_write(ctxt->vcpu, c->eip);
  1204. goto done;
  1205. }
  1206. /* The second termination condition only applies for REPE
  1207. * and REPNE. Test if the repeat string operation prefix is
  1208. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1209. * corresponding termination condition according to:
  1210. * - if REPE/REPZ and ZF = 0 then done
  1211. * - if REPNE/REPNZ and ZF = 1 then done
  1212. */
  1213. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1214. (c->b == 0xae) || (c->b == 0xaf)) {
  1215. if ((c->rep_prefix == REPE_PREFIX) &&
  1216. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1217. kvm_rip_write(ctxt->vcpu, c->eip);
  1218. goto done;
  1219. }
  1220. if ((c->rep_prefix == REPNE_PREFIX) &&
  1221. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1222. kvm_rip_write(ctxt->vcpu, c->eip);
  1223. goto done;
  1224. }
  1225. }
  1226. c->regs[VCPU_REGS_RCX]--;
  1227. c->eip = kvm_rip_read(ctxt->vcpu);
  1228. }
  1229. if (c->src.type == OP_MEM) {
  1230. c->src.ptr = (unsigned long *)memop;
  1231. c->src.val = 0;
  1232. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1233. &c->src.val,
  1234. c->src.bytes,
  1235. ctxt->vcpu);
  1236. if (rc != 0)
  1237. goto done;
  1238. c->src.orig_val = c->src.val;
  1239. }
  1240. if ((c->d & DstMask) == ImplicitOps)
  1241. goto special_insn;
  1242. if (c->dst.type == OP_MEM) {
  1243. c->dst.ptr = (unsigned long *)memop;
  1244. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1245. c->dst.val = 0;
  1246. if (c->d & BitOp) {
  1247. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1248. c->dst.ptr = (void *)c->dst.ptr +
  1249. (c->src.val & mask) / 8;
  1250. }
  1251. if (!(c->d & Mov) &&
  1252. /* optimisation - avoid slow emulated read */
  1253. ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1254. &c->dst.val,
  1255. c->dst.bytes, ctxt->vcpu)) != 0))
  1256. goto done;
  1257. }
  1258. c->dst.orig_val = c->dst.val;
  1259. special_insn:
  1260. if (c->twobyte)
  1261. goto twobyte_insn;
  1262. switch (c->b) {
  1263. case 0x00 ... 0x05:
  1264. add: /* add */
  1265. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1266. break;
  1267. case 0x08 ... 0x0d:
  1268. or: /* or */
  1269. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1270. break;
  1271. case 0x10 ... 0x15:
  1272. adc: /* adc */
  1273. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1274. break;
  1275. case 0x18 ... 0x1d:
  1276. sbb: /* sbb */
  1277. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1278. break;
  1279. case 0x20 ... 0x25:
  1280. and: /* and */
  1281. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1282. break;
  1283. case 0x28 ... 0x2d:
  1284. sub: /* sub */
  1285. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1286. break;
  1287. case 0x30 ... 0x35:
  1288. xor: /* xor */
  1289. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1290. break;
  1291. case 0x38 ... 0x3d:
  1292. cmp: /* cmp */
  1293. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1294. break;
  1295. case 0x40 ... 0x47: /* inc r16/r32 */
  1296. emulate_1op("inc", c->dst, ctxt->eflags);
  1297. break;
  1298. case 0x48 ... 0x4f: /* dec r16/r32 */
  1299. emulate_1op("dec", c->dst, ctxt->eflags);
  1300. break;
  1301. case 0x50 ... 0x57: /* push reg */
  1302. emulate_push(ctxt);
  1303. break;
  1304. case 0x58 ... 0x5f: /* pop reg */
  1305. pop_instruction:
  1306. c->src.bytes = c->op_bytes;
  1307. rc = emulate_pop(ctxt, ops);
  1308. if (rc != 0)
  1309. goto done;
  1310. c->dst.val = c->src.val;
  1311. break;
  1312. case 0x63: /* movsxd */
  1313. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1314. goto cannot_emulate;
  1315. c->dst.val = (s32) c->src.val;
  1316. break;
  1317. case 0x68: /* push imm */
  1318. case 0x6a: /* push imm8 */
  1319. emulate_push(ctxt);
  1320. break;
  1321. case 0x6c: /* insb */
  1322. case 0x6d: /* insw/insd */
  1323. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1324. 1,
  1325. (c->d & ByteOp) ? 1 : c->op_bytes,
  1326. c->rep_prefix ?
  1327. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1328. (ctxt->eflags & EFLG_DF),
  1329. register_address(c, es_base(ctxt),
  1330. c->regs[VCPU_REGS_RDI]),
  1331. c->rep_prefix,
  1332. c->regs[VCPU_REGS_RDX]) == 0) {
  1333. c->eip = saved_eip;
  1334. return -1;
  1335. }
  1336. return 0;
  1337. case 0x6e: /* outsb */
  1338. case 0x6f: /* outsw/outsd */
  1339. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1340. 0,
  1341. (c->d & ByteOp) ? 1 : c->op_bytes,
  1342. c->rep_prefix ?
  1343. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1344. (ctxt->eflags & EFLG_DF),
  1345. register_address(c,
  1346. seg_override_base(ctxt, c),
  1347. c->regs[VCPU_REGS_RSI]),
  1348. c->rep_prefix,
  1349. c->regs[VCPU_REGS_RDX]) == 0) {
  1350. c->eip = saved_eip;
  1351. return -1;
  1352. }
  1353. return 0;
  1354. case 0x70 ... 0x7f: /* jcc (short) */ {
  1355. int rel = insn_fetch(s8, 1, c->eip);
  1356. if (test_cc(c->b, ctxt->eflags))
  1357. jmp_rel(c, rel);
  1358. break;
  1359. }
  1360. case 0x80 ... 0x83: /* Grp1 */
  1361. switch (c->modrm_reg) {
  1362. case 0:
  1363. goto add;
  1364. case 1:
  1365. goto or;
  1366. case 2:
  1367. goto adc;
  1368. case 3:
  1369. goto sbb;
  1370. case 4:
  1371. goto and;
  1372. case 5:
  1373. goto sub;
  1374. case 6:
  1375. goto xor;
  1376. case 7:
  1377. goto cmp;
  1378. }
  1379. break;
  1380. case 0x84 ... 0x85:
  1381. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1382. break;
  1383. case 0x86 ... 0x87: /* xchg */
  1384. xchg:
  1385. /* Write back the register source. */
  1386. switch (c->dst.bytes) {
  1387. case 1:
  1388. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1389. break;
  1390. case 2:
  1391. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1392. break;
  1393. case 4:
  1394. *c->src.ptr = (u32) c->dst.val;
  1395. break; /* 64b reg: zero-extend */
  1396. case 8:
  1397. *c->src.ptr = c->dst.val;
  1398. break;
  1399. }
  1400. /*
  1401. * Write back the memory destination with implicit LOCK
  1402. * prefix.
  1403. */
  1404. c->dst.val = c->src.val;
  1405. c->lock_prefix = 1;
  1406. break;
  1407. case 0x88 ... 0x8b: /* mov */
  1408. goto mov;
  1409. case 0x8c: { /* mov r/m, sreg */
  1410. struct kvm_segment segreg;
  1411. if (c->modrm_reg <= 5)
  1412. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1413. else {
  1414. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1415. c->modrm);
  1416. goto cannot_emulate;
  1417. }
  1418. c->dst.val = segreg.selector;
  1419. break;
  1420. }
  1421. case 0x8d: /* lea r16/r32, m */
  1422. c->dst.val = c->modrm_ea;
  1423. break;
  1424. case 0x8e: { /* mov seg, r/m16 */
  1425. uint16_t sel;
  1426. int type_bits;
  1427. int err;
  1428. sel = c->src.val;
  1429. if (c->modrm_reg <= 5) {
  1430. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1431. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1432. type_bits, c->modrm_reg);
  1433. } else {
  1434. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1435. c->modrm);
  1436. goto cannot_emulate;
  1437. }
  1438. if (err < 0)
  1439. goto cannot_emulate;
  1440. c->dst.type = OP_NONE; /* Disable writeback. */
  1441. break;
  1442. }
  1443. case 0x8f: /* pop (sole member of Grp1a) */
  1444. rc = emulate_grp1a(ctxt, ops);
  1445. if (rc != 0)
  1446. goto done;
  1447. break;
  1448. case 0x90: /* nop / xchg r8,rax */
  1449. if (!(c->rex_prefix & 1)) { /* nop */
  1450. c->dst.type = OP_NONE;
  1451. break;
  1452. }
  1453. case 0x91 ... 0x97: /* xchg reg,rax */
  1454. c->src.type = c->dst.type = OP_REG;
  1455. c->src.bytes = c->dst.bytes = c->op_bytes;
  1456. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1457. c->src.val = *(c->src.ptr);
  1458. goto xchg;
  1459. case 0x9c: /* pushf */
  1460. c->src.val = (unsigned long) ctxt->eflags;
  1461. emulate_push(ctxt);
  1462. break;
  1463. case 0x9d: /* popf */
  1464. c->dst.type = OP_REG;
  1465. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1466. c->dst.bytes = c->op_bytes;
  1467. goto pop_instruction;
  1468. case 0xa0 ... 0xa1: /* mov */
  1469. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1470. c->dst.val = c->src.val;
  1471. break;
  1472. case 0xa2 ... 0xa3: /* mov */
  1473. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1474. break;
  1475. case 0xa4 ... 0xa5: /* movs */
  1476. c->dst.type = OP_MEM;
  1477. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1478. c->dst.ptr = (unsigned long *)register_address(c,
  1479. es_base(ctxt),
  1480. c->regs[VCPU_REGS_RDI]);
  1481. if ((rc = ops->read_emulated(register_address(c,
  1482. seg_override_base(ctxt, c),
  1483. c->regs[VCPU_REGS_RSI]),
  1484. &c->dst.val,
  1485. c->dst.bytes, ctxt->vcpu)) != 0)
  1486. goto done;
  1487. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1488. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1489. : c->dst.bytes);
  1490. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1491. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1492. : c->dst.bytes);
  1493. break;
  1494. case 0xa6 ... 0xa7: /* cmps */
  1495. c->src.type = OP_NONE; /* Disable writeback. */
  1496. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1497. c->src.ptr = (unsigned long *)register_address(c,
  1498. seg_override_base(ctxt, c),
  1499. c->regs[VCPU_REGS_RSI]);
  1500. if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
  1501. &c->src.val,
  1502. c->src.bytes,
  1503. ctxt->vcpu)) != 0)
  1504. goto done;
  1505. c->dst.type = OP_NONE; /* Disable writeback. */
  1506. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1507. c->dst.ptr = (unsigned long *)register_address(c,
  1508. es_base(ctxt),
  1509. c->regs[VCPU_REGS_RDI]);
  1510. if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1511. &c->dst.val,
  1512. c->dst.bytes,
  1513. ctxt->vcpu)) != 0)
  1514. goto done;
  1515. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1516. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1517. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1518. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1519. : c->src.bytes);
  1520. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1521. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1522. : c->dst.bytes);
  1523. break;
  1524. case 0xaa ... 0xab: /* stos */
  1525. c->dst.type = OP_MEM;
  1526. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1527. c->dst.ptr = (unsigned long *)register_address(c,
  1528. es_base(ctxt),
  1529. c->regs[VCPU_REGS_RDI]);
  1530. c->dst.val = c->regs[VCPU_REGS_RAX];
  1531. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1532. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1533. : c->dst.bytes);
  1534. break;
  1535. case 0xac ... 0xad: /* lods */
  1536. c->dst.type = OP_REG;
  1537. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1538. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1539. if ((rc = ops->read_emulated(register_address(c,
  1540. seg_override_base(ctxt, c),
  1541. c->regs[VCPU_REGS_RSI]),
  1542. &c->dst.val,
  1543. c->dst.bytes,
  1544. ctxt->vcpu)) != 0)
  1545. goto done;
  1546. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1547. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1548. : c->dst.bytes);
  1549. break;
  1550. case 0xae ... 0xaf: /* scas */
  1551. DPRINTF("Urk! I don't handle SCAS.\n");
  1552. goto cannot_emulate;
  1553. case 0xb0 ... 0xbf: /* mov r, imm */
  1554. goto mov;
  1555. case 0xc0 ... 0xc1:
  1556. emulate_grp2(ctxt);
  1557. break;
  1558. case 0xc3: /* ret */
  1559. c->dst.type = OP_REG;
  1560. c->dst.ptr = &c->eip;
  1561. c->dst.bytes = c->op_bytes;
  1562. goto pop_instruction;
  1563. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1564. mov:
  1565. c->dst.val = c->src.val;
  1566. break;
  1567. case 0xd0 ... 0xd1: /* Grp2 */
  1568. c->src.val = 1;
  1569. emulate_grp2(ctxt);
  1570. break;
  1571. case 0xd2 ... 0xd3: /* Grp2 */
  1572. c->src.val = c->regs[VCPU_REGS_RCX];
  1573. emulate_grp2(ctxt);
  1574. break;
  1575. case 0xe4: /* inb */
  1576. case 0xe5: /* in */
  1577. port = insn_fetch(u8, 1, c->eip);
  1578. io_dir_in = 1;
  1579. goto do_io;
  1580. case 0xe6: /* outb */
  1581. case 0xe7: /* out */
  1582. port = insn_fetch(u8, 1, c->eip);
  1583. io_dir_in = 0;
  1584. goto do_io;
  1585. case 0xe8: /* call (near) */ {
  1586. long int rel;
  1587. switch (c->op_bytes) {
  1588. case 2:
  1589. rel = insn_fetch(s16, 2, c->eip);
  1590. break;
  1591. case 4:
  1592. rel = insn_fetch(s32, 4, c->eip);
  1593. break;
  1594. default:
  1595. DPRINTF("Call: Invalid op_bytes\n");
  1596. goto cannot_emulate;
  1597. }
  1598. c->src.val = (unsigned long) c->eip;
  1599. jmp_rel(c, rel);
  1600. c->op_bytes = c->ad_bytes;
  1601. emulate_push(ctxt);
  1602. break;
  1603. }
  1604. case 0xe9: /* jmp rel */
  1605. goto jmp;
  1606. case 0xea: /* jmp far */ {
  1607. uint32_t eip;
  1608. uint16_t sel;
  1609. switch (c->op_bytes) {
  1610. case 2:
  1611. eip = insn_fetch(u16, 2, c->eip);
  1612. break;
  1613. case 4:
  1614. eip = insn_fetch(u32, 4, c->eip);
  1615. break;
  1616. default:
  1617. DPRINTF("jmp far: Invalid op_bytes\n");
  1618. goto cannot_emulate;
  1619. }
  1620. sel = insn_fetch(u16, 2, c->eip);
  1621. if (kvm_load_segment_descriptor(ctxt->vcpu, sel, 9, VCPU_SREG_CS) < 0) {
  1622. DPRINTF("jmp far: Failed to load CS descriptor\n");
  1623. goto cannot_emulate;
  1624. }
  1625. c->eip = eip;
  1626. break;
  1627. }
  1628. case 0xeb:
  1629. jmp: /* jmp rel short */
  1630. jmp_rel(c, c->src.val);
  1631. c->dst.type = OP_NONE; /* Disable writeback. */
  1632. break;
  1633. case 0xec: /* in al,dx */
  1634. case 0xed: /* in (e/r)ax,dx */
  1635. port = c->regs[VCPU_REGS_RDX];
  1636. io_dir_in = 1;
  1637. goto do_io;
  1638. case 0xee: /* out al,dx */
  1639. case 0xef: /* out (e/r)ax,dx */
  1640. port = c->regs[VCPU_REGS_RDX];
  1641. io_dir_in = 0;
  1642. do_io: if (kvm_emulate_pio(ctxt->vcpu, NULL, io_dir_in,
  1643. (c->d & ByteOp) ? 1 : c->op_bytes,
  1644. port) != 0) {
  1645. c->eip = saved_eip;
  1646. goto cannot_emulate;
  1647. }
  1648. break;
  1649. case 0xf4: /* hlt */
  1650. ctxt->vcpu->arch.halt_request = 1;
  1651. break;
  1652. case 0xf5: /* cmc */
  1653. /* complement carry flag from eflags reg */
  1654. ctxt->eflags ^= EFLG_CF;
  1655. c->dst.type = OP_NONE; /* Disable writeback. */
  1656. break;
  1657. case 0xf6 ... 0xf7: /* Grp3 */
  1658. rc = emulate_grp3(ctxt, ops);
  1659. if (rc != 0)
  1660. goto done;
  1661. break;
  1662. case 0xf8: /* clc */
  1663. ctxt->eflags &= ~EFLG_CF;
  1664. c->dst.type = OP_NONE; /* Disable writeback. */
  1665. break;
  1666. case 0xfa: /* cli */
  1667. ctxt->eflags &= ~X86_EFLAGS_IF;
  1668. c->dst.type = OP_NONE; /* Disable writeback. */
  1669. break;
  1670. case 0xfb: /* sti */
  1671. ctxt->eflags |= X86_EFLAGS_IF;
  1672. c->dst.type = OP_NONE; /* Disable writeback. */
  1673. break;
  1674. case 0xfc: /* cld */
  1675. ctxt->eflags &= ~EFLG_DF;
  1676. c->dst.type = OP_NONE; /* Disable writeback. */
  1677. break;
  1678. case 0xfd: /* std */
  1679. ctxt->eflags |= EFLG_DF;
  1680. c->dst.type = OP_NONE; /* Disable writeback. */
  1681. break;
  1682. case 0xfe ... 0xff: /* Grp4/Grp5 */
  1683. rc = emulate_grp45(ctxt, ops);
  1684. if (rc != 0)
  1685. goto done;
  1686. break;
  1687. }
  1688. writeback:
  1689. rc = writeback(ctxt, ops);
  1690. if (rc != 0)
  1691. goto done;
  1692. /* Commit shadow register state. */
  1693. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  1694. kvm_rip_write(ctxt->vcpu, c->eip);
  1695. done:
  1696. if (rc == X86EMUL_UNHANDLEABLE) {
  1697. c->eip = saved_eip;
  1698. return -1;
  1699. }
  1700. return 0;
  1701. twobyte_insn:
  1702. switch (c->b) {
  1703. case 0x01: /* lgdt, lidt, lmsw */
  1704. switch (c->modrm_reg) {
  1705. u16 size;
  1706. unsigned long address;
  1707. case 0: /* vmcall */
  1708. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  1709. goto cannot_emulate;
  1710. rc = kvm_fix_hypercall(ctxt->vcpu);
  1711. if (rc)
  1712. goto done;
  1713. /* Let the processor re-execute the fixed hypercall */
  1714. c->eip = kvm_rip_read(ctxt->vcpu);
  1715. /* Disable writeback. */
  1716. c->dst.type = OP_NONE;
  1717. break;
  1718. case 2: /* lgdt */
  1719. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1720. &size, &address, c->op_bytes);
  1721. if (rc)
  1722. goto done;
  1723. realmode_lgdt(ctxt->vcpu, size, address);
  1724. /* Disable writeback. */
  1725. c->dst.type = OP_NONE;
  1726. break;
  1727. case 3: /* lidt/vmmcall */
  1728. if (c->modrm_mod == 3 && c->modrm_rm == 1) {
  1729. rc = kvm_fix_hypercall(ctxt->vcpu);
  1730. if (rc)
  1731. goto done;
  1732. kvm_emulate_hypercall(ctxt->vcpu);
  1733. } else {
  1734. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1735. &size, &address,
  1736. c->op_bytes);
  1737. if (rc)
  1738. goto done;
  1739. realmode_lidt(ctxt->vcpu, size, address);
  1740. }
  1741. /* Disable writeback. */
  1742. c->dst.type = OP_NONE;
  1743. break;
  1744. case 4: /* smsw */
  1745. c->dst.bytes = 2;
  1746. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  1747. break;
  1748. case 6: /* lmsw */
  1749. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  1750. &ctxt->eflags);
  1751. c->dst.type = OP_NONE;
  1752. break;
  1753. case 7: /* invlpg*/
  1754. emulate_invlpg(ctxt->vcpu, memop);
  1755. /* Disable writeback. */
  1756. c->dst.type = OP_NONE;
  1757. break;
  1758. default:
  1759. goto cannot_emulate;
  1760. }
  1761. break;
  1762. case 0x06:
  1763. emulate_clts(ctxt->vcpu);
  1764. c->dst.type = OP_NONE;
  1765. break;
  1766. case 0x08: /* invd */
  1767. case 0x09: /* wbinvd */
  1768. case 0x0d: /* GrpP (prefetch) */
  1769. case 0x18: /* Grp16 (prefetch/nop) */
  1770. c->dst.type = OP_NONE;
  1771. break;
  1772. case 0x20: /* mov cr, reg */
  1773. if (c->modrm_mod != 3)
  1774. goto cannot_emulate;
  1775. c->regs[c->modrm_rm] =
  1776. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  1777. c->dst.type = OP_NONE; /* no writeback */
  1778. break;
  1779. case 0x21: /* mov from dr to reg */
  1780. if (c->modrm_mod != 3)
  1781. goto cannot_emulate;
  1782. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  1783. if (rc)
  1784. goto cannot_emulate;
  1785. c->dst.type = OP_NONE; /* no writeback */
  1786. break;
  1787. case 0x22: /* mov reg, cr */
  1788. if (c->modrm_mod != 3)
  1789. goto cannot_emulate;
  1790. realmode_set_cr(ctxt->vcpu,
  1791. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  1792. c->dst.type = OP_NONE;
  1793. break;
  1794. case 0x23: /* mov from reg to dr */
  1795. if (c->modrm_mod != 3)
  1796. goto cannot_emulate;
  1797. rc = emulator_set_dr(ctxt, c->modrm_reg,
  1798. c->regs[c->modrm_rm]);
  1799. if (rc)
  1800. goto cannot_emulate;
  1801. c->dst.type = OP_NONE; /* no writeback */
  1802. break;
  1803. case 0x30:
  1804. /* wrmsr */
  1805. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  1806. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  1807. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  1808. if (rc) {
  1809. kvm_inject_gp(ctxt->vcpu, 0);
  1810. c->eip = kvm_rip_read(ctxt->vcpu);
  1811. }
  1812. rc = X86EMUL_CONTINUE;
  1813. c->dst.type = OP_NONE;
  1814. break;
  1815. case 0x32:
  1816. /* rdmsr */
  1817. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  1818. if (rc) {
  1819. kvm_inject_gp(ctxt->vcpu, 0);
  1820. c->eip = kvm_rip_read(ctxt->vcpu);
  1821. } else {
  1822. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  1823. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  1824. }
  1825. rc = X86EMUL_CONTINUE;
  1826. c->dst.type = OP_NONE;
  1827. break;
  1828. case 0x40 ... 0x4f: /* cmov */
  1829. c->dst.val = c->dst.orig_val = c->src.val;
  1830. if (!test_cc(c->b, ctxt->eflags))
  1831. c->dst.type = OP_NONE; /* no writeback */
  1832. break;
  1833. case 0x80 ... 0x8f: /* jnz rel, etc*/ {
  1834. long int rel;
  1835. switch (c->op_bytes) {
  1836. case 2:
  1837. rel = insn_fetch(s16, 2, c->eip);
  1838. break;
  1839. case 4:
  1840. rel = insn_fetch(s32, 4, c->eip);
  1841. break;
  1842. case 8:
  1843. rel = insn_fetch(s64, 8, c->eip);
  1844. break;
  1845. default:
  1846. DPRINTF("jnz: Invalid op_bytes\n");
  1847. goto cannot_emulate;
  1848. }
  1849. if (test_cc(c->b, ctxt->eflags))
  1850. jmp_rel(c, rel);
  1851. c->dst.type = OP_NONE;
  1852. break;
  1853. }
  1854. case 0xa3:
  1855. bt: /* bt */
  1856. c->dst.type = OP_NONE;
  1857. /* only subword offset */
  1858. c->src.val &= (c->dst.bytes << 3) - 1;
  1859. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  1860. break;
  1861. case 0xab:
  1862. bts: /* bts */
  1863. /* only subword offset */
  1864. c->src.val &= (c->dst.bytes << 3) - 1;
  1865. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  1866. break;
  1867. case 0xae: /* clflush */
  1868. break;
  1869. case 0xb0 ... 0xb1: /* cmpxchg */
  1870. /*
  1871. * Save real source value, then compare EAX against
  1872. * destination.
  1873. */
  1874. c->src.orig_val = c->src.val;
  1875. c->src.val = c->regs[VCPU_REGS_RAX];
  1876. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1877. if (ctxt->eflags & EFLG_ZF) {
  1878. /* Success: write back to memory. */
  1879. c->dst.val = c->src.orig_val;
  1880. } else {
  1881. /* Failure: write the value we saw to EAX. */
  1882. c->dst.type = OP_REG;
  1883. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1884. }
  1885. break;
  1886. case 0xb3:
  1887. btr: /* btr */
  1888. /* only subword offset */
  1889. c->src.val &= (c->dst.bytes << 3) - 1;
  1890. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  1891. break;
  1892. case 0xb6 ... 0xb7: /* movzx */
  1893. c->dst.bytes = c->op_bytes;
  1894. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  1895. : (u16) c->src.val;
  1896. break;
  1897. case 0xba: /* Grp8 */
  1898. switch (c->modrm_reg & 3) {
  1899. case 0:
  1900. goto bt;
  1901. case 1:
  1902. goto bts;
  1903. case 2:
  1904. goto btr;
  1905. case 3:
  1906. goto btc;
  1907. }
  1908. break;
  1909. case 0xbb:
  1910. btc: /* btc */
  1911. /* only subword offset */
  1912. c->src.val &= (c->dst.bytes << 3) - 1;
  1913. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  1914. break;
  1915. case 0xbe ... 0xbf: /* movsx */
  1916. c->dst.bytes = c->op_bytes;
  1917. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  1918. (s16) c->src.val;
  1919. break;
  1920. case 0xc3: /* movnti */
  1921. c->dst.bytes = c->op_bytes;
  1922. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  1923. (u64) c->src.val;
  1924. break;
  1925. case 0xc7: /* Grp9 (cmpxchg8b) */
  1926. rc = emulate_grp9(ctxt, ops, memop);
  1927. if (rc != 0)
  1928. goto done;
  1929. c->dst.type = OP_NONE;
  1930. break;
  1931. }
  1932. goto writeback;
  1933. cannot_emulate:
  1934. DPRINTF("Cannot emulate %02x\n", c->b);
  1935. c->eip = saved_eip;
  1936. return -1;
  1937. }