sram.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * linux/arch/arm/plat-omap/sram.c
  3. *
  4. * OMAP SRAM detection and management
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #undef DEBUG
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <asm/tlb.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/mach/map.h>
  24. #include <plat/sram.h>
  25. #include <plat/board.h>
  26. #include <plat/cpu.h>
  27. #include <plat/vram.h>
  28. #include <plat/control.h>
  29. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  30. # include "../mach-omap2/prm.h"
  31. # include "../mach-omap2/cm.h"
  32. # include "../mach-omap2/sdrc.h"
  33. #endif
  34. #define OMAP1_SRAM_PA 0x20000000
  35. #define OMAP1_SRAM_VA VMALLOC_END
  36. #define OMAP2_SRAM_PA 0x40200000
  37. #define OMAP2_SRAM_PUB_PA 0x4020f800
  38. #define OMAP2_SRAM_VA 0xfe400000
  39. #define OMAP2_SRAM_PUB_VA (OMAP2_SRAM_VA + 0x800)
  40. #define OMAP3_SRAM_PA 0x40200000
  41. #define OMAP3_SRAM_VA 0xfe400000
  42. #define OMAP3_SRAM_PUB_PA 0x40208000
  43. #define OMAP3_SRAM_PUB_VA (OMAP3_SRAM_VA + 0x8000)
  44. #define OMAP4_SRAM_PA 0x40200000 /*0x402f0000*/
  45. #define OMAP4_SRAM_VA 0xfe400000 /*0xfe4f0000*/
  46. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  47. #define SRAM_BOOTLOADER_SZ 0x00
  48. #else
  49. #define SRAM_BOOTLOADER_SZ 0x80
  50. #endif
  51. #define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
  52. #define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
  53. #define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
  54. #define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
  55. #define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
  56. #define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
  57. #define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
  58. #define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
  59. #define OMAP34XX_VA_CONTROL_STAT OMAP2_L4_IO_ADDRESS(0x480022F0)
  60. #define GP_DEVICE 0x300
  61. #define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
  62. static unsigned long omap_sram_start;
  63. static unsigned long omap_sram_base;
  64. static unsigned long omap_sram_size;
  65. static unsigned long omap_sram_ceil;
  66. extern unsigned long omapfb_reserve_sram(unsigned long sram_pstart,
  67. unsigned long sram_vstart,
  68. unsigned long sram_size,
  69. unsigned long pstart_avail,
  70. unsigned long size_avail);
  71. /*
  72. * Depending on the target RAMFS firewall setup, the public usable amount of
  73. * SRAM varies. The default accessible size for all device types is 2k. A GP
  74. * device allows ARM11 but not other initiators for full size. This
  75. * functionality seems ok until some nice security API happens.
  76. */
  77. static int is_sram_locked(void)
  78. {
  79. int type = 0;
  80. if (cpu_is_omap44xx())
  81. /* Not yet supported */
  82. return 0;
  83. if (cpu_is_omap242x())
  84. type = omap_rev() & OMAP2_DEVICETYPE_MASK;
  85. if (type == GP_DEVICE) {
  86. /* RAMFW: R/W access to all initiators for all qualifier sets */
  87. if (cpu_is_omap242x()) {
  88. __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
  89. __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
  90. __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
  91. }
  92. if (cpu_is_omap34xx()) {
  93. __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
  94. __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
  95. __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
  96. __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
  97. __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
  98. }
  99. return 0;
  100. } else
  101. return 1; /* assume locked with no PPA or security driver */
  102. }
  103. /*
  104. * The amount of SRAM depends on the core type.
  105. * Note that we cannot try to test for SRAM here because writes
  106. * to secure SRAM will hang the system. Also the SRAM is not
  107. * yet mapped at this point.
  108. */
  109. void __init omap_detect_sram(void)
  110. {
  111. unsigned long reserved;
  112. if (cpu_class_is_omap2()) {
  113. if (is_sram_locked()) {
  114. if (cpu_is_omap34xx()) {
  115. omap_sram_base = OMAP3_SRAM_PUB_VA;
  116. omap_sram_start = OMAP3_SRAM_PUB_PA;
  117. if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
  118. (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
  119. omap_sram_size = 0x7000; /* 28K */
  120. } else {
  121. omap_sram_size = 0x8000; /* 32K */
  122. }
  123. } else {
  124. omap_sram_base = OMAP2_SRAM_PUB_VA;
  125. omap_sram_start = OMAP2_SRAM_PUB_PA;
  126. omap_sram_size = 0x800; /* 2K */
  127. }
  128. } else {
  129. if (cpu_is_omap34xx()) {
  130. omap_sram_base = OMAP3_SRAM_VA;
  131. omap_sram_start = OMAP3_SRAM_PA;
  132. omap_sram_size = 0x10000; /* 64K */
  133. } else if (cpu_is_omap44xx()) {
  134. omap_sram_base = OMAP4_SRAM_VA;
  135. omap_sram_start = OMAP4_SRAM_PA;
  136. omap_sram_size = 0x8000; /* 32K */
  137. } else {
  138. omap_sram_base = OMAP2_SRAM_VA;
  139. omap_sram_start = OMAP2_SRAM_PA;
  140. if (cpu_is_omap242x())
  141. omap_sram_size = 0xa0000; /* 640K */
  142. else if (cpu_is_omap243x())
  143. omap_sram_size = 0x10000; /* 64K */
  144. }
  145. }
  146. } else {
  147. omap_sram_base = OMAP1_SRAM_VA;
  148. omap_sram_start = OMAP1_SRAM_PA;
  149. if (cpu_is_omap7xx())
  150. omap_sram_size = 0x32000; /* 200K */
  151. else if (cpu_is_omap15xx())
  152. omap_sram_size = 0x30000; /* 192K */
  153. else if (cpu_is_omap1610() || cpu_is_omap1621() ||
  154. cpu_is_omap1710())
  155. omap_sram_size = 0x4000; /* 16K */
  156. else if (cpu_is_omap1611())
  157. omap_sram_size = 0x3e800; /* 250K */
  158. else {
  159. printk(KERN_ERR "Could not detect SRAM size\n");
  160. omap_sram_size = 0x4000;
  161. }
  162. }
  163. reserved = omapfb_reserve_sram(omap_sram_start, omap_sram_base,
  164. omap_sram_size,
  165. omap_sram_start + SRAM_BOOTLOADER_SZ,
  166. omap_sram_size - SRAM_BOOTLOADER_SZ);
  167. omap_sram_size -= reserved;
  168. reserved = omap_vram_reserve_sram(omap_sram_start, omap_sram_base,
  169. omap_sram_size,
  170. omap_sram_start + SRAM_BOOTLOADER_SZ,
  171. omap_sram_size - SRAM_BOOTLOADER_SZ);
  172. omap_sram_size -= reserved;
  173. omap_sram_ceil = omap_sram_base + omap_sram_size;
  174. }
  175. static struct map_desc omap_sram_io_desc[] __initdata = {
  176. { /* .length gets filled in at runtime */
  177. .virtual = OMAP1_SRAM_VA,
  178. .pfn = __phys_to_pfn(OMAP1_SRAM_PA),
  179. .type = MT_MEMORY
  180. }
  181. };
  182. /*
  183. * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
  184. */
  185. void __init omap_map_sram(void)
  186. {
  187. unsigned long base;
  188. if (omap_sram_size == 0)
  189. return;
  190. if (cpu_is_omap24xx()) {
  191. omap_sram_io_desc[0].virtual = OMAP2_SRAM_VA;
  192. base = OMAP2_SRAM_PA;
  193. base = ROUND_DOWN(base, PAGE_SIZE);
  194. omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
  195. }
  196. if (cpu_is_omap34xx()) {
  197. omap_sram_io_desc[0].virtual = OMAP3_SRAM_VA;
  198. base = OMAP3_SRAM_PA;
  199. base = ROUND_DOWN(base, PAGE_SIZE);
  200. omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
  201. /*
  202. * SRAM must be marked as non-cached on OMAP3 since the
  203. * CORE DPLL M2 divider change code (in SRAM) runs with the
  204. * SDRAM controller disabled, and if it is marked cached,
  205. * the ARM may attempt to write cache lines back to SDRAM
  206. * which will cause the system to hang.
  207. */
  208. omap_sram_io_desc[0].type = MT_MEMORY_NONCACHED;
  209. }
  210. if (cpu_is_omap44xx()) {
  211. omap_sram_io_desc[0].virtual = OMAP4_SRAM_VA;
  212. base = OMAP4_SRAM_PA;
  213. base = ROUND_DOWN(base, PAGE_SIZE);
  214. omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
  215. }
  216. omap_sram_io_desc[0].length = 1024 * 1024; /* Use section desc */
  217. iotable_init(omap_sram_io_desc, ARRAY_SIZE(omap_sram_io_desc));
  218. printk(KERN_INFO "SRAM: Mapped pa 0x%08lx to va 0x%08lx size: 0x%lx\n",
  219. __pfn_to_phys(omap_sram_io_desc[0].pfn),
  220. omap_sram_io_desc[0].virtual,
  221. omap_sram_io_desc[0].length);
  222. /*
  223. * Normally devicemaps_init() would flush caches and tlb after
  224. * mdesc->map_io(), but since we're called from map_io(), we
  225. * must do it here.
  226. */
  227. local_flush_tlb_all();
  228. flush_cache_all();
  229. /*
  230. * Looks like we need to preserve some bootloader code at the
  231. * beginning of SRAM for jumping to flash for reboot to work...
  232. */
  233. memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
  234. omap_sram_size - SRAM_BOOTLOADER_SZ);
  235. }
  236. void * omap_sram_push(void * start, unsigned long size)
  237. {
  238. if (size > (omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ))) {
  239. printk(KERN_ERR "Not enough space in SRAM\n");
  240. return NULL;
  241. }
  242. omap_sram_ceil -= size;
  243. omap_sram_ceil = ROUND_DOWN(omap_sram_ceil, sizeof(void *));
  244. memcpy((void *)omap_sram_ceil, start, size);
  245. flush_icache_range((unsigned long)omap_sram_ceil,
  246. (unsigned long)(omap_sram_ceil + size));
  247. return (void *)omap_sram_ceil;
  248. }
  249. #ifdef CONFIG_ARCH_OMAP1
  250. static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
  251. void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
  252. {
  253. BUG_ON(!_omap_sram_reprogram_clock);
  254. _omap_sram_reprogram_clock(dpllctl, ckctl);
  255. }
  256. int __init omap1_sram_init(void)
  257. {
  258. _omap_sram_reprogram_clock =
  259. omap_sram_push(omap1_sram_reprogram_clock,
  260. omap1_sram_reprogram_clock_sz);
  261. return 0;
  262. }
  263. #else
  264. #define omap1_sram_init() do {} while (0)
  265. #endif
  266. #if defined(CONFIG_ARCH_OMAP2)
  267. static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  268. u32 base_cs, u32 force_unlock);
  269. void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  270. u32 base_cs, u32 force_unlock)
  271. {
  272. BUG_ON(!_omap2_sram_ddr_init);
  273. _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
  274. base_cs, force_unlock);
  275. }
  276. static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
  277. u32 mem_type);
  278. void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
  279. {
  280. BUG_ON(!_omap2_sram_reprogram_sdrc);
  281. _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
  282. }
  283. static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
  284. u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
  285. {
  286. BUG_ON(!_omap2_set_prcm);
  287. return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
  288. }
  289. #endif
  290. #ifdef CONFIG_ARCH_OMAP2420
  291. int __init omap242x_sram_init(void)
  292. {
  293. _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
  294. omap242x_sram_ddr_init_sz);
  295. _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
  296. omap242x_sram_reprogram_sdrc_sz);
  297. _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
  298. omap242x_sram_set_prcm_sz);
  299. return 0;
  300. }
  301. #else
  302. static inline int omap242x_sram_init(void)
  303. {
  304. return 0;
  305. }
  306. #endif
  307. #ifdef CONFIG_ARCH_OMAP2430
  308. int __init omap243x_sram_init(void)
  309. {
  310. _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
  311. omap243x_sram_ddr_init_sz);
  312. _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
  313. omap243x_sram_reprogram_sdrc_sz);
  314. _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
  315. omap243x_sram_set_prcm_sz);
  316. return 0;
  317. }
  318. #else
  319. static inline int omap243x_sram_init(void)
  320. {
  321. return 0;
  322. }
  323. #endif
  324. #ifdef CONFIG_ARCH_OMAP3
  325. static u32 (*_omap3_sram_configure_core_dpll)(
  326. u32 m2, u32 unlock_dll, u32 f, u32 inc,
  327. u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
  328. u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
  329. u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
  330. u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
  331. u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
  332. u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
  333. u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
  334. u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
  335. u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
  336. {
  337. BUG_ON(!_omap3_sram_configure_core_dpll);
  338. return _omap3_sram_configure_core_dpll(
  339. m2, unlock_dll, f, inc,
  340. sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
  341. sdrc_actim_ctrl_b_0, sdrc_mr_0,
  342. sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
  343. sdrc_actim_ctrl_b_1, sdrc_mr_1);
  344. }
  345. #ifdef CONFIG_PM
  346. void omap3_sram_restore_context(void)
  347. {
  348. omap_sram_ceil = omap_sram_base + omap_sram_size;
  349. _omap3_sram_configure_core_dpll =
  350. omap_sram_push(omap3_sram_configure_core_dpll,
  351. omap3_sram_configure_core_dpll_sz);
  352. omap_push_sram_idle();
  353. }
  354. #endif /* CONFIG_PM */
  355. int __init omap34xx_sram_init(void)
  356. {
  357. _omap3_sram_configure_core_dpll =
  358. omap_sram_push(omap3_sram_configure_core_dpll,
  359. omap3_sram_configure_core_dpll_sz);
  360. omap_push_sram_idle();
  361. return 0;
  362. }
  363. #else
  364. static inline int omap34xx_sram_init(void)
  365. {
  366. return 0;
  367. }
  368. #endif
  369. int __init omap_sram_init(void)
  370. {
  371. omap_detect_sram();
  372. omap_map_sram();
  373. if (!(cpu_class_is_omap2()))
  374. omap1_sram_init();
  375. else if (cpu_is_omap242x())
  376. omap242x_sram_init();
  377. else if (cpu_is_omap2430())
  378. omap243x_sram_init();
  379. else if (cpu_is_omap34xx())
  380. omap34xx_sram_init();
  381. else if (cpu_is_omap44xx())
  382. omap34xx_sram_init(); /* FIXME: */
  383. return 0;
  384. }