emulate.c 98 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. #define Prefix (1<<16) /* Instruction varies with 66/f2/f3 prefix */
  75. /* Misc flags */
  76. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  77. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  78. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  79. #define Undefined (1<<25) /* No Such Instruction */
  80. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  81. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  82. #define No64 (1<<28)
  83. /* Source 2 operand type */
  84. #define Src2None (0<<29)
  85. #define Src2CL (1<<29)
  86. #define Src2ImmByte (2<<29)
  87. #define Src2One (3<<29)
  88. #define Src2Imm (4<<29)
  89. #define Src2Mask (7<<29)
  90. #define X2(x...) x, x
  91. #define X3(x...) X2(x), x
  92. #define X4(x...) X2(x), X2(x)
  93. #define X5(x...) X4(x), x
  94. #define X6(x...) X4(x), X2(x)
  95. #define X7(x...) X4(x), X3(x)
  96. #define X8(x...) X4(x), X4(x)
  97. #define X16(x...) X8(x), X8(x)
  98. struct opcode {
  99. u32 flags;
  100. union {
  101. int (*execute)(struct x86_emulate_ctxt *ctxt);
  102. struct opcode *group;
  103. struct group_dual *gdual;
  104. struct gprefix *gprefix;
  105. } u;
  106. };
  107. struct group_dual {
  108. struct opcode mod012[8];
  109. struct opcode mod3[8];
  110. };
  111. struct gprefix {
  112. struct opcode pfx_no;
  113. struct opcode pfx_66;
  114. struct opcode pfx_f2;
  115. struct opcode pfx_f3;
  116. };
  117. /* EFLAGS bit definitions. */
  118. #define EFLG_ID (1<<21)
  119. #define EFLG_VIP (1<<20)
  120. #define EFLG_VIF (1<<19)
  121. #define EFLG_AC (1<<18)
  122. #define EFLG_VM (1<<17)
  123. #define EFLG_RF (1<<16)
  124. #define EFLG_IOPL (3<<12)
  125. #define EFLG_NT (1<<14)
  126. #define EFLG_OF (1<<11)
  127. #define EFLG_DF (1<<10)
  128. #define EFLG_IF (1<<9)
  129. #define EFLG_TF (1<<8)
  130. #define EFLG_SF (1<<7)
  131. #define EFLG_ZF (1<<6)
  132. #define EFLG_AF (1<<4)
  133. #define EFLG_PF (1<<2)
  134. #define EFLG_CF (1<<0)
  135. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  136. #define EFLG_RESERVED_ONE_MASK 2
  137. /*
  138. * Instruction emulation:
  139. * Most instructions are emulated directly via a fragment of inline assembly
  140. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  141. * any modified flags.
  142. */
  143. #if defined(CONFIG_X86_64)
  144. #define _LO32 "k" /* force 32-bit operand */
  145. #define _STK "%%rsp" /* stack pointer */
  146. #elif defined(__i386__)
  147. #define _LO32 "" /* force 32-bit operand */
  148. #define _STK "%%esp" /* stack pointer */
  149. #endif
  150. /*
  151. * These EFLAGS bits are restored from saved value during emulation, and
  152. * any changes are written back to the saved value after emulation.
  153. */
  154. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  155. /* Before executing instruction: restore necessary bits in EFLAGS. */
  156. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  157. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  158. "movl %"_sav",%"_LO32 _tmp"; " \
  159. "push %"_tmp"; " \
  160. "push %"_tmp"; " \
  161. "movl %"_msk",%"_LO32 _tmp"; " \
  162. "andl %"_LO32 _tmp",("_STK"); " \
  163. "pushf; " \
  164. "notl %"_LO32 _tmp"; " \
  165. "andl %"_LO32 _tmp",("_STK"); " \
  166. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  167. "pop %"_tmp"; " \
  168. "orl %"_LO32 _tmp",("_STK"); " \
  169. "popf; " \
  170. "pop %"_sav"; "
  171. /* After executing instruction: write-back necessary bits in EFLAGS. */
  172. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  173. /* _sav |= EFLAGS & _msk; */ \
  174. "pushf; " \
  175. "pop %"_tmp"; " \
  176. "andl %"_msk",%"_LO32 _tmp"; " \
  177. "orl %"_LO32 _tmp",%"_sav"; "
  178. #ifdef CONFIG_X86_64
  179. #define ON64(x) x
  180. #else
  181. #define ON64(x)
  182. #endif
  183. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  184. do { \
  185. __asm__ __volatile__ ( \
  186. _PRE_EFLAGS("0", "4", "2") \
  187. _op _suffix " %"_x"3,%1; " \
  188. _POST_EFLAGS("0", "4", "2") \
  189. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  190. "=&r" (_tmp) \
  191. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  192. } while (0)
  193. /* Raw emulation: instruction has two explicit operands. */
  194. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  195. do { \
  196. unsigned long _tmp; \
  197. \
  198. switch ((_dst).bytes) { \
  199. case 2: \
  200. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  201. break; \
  202. case 4: \
  203. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  204. break; \
  205. case 8: \
  206. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  207. break; \
  208. } \
  209. } while (0)
  210. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  211. do { \
  212. unsigned long _tmp; \
  213. switch ((_dst).bytes) { \
  214. case 1: \
  215. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  216. break; \
  217. default: \
  218. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  219. _wx, _wy, _lx, _ly, _qx, _qy); \
  220. break; \
  221. } \
  222. } while (0)
  223. /* Source operand is byte-sized and may be restricted to just %cl. */
  224. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  225. __emulate_2op(_op, _src, _dst, _eflags, \
  226. "b", "c", "b", "c", "b", "c", "b", "c")
  227. /* Source operand is byte, word, long or quad sized. */
  228. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  229. __emulate_2op(_op, _src, _dst, _eflags, \
  230. "b", "q", "w", "r", _LO32, "r", "", "r")
  231. /* Source operand is word, long or quad sized. */
  232. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  233. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  234. "w", "r", _LO32, "r", "", "r")
  235. /* Instruction has three operands and one operand is stored in ECX register */
  236. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  237. do { \
  238. unsigned long _tmp; \
  239. _type _clv = (_cl).val; \
  240. _type _srcv = (_src).val; \
  241. _type _dstv = (_dst).val; \
  242. \
  243. __asm__ __volatile__ ( \
  244. _PRE_EFLAGS("0", "5", "2") \
  245. _op _suffix " %4,%1 \n" \
  246. _POST_EFLAGS("0", "5", "2") \
  247. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  248. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  249. ); \
  250. \
  251. (_cl).val = (unsigned long) _clv; \
  252. (_src).val = (unsigned long) _srcv; \
  253. (_dst).val = (unsigned long) _dstv; \
  254. } while (0)
  255. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  256. do { \
  257. switch ((_dst).bytes) { \
  258. case 2: \
  259. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  260. "w", unsigned short); \
  261. break; \
  262. case 4: \
  263. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  264. "l", unsigned int); \
  265. break; \
  266. case 8: \
  267. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  268. "q", unsigned long)); \
  269. break; \
  270. } \
  271. } while (0)
  272. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  273. do { \
  274. unsigned long _tmp; \
  275. \
  276. __asm__ __volatile__ ( \
  277. _PRE_EFLAGS("0", "3", "2") \
  278. _op _suffix " %1; " \
  279. _POST_EFLAGS("0", "3", "2") \
  280. : "=m" (_eflags), "+m" ((_dst).val), \
  281. "=&r" (_tmp) \
  282. : "i" (EFLAGS_MASK)); \
  283. } while (0)
  284. /* Instruction has only one explicit operand (no source operand). */
  285. #define emulate_1op(_op, _dst, _eflags) \
  286. do { \
  287. switch ((_dst).bytes) { \
  288. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  289. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  290. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  291. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  292. } \
  293. } while (0)
  294. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  295. do { \
  296. unsigned long _tmp; \
  297. \
  298. __asm__ __volatile__ ( \
  299. _PRE_EFLAGS("0", "4", "1") \
  300. _op _suffix " %5; " \
  301. _POST_EFLAGS("0", "4", "1") \
  302. : "=m" (_eflags), "=&r" (_tmp), \
  303. "+a" (_rax), "+d" (_rdx) \
  304. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  305. "a" (_rax), "d" (_rdx)); \
  306. } while (0)
  307. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  308. do { \
  309. unsigned long _tmp; \
  310. \
  311. __asm__ __volatile__ ( \
  312. _PRE_EFLAGS("0", "5", "1") \
  313. "1: \n\t" \
  314. _op _suffix " %6; " \
  315. "2: \n\t" \
  316. _POST_EFLAGS("0", "5", "1") \
  317. ".pushsection .fixup,\"ax\" \n\t" \
  318. "3: movb $1, %4 \n\t" \
  319. "jmp 2b \n\t" \
  320. ".popsection \n\t" \
  321. _ASM_EXTABLE(1b, 3b) \
  322. : "=m" (_eflags), "=&r" (_tmp), \
  323. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  324. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  325. "a" (_rax), "d" (_rdx)); \
  326. } while (0)
  327. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  328. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  329. do { \
  330. switch((_src).bytes) { \
  331. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  332. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  333. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  334. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  335. } \
  336. } while (0)
  337. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  338. do { \
  339. switch((_src).bytes) { \
  340. case 1: \
  341. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  342. _eflags, "b", _ex); \
  343. break; \
  344. case 2: \
  345. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  346. _eflags, "w", _ex); \
  347. break; \
  348. case 4: \
  349. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  350. _eflags, "l", _ex); \
  351. break; \
  352. case 8: ON64( \
  353. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  354. _eflags, "q", _ex)); \
  355. break; \
  356. } \
  357. } while (0)
  358. /* Fetch next part of the instruction being emulated. */
  359. #define insn_fetch(_type, _size, _eip) \
  360. ({ unsigned long _x; \
  361. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  362. if (rc != X86EMUL_CONTINUE) \
  363. goto done; \
  364. (_eip) += (_size); \
  365. (_type)_x; \
  366. })
  367. #define insn_fetch_arr(_arr, _size, _eip) \
  368. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  369. if (rc != X86EMUL_CONTINUE) \
  370. goto done; \
  371. (_eip) += (_size); \
  372. })
  373. static inline unsigned long ad_mask(struct decode_cache *c)
  374. {
  375. return (1UL << (c->ad_bytes << 3)) - 1;
  376. }
  377. /* Access/update address held in a register, based on addressing mode. */
  378. static inline unsigned long
  379. address_mask(struct decode_cache *c, unsigned long reg)
  380. {
  381. if (c->ad_bytes == sizeof(unsigned long))
  382. return reg;
  383. else
  384. return reg & ad_mask(c);
  385. }
  386. static inline unsigned long
  387. register_address(struct decode_cache *c, unsigned long reg)
  388. {
  389. return address_mask(c, reg);
  390. }
  391. static inline void
  392. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  393. {
  394. if (c->ad_bytes == sizeof(unsigned long))
  395. *reg += inc;
  396. else
  397. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  398. }
  399. static inline void jmp_rel(struct decode_cache *c, int rel)
  400. {
  401. register_address_increment(c, &c->eip, rel);
  402. }
  403. static void set_seg_override(struct decode_cache *c, int seg)
  404. {
  405. c->has_seg_override = true;
  406. c->seg_override = seg;
  407. }
  408. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  409. struct x86_emulate_ops *ops, int seg)
  410. {
  411. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  412. return 0;
  413. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  414. }
  415. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  416. struct x86_emulate_ops *ops,
  417. struct decode_cache *c)
  418. {
  419. if (!c->has_seg_override)
  420. return 0;
  421. return c->seg_override;
  422. }
  423. static ulong linear(struct x86_emulate_ctxt *ctxt,
  424. struct segmented_address addr)
  425. {
  426. struct decode_cache *c = &ctxt->decode;
  427. ulong la;
  428. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  429. if (c->ad_bytes != 8)
  430. la &= (u32)-1;
  431. return la;
  432. }
  433. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  434. u32 error, bool valid)
  435. {
  436. ctxt->exception.vector = vec;
  437. ctxt->exception.error_code = error;
  438. ctxt->exception.error_code_valid = valid;
  439. return X86EMUL_PROPAGATE_FAULT;
  440. }
  441. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  442. {
  443. return emulate_exception(ctxt, GP_VECTOR, err, true);
  444. }
  445. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  446. {
  447. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  448. }
  449. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  450. {
  451. return emulate_exception(ctxt, TS_VECTOR, err, true);
  452. }
  453. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  454. {
  455. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  456. }
  457. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  458. struct x86_emulate_ops *ops,
  459. unsigned long eip, u8 *dest)
  460. {
  461. struct fetch_cache *fc = &ctxt->decode.fetch;
  462. int rc;
  463. int size, cur_size;
  464. if (eip == fc->end) {
  465. cur_size = fc->end - fc->start;
  466. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  467. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  468. size, ctxt->vcpu, &ctxt->exception);
  469. if (rc != X86EMUL_CONTINUE)
  470. return rc;
  471. fc->end += size;
  472. }
  473. *dest = fc->data[eip - fc->start];
  474. return X86EMUL_CONTINUE;
  475. }
  476. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  477. struct x86_emulate_ops *ops,
  478. unsigned long eip, void *dest, unsigned size)
  479. {
  480. int rc;
  481. /* x86 instructions are limited to 15 bytes. */
  482. if (eip + size - ctxt->eip > 15)
  483. return X86EMUL_UNHANDLEABLE;
  484. while (size--) {
  485. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  486. if (rc != X86EMUL_CONTINUE)
  487. return rc;
  488. }
  489. return X86EMUL_CONTINUE;
  490. }
  491. /*
  492. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  493. * pointer into the block that addresses the relevant register.
  494. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  495. */
  496. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  497. int highbyte_regs)
  498. {
  499. void *p;
  500. p = &regs[modrm_reg];
  501. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  502. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  503. return p;
  504. }
  505. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  506. struct x86_emulate_ops *ops,
  507. struct segmented_address addr,
  508. u16 *size, unsigned long *address, int op_bytes)
  509. {
  510. int rc;
  511. if (op_bytes == 2)
  512. op_bytes = 3;
  513. *address = 0;
  514. rc = ops->read_std(linear(ctxt, addr), (unsigned long *)size, 2,
  515. ctxt->vcpu, &ctxt->exception);
  516. if (rc != X86EMUL_CONTINUE)
  517. return rc;
  518. addr.ea += 2;
  519. rc = ops->read_std(linear(ctxt, addr), address, op_bytes,
  520. ctxt->vcpu, &ctxt->exception);
  521. return rc;
  522. }
  523. static int test_cc(unsigned int condition, unsigned int flags)
  524. {
  525. int rc = 0;
  526. switch ((condition & 15) >> 1) {
  527. case 0: /* o */
  528. rc |= (flags & EFLG_OF);
  529. break;
  530. case 1: /* b/c/nae */
  531. rc |= (flags & EFLG_CF);
  532. break;
  533. case 2: /* z/e */
  534. rc |= (flags & EFLG_ZF);
  535. break;
  536. case 3: /* be/na */
  537. rc |= (flags & (EFLG_CF|EFLG_ZF));
  538. break;
  539. case 4: /* s */
  540. rc |= (flags & EFLG_SF);
  541. break;
  542. case 5: /* p/pe */
  543. rc |= (flags & EFLG_PF);
  544. break;
  545. case 7: /* le/ng */
  546. rc |= (flags & EFLG_ZF);
  547. /* fall through */
  548. case 6: /* l/nge */
  549. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  550. break;
  551. }
  552. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  553. return (!!rc ^ (condition & 1));
  554. }
  555. static void fetch_register_operand(struct operand *op)
  556. {
  557. switch (op->bytes) {
  558. case 1:
  559. op->val = *(u8 *)op->addr.reg;
  560. break;
  561. case 2:
  562. op->val = *(u16 *)op->addr.reg;
  563. break;
  564. case 4:
  565. op->val = *(u32 *)op->addr.reg;
  566. break;
  567. case 8:
  568. op->val = *(u64 *)op->addr.reg;
  569. break;
  570. }
  571. }
  572. static void decode_register_operand(struct operand *op,
  573. struct decode_cache *c,
  574. int inhibit_bytereg)
  575. {
  576. unsigned reg = c->modrm_reg;
  577. int highbyte_regs = c->rex_prefix == 0;
  578. if (!(c->d & ModRM))
  579. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  580. op->type = OP_REG;
  581. if ((c->d & ByteOp) && !inhibit_bytereg) {
  582. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  583. op->bytes = 1;
  584. } else {
  585. op->addr.reg = decode_register(reg, c->regs, 0);
  586. op->bytes = c->op_bytes;
  587. }
  588. fetch_register_operand(op);
  589. op->orig_val = op->val;
  590. }
  591. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  592. struct x86_emulate_ops *ops,
  593. struct operand *op)
  594. {
  595. struct decode_cache *c = &ctxt->decode;
  596. u8 sib;
  597. int index_reg = 0, base_reg = 0, scale;
  598. int rc = X86EMUL_CONTINUE;
  599. ulong modrm_ea = 0;
  600. if (c->rex_prefix) {
  601. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  602. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  603. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  604. }
  605. c->modrm = insn_fetch(u8, 1, c->eip);
  606. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  607. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  608. c->modrm_rm |= (c->modrm & 0x07);
  609. c->modrm_seg = VCPU_SREG_DS;
  610. if (c->modrm_mod == 3) {
  611. op->type = OP_REG;
  612. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  613. op->addr.reg = decode_register(c->modrm_rm,
  614. c->regs, c->d & ByteOp);
  615. fetch_register_operand(op);
  616. return rc;
  617. }
  618. op->type = OP_MEM;
  619. if (c->ad_bytes == 2) {
  620. unsigned bx = c->regs[VCPU_REGS_RBX];
  621. unsigned bp = c->regs[VCPU_REGS_RBP];
  622. unsigned si = c->regs[VCPU_REGS_RSI];
  623. unsigned di = c->regs[VCPU_REGS_RDI];
  624. /* 16-bit ModR/M decode. */
  625. switch (c->modrm_mod) {
  626. case 0:
  627. if (c->modrm_rm == 6)
  628. modrm_ea += insn_fetch(u16, 2, c->eip);
  629. break;
  630. case 1:
  631. modrm_ea += insn_fetch(s8, 1, c->eip);
  632. break;
  633. case 2:
  634. modrm_ea += insn_fetch(u16, 2, c->eip);
  635. break;
  636. }
  637. switch (c->modrm_rm) {
  638. case 0:
  639. modrm_ea += bx + si;
  640. break;
  641. case 1:
  642. modrm_ea += bx + di;
  643. break;
  644. case 2:
  645. modrm_ea += bp + si;
  646. break;
  647. case 3:
  648. modrm_ea += bp + di;
  649. break;
  650. case 4:
  651. modrm_ea += si;
  652. break;
  653. case 5:
  654. modrm_ea += di;
  655. break;
  656. case 6:
  657. if (c->modrm_mod != 0)
  658. modrm_ea += bp;
  659. break;
  660. case 7:
  661. modrm_ea += bx;
  662. break;
  663. }
  664. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  665. (c->modrm_rm == 6 && c->modrm_mod != 0))
  666. c->modrm_seg = VCPU_SREG_SS;
  667. modrm_ea = (u16)modrm_ea;
  668. } else {
  669. /* 32/64-bit ModR/M decode. */
  670. if ((c->modrm_rm & 7) == 4) {
  671. sib = insn_fetch(u8, 1, c->eip);
  672. index_reg |= (sib >> 3) & 7;
  673. base_reg |= sib & 7;
  674. scale = sib >> 6;
  675. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  676. modrm_ea += insn_fetch(s32, 4, c->eip);
  677. else
  678. modrm_ea += c->regs[base_reg];
  679. if (index_reg != 4)
  680. modrm_ea += c->regs[index_reg] << scale;
  681. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  682. if (ctxt->mode == X86EMUL_MODE_PROT64)
  683. c->rip_relative = 1;
  684. } else
  685. modrm_ea += c->regs[c->modrm_rm];
  686. switch (c->modrm_mod) {
  687. case 0:
  688. if (c->modrm_rm == 5)
  689. modrm_ea += insn_fetch(s32, 4, c->eip);
  690. break;
  691. case 1:
  692. modrm_ea += insn_fetch(s8, 1, c->eip);
  693. break;
  694. case 2:
  695. modrm_ea += insn_fetch(s32, 4, c->eip);
  696. break;
  697. }
  698. }
  699. op->addr.mem.ea = modrm_ea;
  700. done:
  701. return rc;
  702. }
  703. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  704. struct x86_emulate_ops *ops,
  705. struct operand *op)
  706. {
  707. struct decode_cache *c = &ctxt->decode;
  708. int rc = X86EMUL_CONTINUE;
  709. op->type = OP_MEM;
  710. switch (c->ad_bytes) {
  711. case 2:
  712. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  713. break;
  714. case 4:
  715. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  716. break;
  717. case 8:
  718. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  719. break;
  720. }
  721. done:
  722. return rc;
  723. }
  724. static void fetch_bit_operand(struct decode_cache *c)
  725. {
  726. long sv = 0, mask;
  727. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  728. mask = ~(c->dst.bytes * 8 - 1);
  729. if (c->src.bytes == 2)
  730. sv = (s16)c->src.val & (s16)mask;
  731. else if (c->src.bytes == 4)
  732. sv = (s32)c->src.val & (s32)mask;
  733. c->dst.addr.mem.ea += (sv >> 3);
  734. }
  735. /* only subword offset */
  736. c->src.val &= (c->dst.bytes << 3) - 1;
  737. }
  738. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  739. struct x86_emulate_ops *ops,
  740. unsigned long addr, void *dest, unsigned size)
  741. {
  742. int rc;
  743. struct read_cache *mc = &ctxt->decode.mem_read;
  744. while (size) {
  745. int n = min(size, 8u);
  746. size -= n;
  747. if (mc->pos < mc->end)
  748. goto read_cached;
  749. rc = ops->read_emulated(addr, mc->data + mc->end, n,
  750. &ctxt->exception, ctxt->vcpu);
  751. if (rc != X86EMUL_CONTINUE)
  752. return rc;
  753. mc->end += n;
  754. read_cached:
  755. memcpy(dest, mc->data + mc->pos, n);
  756. mc->pos += n;
  757. dest += n;
  758. addr += n;
  759. }
  760. return X86EMUL_CONTINUE;
  761. }
  762. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  763. struct x86_emulate_ops *ops,
  764. unsigned int size, unsigned short port,
  765. void *dest)
  766. {
  767. struct read_cache *rc = &ctxt->decode.io_read;
  768. if (rc->pos == rc->end) { /* refill pio read ahead */
  769. struct decode_cache *c = &ctxt->decode;
  770. unsigned int in_page, n;
  771. unsigned int count = c->rep_prefix ?
  772. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  773. in_page = (ctxt->eflags & EFLG_DF) ?
  774. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  775. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  776. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  777. count);
  778. if (n == 0)
  779. n = 1;
  780. rc->pos = rc->end = 0;
  781. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  782. return 0;
  783. rc->end = n * size;
  784. }
  785. memcpy(dest, rc->data + rc->pos, size);
  786. rc->pos += size;
  787. return 1;
  788. }
  789. static u32 desc_limit_scaled(struct desc_struct *desc)
  790. {
  791. u32 limit = get_desc_limit(desc);
  792. return desc->g ? (limit << 12) | 0xfff : limit;
  793. }
  794. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  795. struct x86_emulate_ops *ops,
  796. u16 selector, struct desc_ptr *dt)
  797. {
  798. if (selector & 1 << 2) {
  799. struct desc_struct desc;
  800. memset (dt, 0, sizeof *dt);
  801. if (!ops->get_cached_descriptor(&desc, NULL, VCPU_SREG_LDTR,
  802. ctxt->vcpu))
  803. return;
  804. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  805. dt->address = get_desc_base(&desc);
  806. } else
  807. ops->get_gdt(dt, ctxt->vcpu);
  808. }
  809. /* allowed just for 8 bytes segments */
  810. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  811. struct x86_emulate_ops *ops,
  812. u16 selector, struct desc_struct *desc)
  813. {
  814. struct desc_ptr dt;
  815. u16 index = selector >> 3;
  816. int ret;
  817. ulong addr;
  818. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  819. if (dt.size < index * 8 + 7)
  820. return emulate_gp(ctxt, selector & 0xfffc);
  821. addr = dt.address + index * 8;
  822. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
  823. &ctxt->exception);
  824. return ret;
  825. }
  826. /* allowed just for 8 bytes segments */
  827. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  828. struct x86_emulate_ops *ops,
  829. u16 selector, struct desc_struct *desc)
  830. {
  831. struct desc_ptr dt;
  832. u16 index = selector >> 3;
  833. ulong addr;
  834. int ret;
  835. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  836. if (dt.size < index * 8 + 7)
  837. return emulate_gp(ctxt, selector & 0xfffc);
  838. addr = dt.address + index * 8;
  839. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
  840. &ctxt->exception);
  841. return ret;
  842. }
  843. /* Does not support long mode */
  844. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  845. struct x86_emulate_ops *ops,
  846. u16 selector, int seg)
  847. {
  848. struct desc_struct seg_desc;
  849. u8 dpl, rpl, cpl;
  850. unsigned err_vec = GP_VECTOR;
  851. u32 err_code = 0;
  852. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  853. int ret;
  854. memset(&seg_desc, 0, sizeof seg_desc);
  855. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  856. || ctxt->mode == X86EMUL_MODE_REAL) {
  857. /* set real mode segment descriptor */
  858. set_desc_base(&seg_desc, selector << 4);
  859. set_desc_limit(&seg_desc, 0xffff);
  860. seg_desc.type = 3;
  861. seg_desc.p = 1;
  862. seg_desc.s = 1;
  863. goto load;
  864. }
  865. /* NULL selector is not valid for TR, CS and SS */
  866. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  867. && null_selector)
  868. goto exception;
  869. /* TR should be in GDT only */
  870. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  871. goto exception;
  872. if (null_selector) /* for NULL selector skip all following checks */
  873. goto load;
  874. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  875. if (ret != X86EMUL_CONTINUE)
  876. return ret;
  877. err_code = selector & 0xfffc;
  878. err_vec = GP_VECTOR;
  879. /* can't load system descriptor into segment selecor */
  880. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  881. goto exception;
  882. if (!seg_desc.p) {
  883. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  884. goto exception;
  885. }
  886. rpl = selector & 3;
  887. dpl = seg_desc.dpl;
  888. cpl = ops->cpl(ctxt->vcpu);
  889. switch (seg) {
  890. case VCPU_SREG_SS:
  891. /*
  892. * segment is not a writable data segment or segment
  893. * selector's RPL != CPL or segment selector's RPL != CPL
  894. */
  895. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  896. goto exception;
  897. break;
  898. case VCPU_SREG_CS:
  899. if (!(seg_desc.type & 8))
  900. goto exception;
  901. if (seg_desc.type & 4) {
  902. /* conforming */
  903. if (dpl > cpl)
  904. goto exception;
  905. } else {
  906. /* nonconforming */
  907. if (rpl > cpl || dpl != cpl)
  908. goto exception;
  909. }
  910. /* CS(RPL) <- CPL */
  911. selector = (selector & 0xfffc) | cpl;
  912. break;
  913. case VCPU_SREG_TR:
  914. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  915. goto exception;
  916. break;
  917. case VCPU_SREG_LDTR:
  918. if (seg_desc.s || seg_desc.type != 2)
  919. goto exception;
  920. break;
  921. default: /* DS, ES, FS, or GS */
  922. /*
  923. * segment is not a data or readable code segment or
  924. * ((segment is a data or nonconforming code segment)
  925. * and (both RPL and CPL > DPL))
  926. */
  927. if ((seg_desc.type & 0xa) == 0x8 ||
  928. (((seg_desc.type & 0xc) != 0xc) &&
  929. (rpl > dpl && cpl > dpl)))
  930. goto exception;
  931. break;
  932. }
  933. if (seg_desc.s) {
  934. /* mark segment as accessed */
  935. seg_desc.type |= 1;
  936. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  937. if (ret != X86EMUL_CONTINUE)
  938. return ret;
  939. }
  940. load:
  941. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  942. ops->set_cached_descriptor(&seg_desc, 0, seg, ctxt->vcpu);
  943. return X86EMUL_CONTINUE;
  944. exception:
  945. emulate_exception(ctxt, err_vec, err_code, true);
  946. return X86EMUL_PROPAGATE_FAULT;
  947. }
  948. static void write_register_operand(struct operand *op)
  949. {
  950. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  951. switch (op->bytes) {
  952. case 1:
  953. *(u8 *)op->addr.reg = (u8)op->val;
  954. break;
  955. case 2:
  956. *(u16 *)op->addr.reg = (u16)op->val;
  957. break;
  958. case 4:
  959. *op->addr.reg = (u32)op->val;
  960. break; /* 64b: zero-extend */
  961. case 8:
  962. *op->addr.reg = op->val;
  963. break;
  964. }
  965. }
  966. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  967. struct x86_emulate_ops *ops)
  968. {
  969. int rc;
  970. struct decode_cache *c = &ctxt->decode;
  971. switch (c->dst.type) {
  972. case OP_REG:
  973. write_register_operand(&c->dst);
  974. break;
  975. case OP_MEM:
  976. if (c->lock_prefix)
  977. rc = ops->cmpxchg_emulated(
  978. linear(ctxt, c->dst.addr.mem),
  979. &c->dst.orig_val,
  980. &c->dst.val,
  981. c->dst.bytes,
  982. &ctxt->exception,
  983. ctxt->vcpu);
  984. else
  985. rc = ops->write_emulated(
  986. linear(ctxt, c->dst.addr.mem),
  987. &c->dst.val,
  988. c->dst.bytes,
  989. &ctxt->exception,
  990. ctxt->vcpu);
  991. if (rc != X86EMUL_CONTINUE)
  992. return rc;
  993. break;
  994. case OP_NONE:
  995. /* no writeback */
  996. break;
  997. default:
  998. break;
  999. }
  1000. return X86EMUL_CONTINUE;
  1001. }
  1002. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1003. struct x86_emulate_ops *ops)
  1004. {
  1005. struct decode_cache *c = &ctxt->decode;
  1006. c->dst.type = OP_MEM;
  1007. c->dst.bytes = c->op_bytes;
  1008. c->dst.val = c->src.val;
  1009. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1010. c->dst.addr.mem.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1011. c->dst.addr.mem.seg = VCPU_SREG_SS;
  1012. }
  1013. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1014. struct x86_emulate_ops *ops,
  1015. void *dest, int len)
  1016. {
  1017. struct decode_cache *c = &ctxt->decode;
  1018. int rc;
  1019. struct segmented_address addr;
  1020. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1021. addr.seg = VCPU_SREG_SS;
  1022. rc = read_emulated(ctxt, ops, linear(ctxt, addr), dest, len);
  1023. if (rc != X86EMUL_CONTINUE)
  1024. return rc;
  1025. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1026. return rc;
  1027. }
  1028. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1029. struct x86_emulate_ops *ops,
  1030. void *dest, int len)
  1031. {
  1032. int rc;
  1033. unsigned long val, change_mask;
  1034. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1035. int cpl = ops->cpl(ctxt->vcpu);
  1036. rc = emulate_pop(ctxt, ops, &val, len);
  1037. if (rc != X86EMUL_CONTINUE)
  1038. return rc;
  1039. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1040. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1041. switch(ctxt->mode) {
  1042. case X86EMUL_MODE_PROT64:
  1043. case X86EMUL_MODE_PROT32:
  1044. case X86EMUL_MODE_PROT16:
  1045. if (cpl == 0)
  1046. change_mask |= EFLG_IOPL;
  1047. if (cpl <= iopl)
  1048. change_mask |= EFLG_IF;
  1049. break;
  1050. case X86EMUL_MODE_VM86:
  1051. if (iopl < 3)
  1052. return emulate_gp(ctxt, 0);
  1053. change_mask |= EFLG_IF;
  1054. break;
  1055. default: /* real mode */
  1056. change_mask |= (EFLG_IOPL | EFLG_IF);
  1057. break;
  1058. }
  1059. *(unsigned long *)dest =
  1060. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1061. return rc;
  1062. }
  1063. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1064. struct x86_emulate_ops *ops, int seg)
  1065. {
  1066. struct decode_cache *c = &ctxt->decode;
  1067. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1068. emulate_push(ctxt, ops);
  1069. }
  1070. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1071. struct x86_emulate_ops *ops, int seg)
  1072. {
  1073. struct decode_cache *c = &ctxt->decode;
  1074. unsigned long selector;
  1075. int rc;
  1076. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1077. if (rc != X86EMUL_CONTINUE)
  1078. return rc;
  1079. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1080. return rc;
  1081. }
  1082. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1083. struct x86_emulate_ops *ops)
  1084. {
  1085. struct decode_cache *c = &ctxt->decode;
  1086. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1087. int rc = X86EMUL_CONTINUE;
  1088. int reg = VCPU_REGS_RAX;
  1089. while (reg <= VCPU_REGS_RDI) {
  1090. (reg == VCPU_REGS_RSP) ?
  1091. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1092. emulate_push(ctxt, ops);
  1093. rc = writeback(ctxt, ops);
  1094. if (rc != X86EMUL_CONTINUE)
  1095. return rc;
  1096. ++reg;
  1097. }
  1098. /* Disable writeback. */
  1099. c->dst.type = OP_NONE;
  1100. return rc;
  1101. }
  1102. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1103. struct x86_emulate_ops *ops)
  1104. {
  1105. struct decode_cache *c = &ctxt->decode;
  1106. int rc = X86EMUL_CONTINUE;
  1107. int reg = VCPU_REGS_RDI;
  1108. while (reg >= VCPU_REGS_RAX) {
  1109. if (reg == VCPU_REGS_RSP) {
  1110. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1111. c->op_bytes);
  1112. --reg;
  1113. }
  1114. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1115. if (rc != X86EMUL_CONTINUE)
  1116. break;
  1117. --reg;
  1118. }
  1119. return rc;
  1120. }
  1121. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1122. struct x86_emulate_ops *ops, int irq)
  1123. {
  1124. struct decode_cache *c = &ctxt->decode;
  1125. int rc;
  1126. struct desc_ptr dt;
  1127. gva_t cs_addr;
  1128. gva_t eip_addr;
  1129. u16 cs, eip;
  1130. /* TODO: Add limit checks */
  1131. c->src.val = ctxt->eflags;
  1132. emulate_push(ctxt, ops);
  1133. rc = writeback(ctxt, ops);
  1134. if (rc != X86EMUL_CONTINUE)
  1135. return rc;
  1136. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1137. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1138. emulate_push(ctxt, ops);
  1139. rc = writeback(ctxt, ops);
  1140. if (rc != X86EMUL_CONTINUE)
  1141. return rc;
  1142. c->src.val = c->eip;
  1143. emulate_push(ctxt, ops);
  1144. rc = writeback(ctxt, ops);
  1145. if (rc != X86EMUL_CONTINUE)
  1146. return rc;
  1147. c->dst.type = OP_NONE;
  1148. ops->get_idt(&dt, ctxt->vcpu);
  1149. eip_addr = dt.address + (irq << 2);
  1150. cs_addr = dt.address + (irq << 2) + 2;
  1151. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
  1152. if (rc != X86EMUL_CONTINUE)
  1153. return rc;
  1154. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
  1155. if (rc != X86EMUL_CONTINUE)
  1156. return rc;
  1157. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1158. if (rc != X86EMUL_CONTINUE)
  1159. return rc;
  1160. c->eip = eip;
  1161. return rc;
  1162. }
  1163. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1164. struct x86_emulate_ops *ops, int irq)
  1165. {
  1166. switch(ctxt->mode) {
  1167. case X86EMUL_MODE_REAL:
  1168. return emulate_int_real(ctxt, ops, irq);
  1169. case X86EMUL_MODE_VM86:
  1170. case X86EMUL_MODE_PROT16:
  1171. case X86EMUL_MODE_PROT32:
  1172. case X86EMUL_MODE_PROT64:
  1173. default:
  1174. /* Protected mode interrupts unimplemented yet */
  1175. return X86EMUL_UNHANDLEABLE;
  1176. }
  1177. }
  1178. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1179. struct x86_emulate_ops *ops)
  1180. {
  1181. struct decode_cache *c = &ctxt->decode;
  1182. int rc = X86EMUL_CONTINUE;
  1183. unsigned long temp_eip = 0;
  1184. unsigned long temp_eflags = 0;
  1185. unsigned long cs = 0;
  1186. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1187. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1188. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1189. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1190. /* TODO: Add stack limit check */
  1191. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1192. if (rc != X86EMUL_CONTINUE)
  1193. return rc;
  1194. if (temp_eip & ~0xffff)
  1195. return emulate_gp(ctxt, 0);
  1196. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1197. if (rc != X86EMUL_CONTINUE)
  1198. return rc;
  1199. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1200. if (rc != X86EMUL_CONTINUE)
  1201. return rc;
  1202. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1203. if (rc != X86EMUL_CONTINUE)
  1204. return rc;
  1205. c->eip = temp_eip;
  1206. if (c->op_bytes == 4)
  1207. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1208. else if (c->op_bytes == 2) {
  1209. ctxt->eflags &= ~0xffff;
  1210. ctxt->eflags |= temp_eflags;
  1211. }
  1212. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1213. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1214. return rc;
  1215. }
  1216. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1217. struct x86_emulate_ops* ops)
  1218. {
  1219. switch(ctxt->mode) {
  1220. case X86EMUL_MODE_REAL:
  1221. return emulate_iret_real(ctxt, ops);
  1222. case X86EMUL_MODE_VM86:
  1223. case X86EMUL_MODE_PROT16:
  1224. case X86EMUL_MODE_PROT32:
  1225. case X86EMUL_MODE_PROT64:
  1226. default:
  1227. /* iret from protected mode unimplemented yet */
  1228. return X86EMUL_UNHANDLEABLE;
  1229. }
  1230. }
  1231. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1232. struct x86_emulate_ops *ops)
  1233. {
  1234. struct decode_cache *c = &ctxt->decode;
  1235. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1236. }
  1237. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1238. {
  1239. struct decode_cache *c = &ctxt->decode;
  1240. switch (c->modrm_reg) {
  1241. case 0: /* rol */
  1242. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1243. break;
  1244. case 1: /* ror */
  1245. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1246. break;
  1247. case 2: /* rcl */
  1248. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1249. break;
  1250. case 3: /* rcr */
  1251. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1252. break;
  1253. case 4: /* sal/shl */
  1254. case 6: /* sal/shl */
  1255. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1256. break;
  1257. case 5: /* shr */
  1258. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1259. break;
  1260. case 7: /* sar */
  1261. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1262. break;
  1263. }
  1264. }
  1265. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1266. struct x86_emulate_ops *ops)
  1267. {
  1268. struct decode_cache *c = &ctxt->decode;
  1269. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1270. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1271. u8 de = 0;
  1272. switch (c->modrm_reg) {
  1273. case 0 ... 1: /* test */
  1274. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1275. break;
  1276. case 2: /* not */
  1277. c->dst.val = ~c->dst.val;
  1278. break;
  1279. case 3: /* neg */
  1280. emulate_1op("neg", c->dst, ctxt->eflags);
  1281. break;
  1282. case 4: /* mul */
  1283. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1284. break;
  1285. case 5: /* imul */
  1286. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1287. break;
  1288. case 6: /* div */
  1289. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1290. ctxt->eflags, de);
  1291. break;
  1292. case 7: /* idiv */
  1293. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1294. ctxt->eflags, de);
  1295. break;
  1296. default:
  1297. return X86EMUL_UNHANDLEABLE;
  1298. }
  1299. if (de)
  1300. return emulate_de(ctxt);
  1301. return X86EMUL_CONTINUE;
  1302. }
  1303. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1304. struct x86_emulate_ops *ops)
  1305. {
  1306. struct decode_cache *c = &ctxt->decode;
  1307. switch (c->modrm_reg) {
  1308. case 0: /* inc */
  1309. emulate_1op("inc", c->dst, ctxt->eflags);
  1310. break;
  1311. case 1: /* dec */
  1312. emulate_1op("dec", c->dst, ctxt->eflags);
  1313. break;
  1314. case 2: /* call near abs */ {
  1315. long int old_eip;
  1316. old_eip = c->eip;
  1317. c->eip = c->src.val;
  1318. c->src.val = old_eip;
  1319. emulate_push(ctxt, ops);
  1320. break;
  1321. }
  1322. case 4: /* jmp abs */
  1323. c->eip = c->src.val;
  1324. break;
  1325. case 6: /* push */
  1326. emulate_push(ctxt, ops);
  1327. break;
  1328. }
  1329. return X86EMUL_CONTINUE;
  1330. }
  1331. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1332. struct x86_emulate_ops *ops)
  1333. {
  1334. struct decode_cache *c = &ctxt->decode;
  1335. u64 old = c->dst.orig_val64;
  1336. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1337. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1338. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1339. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1340. ctxt->eflags &= ~EFLG_ZF;
  1341. } else {
  1342. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1343. (u32) c->regs[VCPU_REGS_RBX];
  1344. ctxt->eflags |= EFLG_ZF;
  1345. }
  1346. return X86EMUL_CONTINUE;
  1347. }
  1348. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1349. struct x86_emulate_ops *ops)
  1350. {
  1351. struct decode_cache *c = &ctxt->decode;
  1352. int rc;
  1353. unsigned long cs;
  1354. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1355. if (rc != X86EMUL_CONTINUE)
  1356. return rc;
  1357. if (c->op_bytes == 4)
  1358. c->eip = (u32)c->eip;
  1359. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1360. if (rc != X86EMUL_CONTINUE)
  1361. return rc;
  1362. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1363. return rc;
  1364. }
  1365. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1366. struct x86_emulate_ops *ops, int seg)
  1367. {
  1368. struct decode_cache *c = &ctxt->decode;
  1369. unsigned short sel;
  1370. int rc;
  1371. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1372. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1373. if (rc != X86EMUL_CONTINUE)
  1374. return rc;
  1375. c->dst.val = c->src.val;
  1376. return rc;
  1377. }
  1378. static inline void
  1379. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1380. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1381. struct desc_struct *ss)
  1382. {
  1383. memset(cs, 0, sizeof(struct desc_struct));
  1384. ops->get_cached_descriptor(cs, NULL, VCPU_SREG_CS, ctxt->vcpu);
  1385. memset(ss, 0, sizeof(struct desc_struct));
  1386. cs->l = 0; /* will be adjusted later */
  1387. set_desc_base(cs, 0); /* flat segment */
  1388. cs->g = 1; /* 4kb granularity */
  1389. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1390. cs->type = 0x0b; /* Read, Execute, Accessed */
  1391. cs->s = 1;
  1392. cs->dpl = 0; /* will be adjusted later */
  1393. cs->p = 1;
  1394. cs->d = 1;
  1395. set_desc_base(ss, 0); /* flat segment */
  1396. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1397. ss->g = 1; /* 4kb granularity */
  1398. ss->s = 1;
  1399. ss->type = 0x03; /* Read/Write, Accessed */
  1400. ss->d = 1; /* 32bit stack segment */
  1401. ss->dpl = 0;
  1402. ss->p = 1;
  1403. }
  1404. static int
  1405. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1406. {
  1407. struct decode_cache *c = &ctxt->decode;
  1408. struct desc_struct cs, ss;
  1409. u64 msr_data;
  1410. u16 cs_sel, ss_sel;
  1411. /* syscall is not available in real mode */
  1412. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1413. ctxt->mode == X86EMUL_MODE_VM86)
  1414. return emulate_ud(ctxt);
  1415. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1416. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1417. msr_data >>= 32;
  1418. cs_sel = (u16)(msr_data & 0xfffc);
  1419. ss_sel = (u16)(msr_data + 8);
  1420. if (is_long_mode(ctxt->vcpu)) {
  1421. cs.d = 0;
  1422. cs.l = 1;
  1423. }
  1424. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1425. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1426. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1427. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1428. c->regs[VCPU_REGS_RCX] = c->eip;
  1429. if (is_long_mode(ctxt->vcpu)) {
  1430. #ifdef CONFIG_X86_64
  1431. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1432. ops->get_msr(ctxt->vcpu,
  1433. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1434. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1435. c->eip = msr_data;
  1436. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1437. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1438. #endif
  1439. } else {
  1440. /* legacy mode */
  1441. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1442. c->eip = (u32)msr_data;
  1443. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1444. }
  1445. return X86EMUL_CONTINUE;
  1446. }
  1447. static int
  1448. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1449. {
  1450. struct decode_cache *c = &ctxt->decode;
  1451. struct desc_struct cs, ss;
  1452. u64 msr_data;
  1453. u16 cs_sel, ss_sel;
  1454. /* inject #GP if in real mode */
  1455. if (ctxt->mode == X86EMUL_MODE_REAL)
  1456. return emulate_gp(ctxt, 0);
  1457. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1458. * Therefore, we inject an #UD.
  1459. */
  1460. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1461. return emulate_ud(ctxt);
  1462. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1463. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1464. switch (ctxt->mode) {
  1465. case X86EMUL_MODE_PROT32:
  1466. if ((msr_data & 0xfffc) == 0x0)
  1467. return emulate_gp(ctxt, 0);
  1468. break;
  1469. case X86EMUL_MODE_PROT64:
  1470. if (msr_data == 0x0)
  1471. return emulate_gp(ctxt, 0);
  1472. break;
  1473. }
  1474. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1475. cs_sel = (u16)msr_data;
  1476. cs_sel &= ~SELECTOR_RPL_MASK;
  1477. ss_sel = cs_sel + 8;
  1478. ss_sel &= ~SELECTOR_RPL_MASK;
  1479. if (ctxt->mode == X86EMUL_MODE_PROT64
  1480. || is_long_mode(ctxt->vcpu)) {
  1481. cs.d = 0;
  1482. cs.l = 1;
  1483. }
  1484. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1485. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1486. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1487. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1488. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1489. c->eip = msr_data;
  1490. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1491. c->regs[VCPU_REGS_RSP] = msr_data;
  1492. return X86EMUL_CONTINUE;
  1493. }
  1494. static int
  1495. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1496. {
  1497. struct decode_cache *c = &ctxt->decode;
  1498. struct desc_struct cs, ss;
  1499. u64 msr_data;
  1500. int usermode;
  1501. u16 cs_sel, ss_sel;
  1502. /* inject #GP if in real mode or Virtual 8086 mode */
  1503. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1504. ctxt->mode == X86EMUL_MODE_VM86)
  1505. return emulate_gp(ctxt, 0);
  1506. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1507. if ((c->rex_prefix & 0x8) != 0x0)
  1508. usermode = X86EMUL_MODE_PROT64;
  1509. else
  1510. usermode = X86EMUL_MODE_PROT32;
  1511. cs.dpl = 3;
  1512. ss.dpl = 3;
  1513. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1514. switch (usermode) {
  1515. case X86EMUL_MODE_PROT32:
  1516. cs_sel = (u16)(msr_data + 16);
  1517. if ((msr_data & 0xfffc) == 0x0)
  1518. return emulate_gp(ctxt, 0);
  1519. ss_sel = (u16)(msr_data + 24);
  1520. break;
  1521. case X86EMUL_MODE_PROT64:
  1522. cs_sel = (u16)(msr_data + 32);
  1523. if (msr_data == 0x0)
  1524. return emulate_gp(ctxt, 0);
  1525. ss_sel = cs_sel + 8;
  1526. cs.d = 0;
  1527. cs.l = 1;
  1528. break;
  1529. }
  1530. cs_sel |= SELECTOR_RPL_MASK;
  1531. ss_sel |= SELECTOR_RPL_MASK;
  1532. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1533. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1534. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1535. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1536. c->eip = c->regs[VCPU_REGS_RDX];
  1537. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1538. return X86EMUL_CONTINUE;
  1539. }
  1540. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1541. struct x86_emulate_ops *ops)
  1542. {
  1543. int iopl;
  1544. if (ctxt->mode == X86EMUL_MODE_REAL)
  1545. return false;
  1546. if (ctxt->mode == X86EMUL_MODE_VM86)
  1547. return true;
  1548. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1549. return ops->cpl(ctxt->vcpu) > iopl;
  1550. }
  1551. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1552. struct x86_emulate_ops *ops,
  1553. u16 port, u16 len)
  1554. {
  1555. struct desc_struct tr_seg;
  1556. u32 base3;
  1557. int r;
  1558. u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1559. unsigned mask = (1 << len) - 1;
  1560. unsigned long base;
  1561. ops->get_cached_descriptor(&tr_seg, &base3, VCPU_SREG_TR, ctxt->vcpu);
  1562. if (!tr_seg.p)
  1563. return false;
  1564. if (desc_limit_scaled(&tr_seg) < 103)
  1565. return false;
  1566. base = get_desc_base(&tr_seg);
  1567. #ifdef CONFIG_X86_64
  1568. base |= ((u64)base3) << 32;
  1569. #endif
  1570. r = ops->read_std(base + 102, &io_bitmap_ptr, 2, ctxt->vcpu, NULL);
  1571. if (r != X86EMUL_CONTINUE)
  1572. return false;
  1573. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1574. return false;
  1575. r = ops->read_std(base + io_bitmap_ptr + port/8, &perm, 2, ctxt->vcpu,
  1576. NULL);
  1577. if (r != X86EMUL_CONTINUE)
  1578. return false;
  1579. if ((perm >> bit_idx) & mask)
  1580. return false;
  1581. return true;
  1582. }
  1583. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1584. struct x86_emulate_ops *ops,
  1585. u16 port, u16 len)
  1586. {
  1587. if (ctxt->perm_ok)
  1588. return true;
  1589. if (emulator_bad_iopl(ctxt, ops))
  1590. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1591. return false;
  1592. ctxt->perm_ok = true;
  1593. return true;
  1594. }
  1595. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1596. struct x86_emulate_ops *ops,
  1597. struct tss_segment_16 *tss)
  1598. {
  1599. struct decode_cache *c = &ctxt->decode;
  1600. tss->ip = c->eip;
  1601. tss->flag = ctxt->eflags;
  1602. tss->ax = c->regs[VCPU_REGS_RAX];
  1603. tss->cx = c->regs[VCPU_REGS_RCX];
  1604. tss->dx = c->regs[VCPU_REGS_RDX];
  1605. tss->bx = c->regs[VCPU_REGS_RBX];
  1606. tss->sp = c->regs[VCPU_REGS_RSP];
  1607. tss->bp = c->regs[VCPU_REGS_RBP];
  1608. tss->si = c->regs[VCPU_REGS_RSI];
  1609. tss->di = c->regs[VCPU_REGS_RDI];
  1610. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1611. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1612. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1613. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1614. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1615. }
  1616. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1617. struct x86_emulate_ops *ops,
  1618. struct tss_segment_16 *tss)
  1619. {
  1620. struct decode_cache *c = &ctxt->decode;
  1621. int ret;
  1622. c->eip = tss->ip;
  1623. ctxt->eflags = tss->flag | 2;
  1624. c->regs[VCPU_REGS_RAX] = tss->ax;
  1625. c->regs[VCPU_REGS_RCX] = tss->cx;
  1626. c->regs[VCPU_REGS_RDX] = tss->dx;
  1627. c->regs[VCPU_REGS_RBX] = tss->bx;
  1628. c->regs[VCPU_REGS_RSP] = tss->sp;
  1629. c->regs[VCPU_REGS_RBP] = tss->bp;
  1630. c->regs[VCPU_REGS_RSI] = tss->si;
  1631. c->regs[VCPU_REGS_RDI] = tss->di;
  1632. /*
  1633. * SDM says that segment selectors are loaded before segment
  1634. * descriptors
  1635. */
  1636. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1637. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1638. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1639. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1640. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1641. /*
  1642. * Now load segment descriptors. If fault happenes at this stage
  1643. * it is handled in a context of new task
  1644. */
  1645. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1646. if (ret != X86EMUL_CONTINUE)
  1647. return ret;
  1648. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1649. if (ret != X86EMUL_CONTINUE)
  1650. return ret;
  1651. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1652. if (ret != X86EMUL_CONTINUE)
  1653. return ret;
  1654. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1655. if (ret != X86EMUL_CONTINUE)
  1656. return ret;
  1657. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1658. if (ret != X86EMUL_CONTINUE)
  1659. return ret;
  1660. return X86EMUL_CONTINUE;
  1661. }
  1662. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1663. struct x86_emulate_ops *ops,
  1664. u16 tss_selector, u16 old_tss_sel,
  1665. ulong old_tss_base, struct desc_struct *new_desc)
  1666. {
  1667. struct tss_segment_16 tss_seg;
  1668. int ret;
  1669. u32 new_tss_base = get_desc_base(new_desc);
  1670. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1671. &ctxt->exception);
  1672. if (ret != X86EMUL_CONTINUE)
  1673. /* FIXME: need to provide precise fault address */
  1674. return ret;
  1675. save_state_to_tss16(ctxt, ops, &tss_seg);
  1676. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1677. &ctxt->exception);
  1678. if (ret != X86EMUL_CONTINUE)
  1679. /* FIXME: need to provide precise fault address */
  1680. return ret;
  1681. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1682. &ctxt->exception);
  1683. if (ret != X86EMUL_CONTINUE)
  1684. /* FIXME: need to provide precise fault address */
  1685. return ret;
  1686. if (old_tss_sel != 0xffff) {
  1687. tss_seg.prev_task_link = old_tss_sel;
  1688. ret = ops->write_std(new_tss_base,
  1689. &tss_seg.prev_task_link,
  1690. sizeof tss_seg.prev_task_link,
  1691. ctxt->vcpu, &ctxt->exception);
  1692. if (ret != X86EMUL_CONTINUE)
  1693. /* FIXME: need to provide precise fault address */
  1694. return ret;
  1695. }
  1696. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1697. }
  1698. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1699. struct x86_emulate_ops *ops,
  1700. struct tss_segment_32 *tss)
  1701. {
  1702. struct decode_cache *c = &ctxt->decode;
  1703. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1704. tss->eip = c->eip;
  1705. tss->eflags = ctxt->eflags;
  1706. tss->eax = c->regs[VCPU_REGS_RAX];
  1707. tss->ecx = c->regs[VCPU_REGS_RCX];
  1708. tss->edx = c->regs[VCPU_REGS_RDX];
  1709. tss->ebx = c->regs[VCPU_REGS_RBX];
  1710. tss->esp = c->regs[VCPU_REGS_RSP];
  1711. tss->ebp = c->regs[VCPU_REGS_RBP];
  1712. tss->esi = c->regs[VCPU_REGS_RSI];
  1713. tss->edi = c->regs[VCPU_REGS_RDI];
  1714. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1715. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1716. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1717. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1718. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1719. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1720. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1721. }
  1722. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1723. struct x86_emulate_ops *ops,
  1724. struct tss_segment_32 *tss)
  1725. {
  1726. struct decode_cache *c = &ctxt->decode;
  1727. int ret;
  1728. if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
  1729. return emulate_gp(ctxt, 0);
  1730. c->eip = tss->eip;
  1731. ctxt->eflags = tss->eflags | 2;
  1732. c->regs[VCPU_REGS_RAX] = tss->eax;
  1733. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1734. c->regs[VCPU_REGS_RDX] = tss->edx;
  1735. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1736. c->regs[VCPU_REGS_RSP] = tss->esp;
  1737. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1738. c->regs[VCPU_REGS_RSI] = tss->esi;
  1739. c->regs[VCPU_REGS_RDI] = tss->edi;
  1740. /*
  1741. * SDM says that segment selectors are loaded before segment
  1742. * descriptors
  1743. */
  1744. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1745. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1746. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1747. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1748. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1749. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1750. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1751. /*
  1752. * Now load segment descriptors. If fault happenes at this stage
  1753. * it is handled in a context of new task
  1754. */
  1755. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1756. if (ret != X86EMUL_CONTINUE)
  1757. return ret;
  1758. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1759. if (ret != X86EMUL_CONTINUE)
  1760. return ret;
  1761. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1762. if (ret != X86EMUL_CONTINUE)
  1763. return ret;
  1764. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1765. if (ret != X86EMUL_CONTINUE)
  1766. return ret;
  1767. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1768. if (ret != X86EMUL_CONTINUE)
  1769. return ret;
  1770. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1771. if (ret != X86EMUL_CONTINUE)
  1772. return ret;
  1773. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1774. if (ret != X86EMUL_CONTINUE)
  1775. return ret;
  1776. return X86EMUL_CONTINUE;
  1777. }
  1778. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1779. struct x86_emulate_ops *ops,
  1780. u16 tss_selector, u16 old_tss_sel,
  1781. ulong old_tss_base, struct desc_struct *new_desc)
  1782. {
  1783. struct tss_segment_32 tss_seg;
  1784. int ret;
  1785. u32 new_tss_base = get_desc_base(new_desc);
  1786. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1787. &ctxt->exception);
  1788. if (ret != X86EMUL_CONTINUE)
  1789. /* FIXME: need to provide precise fault address */
  1790. return ret;
  1791. save_state_to_tss32(ctxt, ops, &tss_seg);
  1792. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1793. &ctxt->exception);
  1794. if (ret != X86EMUL_CONTINUE)
  1795. /* FIXME: need to provide precise fault address */
  1796. return ret;
  1797. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1798. &ctxt->exception);
  1799. if (ret != X86EMUL_CONTINUE)
  1800. /* FIXME: need to provide precise fault address */
  1801. return ret;
  1802. if (old_tss_sel != 0xffff) {
  1803. tss_seg.prev_task_link = old_tss_sel;
  1804. ret = ops->write_std(new_tss_base,
  1805. &tss_seg.prev_task_link,
  1806. sizeof tss_seg.prev_task_link,
  1807. ctxt->vcpu, &ctxt->exception);
  1808. if (ret != X86EMUL_CONTINUE)
  1809. /* FIXME: need to provide precise fault address */
  1810. return ret;
  1811. }
  1812. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1813. }
  1814. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1815. struct x86_emulate_ops *ops,
  1816. u16 tss_selector, int reason,
  1817. bool has_error_code, u32 error_code)
  1818. {
  1819. struct desc_struct curr_tss_desc, next_tss_desc;
  1820. int ret;
  1821. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1822. ulong old_tss_base =
  1823. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1824. u32 desc_limit;
  1825. /* FIXME: old_tss_base == ~0 ? */
  1826. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1827. if (ret != X86EMUL_CONTINUE)
  1828. return ret;
  1829. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1830. if (ret != X86EMUL_CONTINUE)
  1831. return ret;
  1832. /* FIXME: check that next_tss_desc is tss */
  1833. if (reason != TASK_SWITCH_IRET) {
  1834. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1835. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
  1836. return emulate_gp(ctxt, 0);
  1837. }
  1838. desc_limit = desc_limit_scaled(&next_tss_desc);
  1839. if (!next_tss_desc.p ||
  1840. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1841. desc_limit < 0x2b)) {
  1842. emulate_ts(ctxt, tss_selector & 0xfffc);
  1843. return X86EMUL_PROPAGATE_FAULT;
  1844. }
  1845. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1846. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1847. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1848. &curr_tss_desc);
  1849. }
  1850. if (reason == TASK_SWITCH_IRET)
  1851. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1852. /* set back link to prev task only if NT bit is set in eflags
  1853. note that old_tss_sel is not used afetr this point */
  1854. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1855. old_tss_sel = 0xffff;
  1856. if (next_tss_desc.type & 8)
  1857. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1858. old_tss_base, &next_tss_desc);
  1859. else
  1860. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1861. old_tss_base, &next_tss_desc);
  1862. if (ret != X86EMUL_CONTINUE)
  1863. return ret;
  1864. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1865. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1866. if (reason != TASK_SWITCH_IRET) {
  1867. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1868. write_segment_descriptor(ctxt, ops, tss_selector,
  1869. &next_tss_desc);
  1870. }
  1871. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1872. ops->set_cached_descriptor(&next_tss_desc, 0, VCPU_SREG_TR, ctxt->vcpu);
  1873. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1874. if (has_error_code) {
  1875. struct decode_cache *c = &ctxt->decode;
  1876. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1877. c->lock_prefix = 0;
  1878. c->src.val = (unsigned long) error_code;
  1879. emulate_push(ctxt, ops);
  1880. }
  1881. return ret;
  1882. }
  1883. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1884. u16 tss_selector, int reason,
  1885. bool has_error_code, u32 error_code)
  1886. {
  1887. struct x86_emulate_ops *ops = ctxt->ops;
  1888. struct decode_cache *c = &ctxt->decode;
  1889. int rc;
  1890. c->eip = ctxt->eip;
  1891. c->dst.type = OP_NONE;
  1892. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1893. has_error_code, error_code);
  1894. if (rc == X86EMUL_CONTINUE) {
  1895. rc = writeback(ctxt, ops);
  1896. if (rc == X86EMUL_CONTINUE)
  1897. ctxt->eip = c->eip;
  1898. }
  1899. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1900. }
  1901. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  1902. int reg, struct operand *op)
  1903. {
  1904. struct decode_cache *c = &ctxt->decode;
  1905. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1906. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1907. op->addr.mem.ea = register_address(c, c->regs[reg]);
  1908. op->addr.mem.seg = seg;
  1909. }
  1910. static int em_push(struct x86_emulate_ctxt *ctxt)
  1911. {
  1912. emulate_push(ctxt, ctxt->ops);
  1913. return X86EMUL_CONTINUE;
  1914. }
  1915. static int em_das(struct x86_emulate_ctxt *ctxt)
  1916. {
  1917. struct decode_cache *c = &ctxt->decode;
  1918. u8 al, old_al;
  1919. bool af, cf, old_cf;
  1920. cf = ctxt->eflags & X86_EFLAGS_CF;
  1921. al = c->dst.val;
  1922. old_al = al;
  1923. old_cf = cf;
  1924. cf = false;
  1925. af = ctxt->eflags & X86_EFLAGS_AF;
  1926. if ((al & 0x0f) > 9 || af) {
  1927. al -= 6;
  1928. cf = old_cf | (al >= 250);
  1929. af = true;
  1930. } else {
  1931. af = false;
  1932. }
  1933. if (old_al > 0x99 || old_cf) {
  1934. al -= 0x60;
  1935. cf = true;
  1936. }
  1937. c->dst.val = al;
  1938. /* Set PF, ZF, SF */
  1939. c->src.type = OP_IMM;
  1940. c->src.val = 0;
  1941. c->src.bytes = 1;
  1942. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1943. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1944. if (cf)
  1945. ctxt->eflags |= X86_EFLAGS_CF;
  1946. if (af)
  1947. ctxt->eflags |= X86_EFLAGS_AF;
  1948. return X86EMUL_CONTINUE;
  1949. }
  1950. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1951. {
  1952. struct decode_cache *c = &ctxt->decode;
  1953. u16 sel, old_cs;
  1954. ulong old_eip;
  1955. int rc;
  1956. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1957. old_eip = c->eip;
  1958. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1959. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  1960. return X86EMUL_CONTINUE;
  1961. c->eip = 0;
  1962. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  1963. c->src.val = old_cs;
  1964. emulate_push(ctxt, ctxt->ops);
  1965. rc = writeback(ctxt, ctxt->ops);
  1966. if (rc != X86EMUL_CONTINUE)
  1967. return rc;
  1968. c->src.val = old_eip;
  1969. emulate_push(ctxt, ctxt->ops);
  1970. rc = writeback(ctxt, ctxt->ops);
  1971. if (rc != X86EMUL_CONTINUE)
  1972. return rc;
  1973. c->dst.type = OP_NONE;
  1974. return X86EMUL_CONTINUE;
  1975. }
  1976. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  1977. {
  1978. struct decode_cache *c = &ctxt->decode;
  1979. int rc;
  1980. c->dst.type = OP_REG;
  1981. c->dst.addr.reg = &c->eip;
  1982. c->dst.bytes = c->op_bytes;
  1983. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1984. if (rc != X86EMUL_CONTINUE)
  1985. return rc;
  1986. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  1987. return X86EMUL_CONTINUE;
  1988. }
  1989. static int em_imul(struct x86_emulate_ctxt *ctxt)
  1990. {
  1991. struct decode_cache *c = &ctxt->decode;
  1992. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  1993. return X86EMUL_CONTINUE;
  1994. }
  1995. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  1996. {
  1997. struct decode_cache *c = &ctxt->decode;
  1998. c->dst.val = c->src2.val;
  1999. return em_imul(ctxt);
  2000. }
  2001. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2002. {
  2003. struct decode_cache *c = &ctxt->decode;
  2004. c->dst.type = OP_REG;
  2005. c->dst.bytes = c->src.bytes;
  2006. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2007. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2008. return X86EMUL_CONTINUE;
  2009. }
  2010. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2011. {
  2012. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2013. struct decode_cache *c = &ctxt->decode;
  2014. u64 tsc = 0;
  2015. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD))
  2016. return emulate_gp(ctxt, 0);
  2017. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2018. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2019. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2020. return X86EMUL_CONTINUE;
  2021. }
  2022. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2023. {
  2024. struct decode_cache *c = &ctxt->decode;
  2025. c->dst.val = c->src.val;
  2026. return X86EMUL_CONTINUE;
  2027. }
  2028. #define D(_y) { .flags = (_y) }
  2029. #define N D(0)
  2030. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2031. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2032. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2033. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2034. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2035. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2036. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2037. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2038. static struct opcode group1[] = {
  2039. X7(D(Lock)), N
  2040. };
  2041. static struct opcode group1A[] = {
  2042. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2043. };
  2044. static struct opcode group3[] = {
  2045. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2046. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2047. X4(D(SrcMem | ModRM)),
  2048. };
  2049. static struct opcode group4[] = {
  2050. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2051. N, N, N, N, N, N,
  2052. };
  2053. static struct opcode group5[] = {
  2054. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2055. D(SrcMem | ModRM | Stack),
  2056. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2057. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2058. D(SrcMem | ModRM | Stack), N,
  2059. };
  2060. static struct group_dual group7 = { {
  2061. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2062. D(SrcNone | ModRM | DstMem | Mov), N,
  2063. D(SrcMem16 | ModRM | Mov | Priv),
  2064. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2065. }, {
  2066. D(SrcNone | ModRM | Priv | VendorSpecific), N,
  2067. N, D(SrcNone | ModRM | Priv | VendorSpecific),
  2068. D(SrcNone | ModRM | DstMem | Mov), N,
  2069. D(SrcMem16 | ModRM | Mov | Priv), N,
  2070. } };
  2071. static struct opcode group8[] = {
  2072. N, N, N, N,
  2073. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2074. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2075. };
  2076. static struct group_dual group9 = { {
  2077. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2078. }, {
  2079. N, N, N, N, N, N, N, N,
  2080. } };
  2081. static struct opcode group11[] = {
  2082. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2083. };
  2084. static struct opcode opcode_table[256] = {
  2085. /* 0x00 - 0x07 */
  2086. D6ALU(Lock),
  2087. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2088. /* 0x08 - 0x0F */
  2089. D6ALU(Lock),
  2090. D(ImplicitOps | Stack | No64), N,
  2091. /* 0x10 - 0x17 */
  2092. D6ALU(Lock),
  2093. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2094. /* 0x18 - 0x1F */
  2095. D6ALU(Lock),
  2096. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2097. /* 0x20 - 0x27 */
  2098. D6ALU(Lock), N, N,
  2099. /* 0x28 - 0x2F */
  2100. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2101. /* 0x30 - 0x37 */
  2102. D6ALU(Lock), N, N,
  2103. /* 0x38 - 0x3F */
  2104. D6ALU(0), N, N,
  2105. /* 0x40 - 0x4F */
  2106. X16(D(DstReg)),
  2107. /* 0x50 - 0x57 */
  2108. X8(I(SrcReg | Stack, em_push)),
  2109. /* 0x58 - 0x5F */
  2110. X8(D(DstReg | Stack)),
  2111. /* 0x60 - 0x67 */
  2112. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2113. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2114. N, N, N, N,
  2115. /* 0x68 - 0x6F */
  2116. I(SrcImm | Mov | Stack, em_push),
  2117. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2118. I(SrcImmByte | Mov | Stack, em_push),
  2119. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2120. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2121. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2122. /* 0x70 - 0x7F */
  2123. X16(D(SrcImmByte)),
  2124. /* 0x80 - 0x87 */
  2125. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2126. G(DstMem | SrcImm | ModRM | Group, group1),
  2127. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2128. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2129. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2130. /* 0x88 - 0x8F */
  2131. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2132. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2133. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2134. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2135. /* 0x90 - 0x97 */
  2136. X8(D(SrcAcc | DstReg)),
  2137. /* 0x98 - 0x9F */
  2138. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2139. I(SrcImmFAddr | No64, em_call_far), N,
  2140. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2141. /* 0xA0 - 0xA7 */
  2142. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2143. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2144. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2145. D2bv(SrcSI | DstDI | String),
  2146. /* 0xA8 - 0xAF */
  2147. D2bv(DstAcc | SrcImm),
  2148. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2149. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2150. D2bv(SrcAcc | DstDI | String),
  2151. /* 0xB0 - 0xB7 */
  2152. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2153. /* 0xB8 - 0xBF */
  2154. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2155. /* 0xC0 - 0xC7 */
  2156. D2bv(DstMem | SrcImmByte | ModRM),
  2157. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2158. D(ImplicitOps | Stack),
  2159. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2160. G(ByteOp, group11), G(0, group11),
  2161. /* 0xC8 - 0xCF */
  2162. N, N, N, D(ImplicitOps | Stack),
  2163. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2164. /* 0xD0 - 0xD7 */
  2165. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2166. N, N, N, N,
  2167. /* 0xD8 - 0xDF */
  2168. N, N, N, N, N, N, N, N,
  2169. /* 0xE0 - 0xE7 */
  2170. X4(D(SrcImmByte)),
  2171. D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
  2172. /* 0xE8 - 0xEF */
  2173. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2174. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2175. D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
  2176. /* 0xF0 - 0xF7 */
  2177. N, N, N, N,
  2178. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2179. /* 0xF8 - 0xFF */
  2180. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2181. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2182. };
  2183. static struct opcode twobyte_table[256] = {
  2184. /* 0x00 - 0x0F */
  2185. N, GD(0, &group7), N, N,
  2186. N, D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv), N,
  2187. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2188. N, D(ImplicitOps | ModRM), N, N,
  2189. /* 0x10 - 0x1F */
  2190. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2191. /* 0x20 - 0x2F */
  2192. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2193. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2194. N, N, N, N,
  2195. N, N, N, N, N, N, N, N,
  2196. /* 0x30 - 0x3F */
  2197. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2198. D(ImplicitOps | Priv), N,
  2199. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2200. N, N,
  2201. N, N, N, N, N, N, N, N,
  2202. /* 0x40 - 0x4F */
  2203. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2204. /* 0x50 - 0x5F */
  2205. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2206. /* 0x60 - 0x6F */
  2207. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2208. /* 0x70 - 0x7F */
  2209. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2210. /* 0x80 - 0x8F */
  2211. X16(D(SrcImm)),
  2212. /* 0x90 - 0x9F */
  2213. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2214. /* 0xA0 - 0xA7 */
  2215. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2216. N, D(DstMem | SrcReg | ModRM | BitOp),
  2217. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2218. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2219. /* 0xA8 - 0xAF */
  2220. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2221. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2222. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2223. D(DstMem | SrcReg | Src2CL | ModRM),
  2224. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2225. /* 0xB0 - 0xB7 */
  2226. D2bv(DstMem | SrcReg | ModRM | Lock),
  2227. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2228. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2229. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2230. /* 0xB8 - 0xBF */
  2231. N, N,
  2232. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2233. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2234. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2235. /* 0xC0 - 0xCF */
  2236. D2bv(DstMem | SrcReg | ModRM | Lock),
  2237. N, D(DstMem | SrcReg | ModRM | Mov),
  2238. N, N, N, GD(0, &group9),
  2239. N, N, N, N, N, N, N, N,
  2240. /* 0xD0 - 0xDF */
  2241. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2242. /* 0xE0 - 0xEF */
  2243. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2244. /* 0xF0 - 0xFF */
  2245. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2246. };
  2247. #undef D
  2248. #undef N
  2249. #undef G
  2250. #undef GD
  2251. #undef I
  2252. #undef D2bv
  2253. #undef I2bv
  2254. #undef D6ALU
  2255. static unsigned imm_size(struct decode_cache *c)
  2256. {
  2257. unsigned size;
  2258. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2259. if (size == 8)
  2260. size = 4;
  2261. return size;
  2262. }
  2263. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2264. unsigned size, bool sign_extension)
  2265. {
  2266. struct decode_cache *c = &ctxt->decode;
  2267. struct x86_emulate_ops *ops = ctxt->ops;
  2268. int rc = X86EMUL_CONTINUE;
  2269. op->type = OP_IMM;
  2270. op->bytes = size;
  2271. op->addr.mem.ea = c->eip;
  2272. /* NB. Immediates are sign-extended as necessary. */
  2273. switch (op->bytes) {
  2274. case 1:
  2275. op->val = insn_fetch(s8, 1, c->eip);
  2276. break;
  2277. case 2:
  2278. op->val = insn_fetch(s16, 2, c->eip);
  2279. break;
  2280. case 4:
  2281. op->val = insn_fetch(s32, 4, c->eip);
  2282. break;
  2283. }
  2284. if (!sign_extension) {
  2285. switch (op->bytes) {
  2286. case 1:
  2287. op->val &= 0xff;
  2288. break;
  2289. case 2:
  2290. op->val &= 0xffff;
  2291. break;
  2292. case 4:
  2293. op->val &= 0xffffffff;
  2294. break;
  2295. }
  2296. }
  2297. done:
  2298. return rc;
  2299. }
  2300. int
  2301. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2302. {
  2303. struct x86_emulate_ops *ops = ctxt->ops;
  2304. struct decode_cache *c = &ctxt->decode;
  2305. int rc = X86EMUL_CONTINUE;
  2306. int mode = ctxt->mode;
  2307. int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
  2308. bool op_prefix = false;
  2309. struct opcode opcode, *g_mod012, *g_mod3;
  2310. struct operand memop = { .type = OP_NONE };
  2311. c->eip = ctxt->eip;
  2312. c->fetch.start = c->eip;
  2313. c->fetch.end = c->fetch.start + insn_len;
  2314. if (insn_len > 0)
  2315. memcpy(c->fetch.data, insn, insn_len);
  2316. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2317. switch (mode) {
  2318. case X86EMUL_MODE_REAL:
  2319. case X86EMUL_MODE_VM86:
  2320. case X86EMUL_MODE_PROT16:
  2321. def_op_bytes = def_ad_bytes = 2;
  2322. break;
  2323. case X86EMUL_MODE_PROT32:
  2324. def_op_bytes = def_ad_bytes = 4;
  2325. break;
  2326. #ifdef CONFIG_X86_64
  2327. case X86EMUL_MODE_PROT64:
  2328. def_op_bytes = 4;
  2329. def_ad_bytes = 8;
  2330. break;
  2331. #endif
  2332. default:
  2333. return -1;
  2334. }
  2335. c->op_bytes = def_op_bytes;
  2336. c->ad_bytes = def_ad_bytes;
  2337. /* Legacy prefixes. */
  2338. for (;;) {
  2339. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2340. case 0x66: /* operand-size override */
  2341. op_prefix = true;
  2342. /* switch between 2/4 bytes */
  2343. c->op_bytes = def_op_bytes ^ 6;
  2344. break;
  2345. case 0x67: /* address-size override */
  2346. if (mode == X86EMUL_MODE_PROT64)
  2347. /* switch between 4/8 bytes */
  2348. c->ad_bytes = def_ad_bytes ^ 12;
  2349. else
  2350. /* switch between 2/4 bytes */
  2351. c->ad_bytes = def_ad_bytes ^ 6;
  2352. break;
  2353. case 0x26: /* ES override */
  2354. case 0x2e: /* CS override */
  2355. case 0x36: /* SS override */
  2356. case 0x3e: /* DS override */
  2357. set_seg_override(c, (c->b >> 3) & 3);
  2358. break;
  2359. case 0x64: /* FS override */
  2360. case 0x65: /* GS override */
  2361. set_seg_override(c, c->b & 7);
  2362. break;
  2363. case 0x40 ... 0x4f: /* REX */
  2364. if (mode != X86EMUL_MODE_PROT64)
  2365. goto done_prefixes;
  2366. c->rex_prefix = c->b;
  2367. continue;
  2368. case 0xf0: /* LOCK */
  2369. c->lock_prefix = 1;
  2370. break;
  2371. case 0xf2: /* REPNE/REPNZ */
  2372. case 0xf3: /* REP/REPE/REPZ */
  2373. c->rep_prefix = c->b;
  2374. break;
  2375. default:
  2376. goto done_prefixes;
  2377. }
  2378. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2379. c->rex_prefix = 0;
  2380. }
  2381. done_prefixes:
  2382. /* REX prefix. */
  2383. if (c->rex_prefix & 8)
  2384. c->op_bytes = 8; /* REX.W */
  2385. /* Opcode byte(s). */
  2386. opcode = opcode_table[c->b];
  2387. /* Two-byte opcode? */
  2388. if (c->b == 0x0f) {
  2389. c->twobyte = 1;
  2390. c->b = insn_fetch(u8, 1, c->eip);
  2391. opcode = twobyte_table[c->b];
  2392. }
  2393. c->d = opcode.flags;
  2394. if (c->d & Group) {
  2395. dual = c->d & GroupDual;
  2396. c->modrm = insn_fetch(u8, 1, c->eip);
  2397. --c->eip;
  2398. if (c->d & GroupDual) {
  2399. g_mod012 = opcode.u.gdual->mod012;
  2400. g_mod3 = opcode.u.gdual->mod3;
  2401. } else
  2402. g_mod012 = g_mod3 = opcode.u.group;
  2403. c->d &= ~(Group | GroupDual);
  2404. goffset = (c->modrm >> 3) & 7;
  2405. if ((c->modrm >> 6) == 3)
  2406. opcode = g_mod3[goffset];
  2407. else
  2408. opcode = g_mod012[goffset];
  2409. c->d |= opcode.flags;
  2410. }
  2411. if (c->d & Prefix) {
  2412. if (c->rep_prefix && op_prefix)
  2413. return X86EMUL_UNHANDLEABLE;
  2414. simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
  2415. switch (simd_prefix) {
  2416. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  2417. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  2418. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  2419. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  2420. }
  2421. c->d |= opcode.flags;
  2422. }
  2423. c->execute = opcode.u.execute;
  2424. /* Unrecognised? */
  2425. if (c->d == 0 || (c->d & Undefined))
  2426. return -1;
  2427. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  2428. return -1;
  2429. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2430. c->op_bytes = 8;
  2431. if (c->d & Op3264) {
  2432. if (mode == X86EMUL_MODE_PROT64)
  2433. c->op_bytes = 8;
  2434. else
  2435. c->op_bytes = 4;
  2436. }
  2437. /* ModRM and SIB bytes. */
  2438. if (c->d & ModRM) {
  2439. rc = decode_modrm(ctxt, ops, &memop);
  2440. if (!c->has_seg_override)
  2441. set_seg_override(c, c->modrm_seg);
  2442. } else if (c->d & MemAbs)
  2443. rc = decode_abs(ctxt, ops, &memop);
  2444. if (rc != X86EMUL_CONTINUE)
  2445. goto done;
  2446. if (!c->has_seg_override)
  2447. set_seg_override(c, VCPU_SREG_DS);
  2448. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2449. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2450. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2451. if (memop.type == OP_MEM && c->rip_relative)
  2452. memop.addr.mem.ea += c->eip;
  2453. /*
  2454. * Decode and fetch the source operand: register, memory
  2455. * or immediate.
  2456. */
  2457. switch (c->d & SrcMask) {
  2458. case SrcNone:
  2459. break;
  2460. case SrcReg:
  2461. decode_register_operand(&c->src, c, 0);
  2462. break;
  2463. case SrcMem16:
  2464. memop.bytes = 2;
  2465. goto srcmem_common;
  2466. case SrcMem32:
  2467. memop.bytes = 4;
  2468. goto srcmem_common;
  2469. case SrcMem:
  2470. memop.bytes = (c->d & ByteOp) ? 1 :
  2471. c->op_bytes;
  2472. srcmem_common:
  2473. c->src = memop;
  2474. break;
  2475. case SrcImmU16:
  2476. rc = decode_imm(ctxt, &c->src, 2, false);
  2477. break;
  2478. case SrcImm:
  2479. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2480. break;
  2481. case SrcImmU:
  2482. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2483. break;
  2484. case SrcImmByte:
  2485. rc = decode_imm(ctxt, &c->src, 1, true);
  2486. break;
  2487. case SrcImmUByte:
  2488. rc = decode_imm(ctxt, &c->src, 1, false);
  2489. break;
  2490. case SrcAcc:
  2491. c->src.type = OP_REG;
  2492. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2493. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2494. fetch_register_operand(&c->src);
  2495. break;
  2496. case SrcOne:
  2497. c->src.bytes = 1;
  2498. c->src.val = 1;
  2499. break;
  2500. case SrcSI:
  2501. c->src.type = OP_MEM;
  2502. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2503. c->src.addr.mem.ea =
  2504. register_address(c, c->regs[VCPU_REGS_RSI]);
  2505. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2506. c->src.val = 0;
  2507. break;
  2508. case SrcImmFAddr:
  2509. c->src.type = OP_IMM;
  2510. c->src.addr.mem.ea = c->eip;
  2511. c->src.bytes = c->op_bytes + 2;
  2512. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2513. break;
  2514. case SrcMemFAddr:
  2515. memop.bytes = c->op_bytes + 2;
  2516. goto srcmem_common;
  2517. break;
  2518. }
  2519. if (rc != X86EMUL_CONTINUE)
  2520. goto done;
  2521. /*
  2522. * Decode and fetch the second source operand: register, memory
  2523. * or immediate.
  2524. */
  2525. switch (c->d & Src2Mask) {
  2526. case Src2None:
  2527. break;
  2528. case Src2CL:
  2529. c->src2.bytes = 1;
  2530. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2531. break;
  2532. case Src2ImmByte:
  2533. rc = decode_imm(ctxt, &c->src2, 1, true);
  2534. break;
  2535. case Src2One:
  2536. c->src2.bytes = 1;
  2537. c->src2.val = 1;
  2538. break;
  2539. case Src2Imm:
  2540. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2541. break;
  2542. }
  2543. if (rc != X86EMUL_CONTINUE)
  2544. goto done;
  2545. /* Decode and fetch the destination operand: register or memory. */
  2546. switch (c->d & DstMask) {
  2547. case DstReg:
  2548. decode_register_operand(&c->dst, c,
  2549. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2550. break;
  2551. case DstImmUByte:
  2552. c->dst.type = OP_IMM;
  2553. c->dst.addr.mem.ea = c->eip;
  2554. c->dst.bytes = 1;
  2555. c->dst.val = insn_fetch(u8, 1, c->eip);
  2556. break;
  2557. case DstMem:
  2558. case DstMem64:
  2559. c->dst = memop;
  2560. if ((c->d & DstMask) == DstMem64)
  2561. c->dst.bytes = 8;
  2562. else
  2563. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2564. if (c->d & BitOp)
  2565. fetch_bit_operand(c);
  2566. c->dst.orig_val = c->dst.val;
  2567. break;
  2568. case DstAcc:
  2569. c->dst.type = OP_REG;
  2570. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2571. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2572. fetch_register_operand(&c->dst);
  2573. c->dst.orig_val = c->dst.val;
  2574. break;
  2575. case DstDI:
  2576. c->dst.type = OP_MEM;
  2577. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2578. c->dst.addr.mem.ea =
  2579. register_address(c, c->regs[VCPU_REGS_RDI]);
  2580. c->dst.addr.mem.seg = VCPU_SREG_ES;
  2581. c->dst.val = 0;
  2582. break;
  2583. case ImplicitOps:
  2584. /* Special instructions do their own operand decoding. */
  2585. default:
  2586. c->dst.type = OP_NONE; /* Disable writeback. */
  2587. return 0;
  2588. }
  2589. done:
  2590. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2591. }
  2592. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2593. {
  2594. struct decode_cache *c = &ctxt->decode;
  2595. /* The second termination condition only applies for REPE
  2596. * and REPNE. Test if the repeat string operation prefix is
  2597. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2598. * corresponding termination condition according to:
  2599. * - if REPE/REPZ and ZF = 0 then done
  2600. * - if REPNE/REPNZ and ZF = 1 then done
  2601. */
  2602. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2603. (c->b == 0xae) || (c->b == 0xaf))
  2604. && (((c->rep_prefix == REPE_PREFIX) &&
  2605. ((ctxt->eflags & EFLG_ZF) == 0))
  2606. || ((c->rep_prefix == REPNE_PREFIX) &&
  2607. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2608. return true;
  2609. return false;
  2610. }
  2611. int
  2612. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2613. {
  2614. struct x86_emulate_ops *ops = ctxt->ops;
  2615. u64 msr_data;
  2616. struct decode_cache *c = &ctxt->decode;
  2617. int rc = X86EMUL_CONTINUE;
  2618. int saved_dst_type = c->dst.type;
  2619. int irq; /* Used for int 3, int, and into */
  2620. ctxt->decode.mem_read.pos = 0;
  2621. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2622. rc = emulate_ud(ctxt);
  2623. goto done;
  2624. }
  2625. /* LOCK prefix is allowed only with some instructions */
  2626. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2627. rc = emulate_ud(ctxt);
  2628. goto done;
  2629. }
  2630. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2631. rc = emulate_ud(ctxt);
  2632. goto done;
  2633. }
  2634. /* Privileged instruction can be executed only in CPL=0 */
  2635. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2636. rc = emulate_gp(ctxt, 0);
  2637. goto done;
  2638. }
  2639. if (c->rep_prefix && (c->d & String)) {
  2640. /* All REP prefixes have the same first termination condition */
  2641. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2642. ctxt->eip = c->eip;
  2643. goto done;
  2644. }
  2645. }
  2646. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2647. rc = read_emulated(ctxt, ops, linear(ctxt, c->src.addr.mem),
  2648. c->src.valptr, c->src.bytes);
  2649. if (rc != X86EMUL_CONTINUE)
  2650. goto done;
  2651. c->src.orig_val64 = c->src.val64;
  2652. }
  2653. if (c->src2.type == OP_MEM) {
  2654. rc = read_emulated(ctxt, ops, linear(ctxt, c->src2.addr.mem),
  2655. &c->src2.val, c->src2.bytes);
  2656. if (rc != X86EMUL_CONTINUE)
  2657. goto done;
  2658. }
  2659. if ((c->d & DstMask) == ImplicitOps)
  2660. goto special_insn;
  2661. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2662. /* optimisation - avoid slow emulated read if Mov */
  2663. rc = read_emulated(ctxt, ops, linear(ctxt, c->dst.addr.mem),
  2664. &c->dst.val, c->dst.bytes);
  2665. if (rc != X86EMUL_CONTINUE)
  2666. goto done;
  2667. }
  2668. c->dst.orig_val = c->dst.val;
  2669. special_insn:
  2670. if (c->execute) {
  2671. rc = c->execute(ctxt);
  2672. if (rc != X86EMUL_CONTINUE)
  2673. goto done;
  2674. goto writeback;
  2675. }
  2676. if (c->twobyte)
  2677. goto twobyte_insn;
  2678. switch (c->b) {
  2679. case 0x00 ... 0x05:
  2680. add: /* add */
  2681. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2682. break;
  2683. case 0x06: /* push es */
  2684. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2685. break;
  2686. case 0x07: /* pop es */
  2687. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2688. break;
  2689. case 0x08 ... 0x0d:
  2690. or: /* or */
  2691. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2692. break;
  2693. case 0x0e: /* push cs */
  2694. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2695. break;
  2696. case 0x10 ... 0x15:
  2697. adc: /* adc */
  2698. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2699. break;
  2700. case 0x16: /* push ss */
  2701. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2702. break;
  2703. case 0x17: /* pop ss */
  2704. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2705. break;
  2706. case 0x18 ... 0x1d:
  2707. sbb: /* sbb */
  2708. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2709. break;
  2710. case 0x1e: /* push ds */
  2711. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2712. break;
  2713. case 0x1f: /* pop ds */
  2714. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2715. break;
  2716. case 0x20 ... 0x25:
  2717. and: /* and */
  2718. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2719. break;
  2720. case 0x28 ... 0x2d:
  2721. sub: /* sub */
  2722. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2723. break;
  2724. case 0x30 ... 0x35:
  2725. xor: /* xor */
  2726. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2727. break;
  2728. case 0x38 ... 0x3d:
  2729. cmp: /* cmp */
  2730. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2731. break;
  2732. case 0x40 ... 0x47: /* inc r16/r32 */
  2733. emulate_1op("inc", c->dst, ctxt->eflags);
  2734. break;
  2735. case 0x48 ... 0x4f: /* dec r16/r32 */
  2736. emulate_1op("dec", c->dst, ctxt->eflags);
  2737. break;
  2738. case 0x58 ... 0x5f: /* pop reg */
  2739. pop_instruction:
  2740. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2741. break;
  2742. case 0x60: /* pusha */
  2743. rc = emulate_pusha(ctxt, ops);
  2744. break;
  2745. case 0x61: /* popa */
  2746. rc = emulate_popa(ctxt, ops);
  2747. break;
  2748. case 0x63: /* movsxd */
  2749. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2750. goto cannot_emulate;
  2751. c->dst.val = (s32) c->src.val;
  2752. break;
  2753. case 0x6c: /* insb */
  2754. case 0x6d: /* insw/insd */
  2755. c->src.val = c->regs[VCPU_REGS_RDX];
  2756. goto do_io_in;
  2757. case 0x6e: /* outsb */
  2758. case 0x6f: /* outsw/outsd */
  2759. c->dst.val = c->regs[VCPU_REGS_RDX];
  2760. goto do_io_out;
  2761. break;
  2762. case 0x70 ... 0x7f: /* jcc (short) */
  2763. if (test_cc(c->b, ctxt->eflags))
  2764. jmp_rel(c, c->src.val);
  2765. break;
  2766. case 0x80 ... 0x83: /* Grp1 */
  2767. switch (c->modrm_reg) {
  2768. case 0:
  2769. goto add;
  2770. case 1:
  2771. goto or;
  2772. case 2:
  2773. goto adc;
  2774. case 3:
  2775. goto sbb;
  2776. case 4:
  2777. goto and;
  2778. case 5:
  2779. goto sub;
  2780. case 6:
  2781. goto xor;
  2782. case 7:
  2783. goto cmp;
  2784. }
  2785. break;
  2786. case 0x84 ... 0x85:
  2787. test:
  2788. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2789. break;
  2790. case 0x86 ... 0x87: /* xchg */
  2791. xchg:
  2792. /* Write back the register source. */
  2793. c->src.val = c->dst.val;
  2794. write_register_operand(&c->src);
  2795. /*
  2796. * Write back the memory destination with implicit LOCK
  2797. * prefix.
  2798. */
  2799. c->dst.val = c->src.orig_val;
  2800. c->lock_prefix = 1;
  2801. break;
  2802. case 0x8c: /* mov r/m, sreg */
  2803. if (c->modrm_reg > VCPU_SREG_GS) {
  2804. rc = emulate_ud(ctxt);
  2805. goto done;
  2806. }
  2807. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2808. break;
  2809. case 0x8d: /* lea r16/r32, m */
  2810. c->dst.val = c->src.addr.mem.ea;
  2811. break;
  2812. case 0x8e: { /* mov seg, r/m16 */
  2813. uint16_t sel;
  2814. sel = c->src.val;
  2815. if (c->modrm_reg == VCPU_SREG_CS ||
  2816. c->modrm_reg > VCPU_SREG_GS) {
  2817. rc = emulate_ud(ctxt);
  2818. goto done;
  2819. }
  2820. if (c->modrm_reg == VCPU_SREG_SS)
  2821. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2822. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2823. c->dst.type = OP_NONE; /* Disable writeback. */
  2824. break;
  2825. }
  2826. case 0x8f: /* pop (sole member of Grp1a) */
  2827. rc = emulate_grp1a(ctxt, ops);
  2828. break;
  2829. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2830. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2831. break;
  2832. goto xchg;
  2833. case 0x98: /* cbw/cwde/cdqe */
  2834. switch (c->op_bytes) {
  2835. case 2: c->dst.val = (s8)c->dst.val; break;
  2836. case 4: c->dst.val = (s16)c->dst.val; break;
  2837. case 8: c->dst.val = (s32)c->dst.val; break;
  2838. }
  2839. break;
  2840. case 0x9c: /* pushf */
  2841. c->src.val = (unsigned long) ctxt->eflags;
  2842. emulate_push(ctxt, ops);
  2843. break;
  2844. case 0x9d: /* popf */
  2845. c->dst.type = OP_REG;
  2846. c->dst.addr.reg = &ctxt->eflags;
  2847. c->dst.bytes = c->op_bytes;
  2848. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2849. break;
  2850. case 0xa6 ... 0xa7: /* cmps */
  2851. c->dst.type = OP_NONE; /* Disable writeback. */
  2852. goto cmp;
  2853. case 0xa8 ... 0xa9: /* test ax, imm */
  2854. goto test;
  2855. case 0xae ... 0xaf: /* scas */
  2856. goto cmp;
  2857. case 0xc0 ... 0xc1:
  2858. emulate_grp2(ctxt);
  2859. break;
  2860. case 0xc3: /* ret */
  2861. c->dst.type = OP_REG;
  2862. c->dst.addr.reg = &c->eip;
  2863. c->dst.bytes = c->op_bytes;
  2864. goto pop_instruction;
  2865. case 0xc4: /* les */
  2866. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2867. break;
  2868. case 0xc5: /* lds */
  2869. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  2870. break;
  2871. case 0xcb: /* ret far */
  2872. rc = emulate_ret_far(ctxt, ops);
  2873. break;
  2874. case 0xcc: /* int3 */
  2875. irq = 3;
  2876. goto do_interrupt;
  2877. case 0xcd: /* int n */
  2878. irq = c->src.val;
  2879. do_interrupt:
  2880. rc = emulate_int(ctxt, ops, irq);
  2881. break;
  2882. case 0xce: /* into */
  2883. if (ctxt->eflags & EFLG_OF) {
  2884. irq = 4;
  2885. goto do_interrupt;
  2886. }
  2887. break;
  2888. case 0xcf: /* iret */
  2889. rc = emulate_iret(ctxt, ops);
  2890. break;
  2891. case 0xd0 ... 0xd1: /* Grp2 */
  2892. emulate_grp2(ctxt);
  2893. break;
  2894. case 0xd2 ... 0xd3: /* Grp2 */
  2895. c->src.val = c->regs[VCPU_REGS_RCX];
  2896. emulate_grp2(ctxt);
  2897. break;
  2898. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2899. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2900. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2901. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2902. jmp_rel(c, c->src.val);
  2903. break;
  2904. case 0xe3: /* jcxz/jecxz/jrcxz */
  2905. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  2906. jmp_rel(c, c->src.val);
  2907. break;
  2908. case 0xe4: /* inb */
  2909. case 0xe5: /* in */
  2910. goto do_io_in;
  2911. case 0xe6: /* outb */
  2912. case 0xe7: /* out */
  2913. goto do_io_out;
  2914. case 0xe8: /* call (near) */ {
  2915. long int rel = c->src.val;
  2916. c->src.val = (unsigned long) c->eip;
  2917. jmp_rel(c, rel);
  2918. emulate_push(ctxt, ops);
  2919. break;
  2920. }
  2921. case 0xe9: /* jmp rel */
  2922. goto jmp;
  2923. case 0xea: { /* jmp far */
  2924. unsigned short sel;
  2925. jump_far:
  2926. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2927. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2928. goto done;
  2929. c->eip = 0;
  2930. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2931. break;
  2932. }
  2933. case 0xeb:
  2934. jmp: /* jmp rel short */
  2935. jmp_rel(c, c->src.val);
  2936. c->dst.type = OP_NONE; /* Disable writeback. */
  2937. break;
  2938. case 0xec: /* in al,dx */
  2939. case 0xed: /* in (e/r)ax,dx */
  2940. c->src.val = c->regs[VCPU_REGS_RDX];
  2941. do_io_in:
  2942. c->dst.bytes = min(c->dst.bytes, 4u);
  2943. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2944. rc = emulate_gp(ctxt, 0);
  2945. goto done;
  2946. }
  2947. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2948. &c->dst.val))
  2949. goto done; /* IO is needed */
  2950. break;
  2951. case 0xee: /* out dx,al */
  2952. case 0xef: /* out dx,(e/r)ax */
  2953. c->dst.val = c->regs[VCPU_REGS_RDX];
  2954. do_io_out:
  2955. c->src.bytes = min(c->src.bytes, 4u);
  2956. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2957. c->src.bytes)) {
  2958. rc = emulate_gp(ctxt, 0);
  2959. goto done;
  2960. }
  2961. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2962. &c->src.val, 1, ctxt->vcpu);
  2963. c->dst.type = OP_NONE; /* Disable writeback. */
  2964. break;
  2965. case 0xf4: /* hlt */
  2966. ctxt->vcpu->arch.halt_request = 1;
  2967. break;
  2968. case 0xf5: /* cmc */
  2969. /* complement carry flag from eflags reg */
  2970. ctxt->eflags ^= EFLG_CF;
  2971. break;
  2972. case 0xf6 ... 0xf7: /* Grp3 */
  2973. rc = emulate_grp3(ctxt, ops);
  2974. break;
  2975. case 0xf8: /* clc */
  2976. ctxt->eflags &= ~EFLG_CF;
  2977. break;
  2978. case 0xf9: /* stc */
  2979. ctxt->eflags |= EFLG_CF;
  2980. break;
  2981. case 0xfa: /* cli */
  2982. if (emulator_bad_iopl(ctxt, ops)) {
  2983. rc = emulate_gp(ctxt, 0);
  2984. goto done;
  2985. } else
  2986. ctxt->eflags &= ~X86_EFLAGS_IF;
  2987. break;
  2988. case 0xfb: /* sti */
  2989. if (emulator_bad_iopl(ctxt, ops)) {
  2990. rc = emulate_gp(ctxt, 0);
  2991. goto done;
  2992. } else {
  2993. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2994. ctxt->eflags |= X86_EFLAGS_IF;
  2995. }
  2996. break;
  2997. case 0xfc: /* cld */
  2998. ctxt->eflags &= ~EFLG_DF;
  2999. break;
  3000. case 0xfd: /* std */
  3001. ctxt->eflags |= EFLG_DF;
  3002. break;
  3003. case 0xfe: /* Grp4 */
  3004. grp45:
  3005. rc = emulate_grp45(ctxt, ops);
  3006. break;
  3007. case 0xff: /* Grp5 */
  3008. if (c->modrm_reg == 5)
  3009. goto jump_far;
  3010. goto grp45;
  3011. default:
  3012. goto cannot_emulate;
  3013. }
  3014. if (rc != X86EMUL_CONTINUE)
  3015. goto done;
  3016. writeback:
  3017. rc = writeback(ctxt, ops);
  3018. if (rc != X86EMUL_CONTINUE)
  3019. goto done;
  3020. /*
  3021. * restore dst type in case the decoding will be reused
  3022. * (happens for string instruction )
  3023. */
  3024. c->dst.type = saved_dst_type;
  3025. if ((c->d & SrcMask) == SrcSI)
  3026. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3027. VCPU_REGS_RSI, &c->src);
  3028. if ((c->d & DstMask) == DstDI)
  3029. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3030. &c->dst);
  3031. if (c->rep_prefix && (c->d & String)) {
  3032. struct read_cache *r = &ctxt->decode.io_read;
  3033. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3034. if (!string_insn_completed(ctxt)) {
  3035. /*
  3036. * Re-enter guest when pio read ahead buffer is empty
  3037. * or, if it is not used, after each 1024 iteration.
  3038. */
  3039. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3040. (r->end == 0 || r->end != r->pos)) {
  3041. /*
  3042. * Reset read cache. Usually happens before
  3043. * decode, but since instruction is restarted
  3044. * we have to do it here.
  3045. */
  3046. ctxt->decode.mem_read.end = 0;
  3047. return EMULATION_RESTART;
  3048. }
  3049. goto done; /* skip rip writeback */
  3050. }
  3051. }
  3052. ctxt->eip = c->eip;
  3053. done:
  3054. if (rc == X86EMUL_PROPAGATE_FAULT)
  3055. ctxt->have_exception = true;
  3056. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3057. twobyte_insn:
  3058. switch (c->b) {
  3059. case 0x01: /* lgdt, lidt, lmsw */
  3060. switch (c->modrm_reg) {
  3061. u16 size;
  3062. unsigned long address;
  3063. case 0: /* vmcall */
  3064. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3065. goto cannot_emulate;
  3066. rc = kvm_fix_hypercall(ctxt->vcpu);
  3067. if (rc != X86EMUL_CONTINUE)
  3068. goto done;
  3069. /* Let the processor re-execute the fixed hypercall */
  3070. c->eip = ctxt->eip;
  3071. /* Disable writeback. */
  3072. c->dst.type = OP_NONE;
  3073. break;
  3074. case 2: /* lgdt */
  3075. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3076. &size, &address, c->op_bytes);
  3077. if (rc != X86EMUL_CONTINUE)
  3078. goto done;
  3079. realmode_lgdt(ctxt->vcpu, size, address);
  3080. /* Disable writeback. */
  3081. c->dst.type = OP_NONE;
  3082. break;
  3083. case 3: /* lidt/vmmcall */
  3084. if (c->modrm_mod == 3) {
  3085. switch (c->modrm_rm) {
  3086. case 1:
  3087. rc = kvm_fix_hypercall(ctxt->vcpu);
  3088. break;
  3089. default:
  3090. goto cannot_emulate;
  3091. }
  3092. } else {
  3093. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3094. &size, &address,
  3095. c->op_bytes);
  3096. if (rc != X86EMUL_CONTINUE)
  3097. goto done;
  3098. realmode_lidt(ctxt->vcpu, size, address);
  3099. }
  3100. /* Disable writeback. */
  3101. c->dst.type = OP_NONE;
  3102. break;
  3103. case 4: /* smsw */
  3104. c->dst.bytes = 2;
  3105. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3106. break;
  3107. case 6: /* lmsw */
  3108. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3109. (c->src.val & 0x0f), ctxt->vcpu);
  3110. c->dst.type = OP_NONE;
  3111. break;
  3112. case 5: /* not defined */
  3113. emulate_ud(ctxt);
  3114. rc = X86EMUL_PROPAGATE_FAULT;
  3115. goto done;
  3116. case 7: /* invlpg*/
  3117. emulate_invlpg(ctxt->vcpu,
  3118. linear(ctxt, c->src.addr.mem));
  3119. /* Disable writeback. */
  3120. c->dst.type = OP_NONE;
  3121. break;
  3122. default:
  3123. goto cannot_emulate;
  3124. }
  3125. break;
  3126. case 0x05: /* syscall */
  3127. rc = emulate_syscall(ctxt, ops);
  3128. break;
  3129. case 0x06:
  3130. emulate_clts(ctxt->vcpu);
  3131. break;
  3132. case 0x09: /* wbinvd */
  3133. kvm_emulate_wbinvd(ctxt->vcpu);
  3134. break;
  3135. case 0x08: /* invd */
  3136. case 0x0d: /* GrpP (prefetch) */
  3137. case 0x18: /* Grp16 (prefetch/nop) */
  3138. break;
  3139. case 0x20: /* mov cr, reg */
  3140. switch (c->modrm_reg) {
  3141. case 1:
  3142. case 5 ... 7:
  3143. case 9 ... 15:
  3144. emulate_ud(ctxt);
  3145. rc = X86EMUL_PROPAGATE_FAULT;
  3146. goto done;
  3147. }
  3148. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3149. break;
  3150. case 0x21: /* mov from dr to reg */
  3151. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3152. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3153. emulate_ud(ctxt);
  3154. rc = X86EMUL_PROPAGATE_FAULT;
  3155. goto done;
  3156. }
  3157. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3158. break;
  3159. case 0x22: /* mov reg, cr */
  3160. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3161. emulate_gp(ctxt, 0);
  3162. rc = X86EMUL_PROPAGATE_FAULT;
  3163. goto done;
  3164. }
  3165. c->dst.type = OP_NONE;
  3166. break;
  3167. case 0x23: /* mov from reg to dr */
  3168. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3169. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3170. emulate_ud(ctxt);
  3171. rc = X86EMUL_PROPAGATE_FAULT;
  3172. goto done;
  3173. }
  3174. if (ops->set_dr(c->modrm_reg, c->src.val &
  3175. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3176. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3177. /* #UD condition is already handled by the code above */
  3178. emulate_gp(ctxt, 0);
  3179. rc = X86EMUL_PROPAGATE_FAULT;
  3180. goto done;
  3181. }
  3182. c->dst.type = OP_NONE; /* no writeback */
  3183. break;
  3184. case 0x30:
  3185. /* wrmsr */
  3186. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3187. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3188. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3189. emulate_gp(ctxt, 0);
  3190. rc = X86EMUL_PROPAGATE_FAULT;
  3191. goto done;
  3192. }
  3193. rc = X86EMUL_CONTINUE;
  3194. break;
  3195. case 0x32:
  3196. /* rdmsr */
  3197. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3198. emulate_gp(ctxt, 0);
  3199. rc = X86EMUL_PROPAGATE_FAULT;
  3200. goto done;
  3201. } else {
  3202. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3203. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3204. }
  3205. rc = X86EMUL_CONTINUE;
  3206. break;
  3207. case 0x34: /* sysenter */
  3208. rc = emulate_sysenter(ctxt, ops);
  3209. break;
  3210. case 0x35: /* sysexit */
  3211. rc = emulate_sysexit(ctxt, ops);
  3212. break;
  3213. case 0x40 ... 0x4f: /* cmov */
  3214. c->dst.val = c->dst.orig_val = c->src.val;
  3215. if (!test_cc(c->b, ctxt->eflags))
  3216. c->dst.type = OP_NONE; /* no writeback */
  3217. break;
  3218. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3219. if (test_cc(c->b, ctxt->eflags))
  3220. jmp_rel(c, c->src.val);
  3221. break;
  3222. case 0x90 ... 0x9f: /* setcc r/m8 */
  3223. c->dst.val = test_cc(c->b, ctxt->eflags);
  3224. break;
  3225. case 0xa0: /* push fs */
  3226. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3227. break;
  3228. case 0xa1: /* pop fs */
  3229. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3230. break;
  3231. case 0xa3:
  3232. bt: /* bt */
  3233. c->dst.type = OP_NONE;
  3234. /* only subword offset */
  3235. c->src.val &= (c->dst.bytes << 3) - 1;
  3236. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3237. break;
  3238. case 0xa4: /* shld imm8, r, r/m */
  3239. case 0xa5: /* shld cl, r, r/m */
  3240. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3241. break;
  3242. case 0xa8: /* push gs */
  3243. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3244. break;
  3245. case 0xa9: /* pop gs */
  3246. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3247. break;
  3248. case 0xab:
  3249. bts: /* bts */
  3250. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3251. break;
  3252. case 0xac: /* shrd imm8, r, r/m */
  3253. case 0xad: /* shrd cl, r, r/m */
  3254. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3255. break;
  3256. case 0xae: /* clflush */
  3257. break;
  3258. case 0xb0 ... 0xb1: /* cmpxchg */
  3259. /*
  3260. * Save real source value, then compare EAX against
  3261. * destination.
  3262. */
  3263. c->src.orig_val = c->src.val;
  3264. c->src.val = c->regs[VCPU_REGS_RAX];
  3265. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3266. if (ctxt->eflags & EFLG_ZF) {
  3267. /* Success: write back to memory. */
  3268. c->dst.val = c->src.orig_val;
  3269. } else {
  3270. /* Failure: write the value we saw to EAX. */
  3271. c->dst.type = OP_REG;
  3272. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3273. }
  3274. break;
  3275. case 0xb2: /* lss */
  3276. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3277. break;
  3278. case 0xb3:
  3279. btr: /* btr */
  3280. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3281. break;
  3282. case 0xb4: /* lfs */
  3283. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3284. break;
  3285. case 0xb5: /* lgs */
  3286. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3287. break;
  3288. case 0xb6 ... 0xb7: /* movzx */
  3289. c->dst.bytes = c->op_bytes;
  3290. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3291. : (u16) c->src.val;
  3292. break;
  3293. case 0xba: /* Grp8 */
  3294. switch (c->modrm_reg & 3) {
  3295. case 0:
  3296. goto bt;
  3297. case 1:
  3298. goto bts;
  3299. case 2:
  3300. goto btr;
  3301. case 3:
  3302. goto btc;
  3303. }
  3304. break;
  3305. case 0xbb:
  3306. btc: /* btc */
  3307. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3308. break;
  3309. case 0xbc: { /* bsf */
  3310. u8 zf;
  3311. __asm__ ("bsf %2, %0; setz %1"
  3312. : "=r"(c->dst.val), "=q"(zf)
  3313. : "r"(c->src.val));
  3314. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3315. if (zf) {
  3316. ctxt->eflags |= X86_EFLAGS_ZF;
  3317. c->dst.type = OP_NONE; /* Disable writeback. */
  3318. }
  3319. break;
  3320. }
  3321. case 0xbd: { /* bsr */
  3322. u8 zf;
  3323. __asm__ ("bsr %2, %0; setz %1"
  3324. : "=r"(c->dst.val), "=q"(zf)
  3325. : "r"(c->src.val));
  3326. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3327. if (zf) {
  3328. ctxt->eflags |= X86_EFLAGS_ZF;
  3329. c->dst.type = OP_NONE; /* Disable writeback. */
  3330. }
  3331. break;
  3332. }
  3333. case 0xbe ... 0xbf: /* movsx */
  3334. c->dst.bytes = c->op_bytes;
  3335. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3336. (s16) c->src.val;
  3337. break;
  3338. case 0xc0 ... 0xc1: /* xadd */
  3339. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3340. /* Write back the register source. */
  3341. c->src.val = c->dst.orig_val;
  3342. write_register_operand(&c->src);
  3343. break;
  3344. case 0xc3: /* movnti */
  3345. c->dst.bytes = c->op_bytes;
  3346. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3347. (u64) c->src.val;
  3348. break;
  3349. case 0xc7: /* Grp9 (cmpxchg8b) */
  3350. rc = emulate_grp9(ctxt, ops);
  3351. break;
  3352. default:
  3353. goto cannot_emulate;
  3354. }
  3355. if (rc != X86EMUL_CONTINUE)
  3356. goto done;
  3357. goto writeback;
  3358. cannot_emulate:
  3359. return -1;
  3360. }