myri10ge.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117
  1. /*************************************************************************
  2. * myri10ge.c: Myricom Myri-10G Ethernet driver.
  3. *
  4. * Copyright (C) 2005 - 2007 Myricom, Inc.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions and the following disclaimer.
  12. * 2. Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. * 3. Neither the name of Myricom, Inc. nor the names of its contributors
  16. * may be used to endorse or promote products derived from this software
  17. * without specific prior written permission.
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  20. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  21. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  22. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
  23. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  24. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  25. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  26. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  27. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  28. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  29. * POSSIBILITY OF SUCH DAMAGE.
  30. *
  31. *
  32. * If the eeprom on your board is not recent enough, you will need to get a
  33. * newer firmware image at:
  34. * http://www.myri.com/scs/download-Myri10GE.html
  35. *
  36. * Contact Information:
  37. * <help@myri.com>
  38. * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
  39. *************************************************************************/
  40. #include <linux/tcp.h>
  41. #include <linux/netdevice.h>
  42. #include <linux/skbuff.h>
  43. #include <linux/string.h>
  44. #include <linux/module.h>
  45. #include <linux/pci.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/etherdevice.h>
  48. #include <linux/if_ether.h>
  49. #include <linux/if_vlan.h>
  50. #include <linux/ip.h>
  51. #include <linux/inet.h>
  52. #include <linux/in.h>
  53. #include <linux/ethtool.h>
  54. #include <linux/firmware.h>
  55. #include <linux/delay.h>
  56. #include <linux/version.h>
  57. #include <linux/timer.h>
  58. #include <linux/vmalloc.h>
  59. #include <linux/crc32.h>
  60. #include <linux/moduleparam.h>
  61. #include <linux/io.h>
  62. #include <net/checksum.h>
  63. #include <asm/byteorder.h>
  64. #include <asm/io.h>
  65. #include <asm/processor.h>
  66. #ifdef CONFIG_MTRR
  67. #include <asm/mtrr.h>
  68. #endif
  69. #include "myri10ge_mcp.h"
  70. #include "myri10ge_mcp_gen_header.h"
  71. #define MYRI10GE_VERSION_STR "1.3.0-1.233"
  72. MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
  73. MODULE_AUTHOR("Maintainer: help@myri.com");
  74. MODULE_VERSION(MYRI10GE_VERSION_STR);
  75. MODULE_LICENSE("Dual BSD/GPL");
  76. #define MYRI10GE_MAX_ETHER_MTU 9014
  77. #define MYRI10GE_ETH_STOPPED 0
  78. #define MYRI10GE_ETH_STOPPING 1
  79. #define MYRI10GE_ETH_STARTING 2
  80. #define MYRI10GE_ETH_RUNNING 3
  81. #define MYRI10GE_ETH_OPEN_FAILED 4
  82. #define MYRI10GE_EEPROM_STRINGS_SIZE 256
  83. #define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
  84. #define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
  85. #define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
  86. #define MYRI10GE_ALLOC_ORDER 0
  87. #define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
  88. #define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
  89. struct myri10ge_rx_buffer_state {
  90. struct page *page;
  91. int page_offset;
  92. DECLARE_PCI_UNMAP_ADDR(bus)
  93. DECLARE_PCI_UNMAP_LEN(len)
  94. };
  95. struct myri10ge_tx_buffer_state {
  96. struct sk_buff *skb;
  97. int last;
  98. DECLARE_PCI_UNMAP_ADDR(bus)
  99. DECLARE_PCI_UNMAP_LEN(len)
  100. };
  101. struct myri10ge_cmd {
  102. u32 data0;
  103. u32 data1;
  104. u32 data2;
  105. };
  106. struct myri10ge_rx_buf {
  107. struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
  108. u8 __iomem *wc_fifo; /* w/c rx dma addr fifo address */
  109. struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
  110. struct myri10ge_rx_buffer_state *info;
  111. struct page *page;
  112. dma_addr_t bus;
  113. int page_offset;
  114. int cnt;
  115. int fill_cnt;
  116. int alloc_fail;
  117. int mask; /* number of rx slots -1 */
  118. int watchdog_needed;
  119. };
  120. struct myri10ge_tx_buf {
  121. struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
  122. u8 __iomem *wc_fifo; /* w/c send fifo address */
  123. struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
  124. char *req_bytes;
  125. struct myri10ge_tx_buffer_state *info;
  126. int mask; /* number of transmit slots -1 */
  127. int boundary; /* boundary transmits cannot cross */
  128. int req ____cacheline_aligned; /* transmit slots submitted */
  129. int pkt_start; /* packets started */
  130. int done ____cacheline_aligned; /* transmit slots completed */
  131. int pkt_done; /* packets completed */
  132. };
  133. struct myri10ge_rx_done {
  134. struct mcp_slot *entry;
  135. dma_addr_t bus;
  136. int cnt;
  137. int idx;
  138. };
  139. struct myri10ge_priv {
  140. int running; /* running? */
  141. int csum_flag; /* rx_csums? */
  142. struct myri10ge_tx_buf tx; /* transmit ring */
  143. struct myri10ge_rx_buf rx_small;
  144. struct myri10ge_rx_buf rx_big;
  145. struct myri10ge_rx_done rx_done;
  146. int small_bytes;
  147. int big_bytes;
  148. struct net_device *dev;
  149. struct net_device_stats stats;
  150. u8 __iomem *sram;
  151. int sram_size;
  152. unsigned long board_span;
  153. unsigned long iomem_base;
  154. __be32 __iomem *irq_claim;
  155. __be32 __iomem *irq_deassert;
  156. char *mac_addr_string;
  157. struct mcp_cmd_response *cmd;
  158. dma_addr_t cmd_bus;
  159. struct mcp_irq_data *fw_stats;
  160. dma_addr_t fw_stats_bus;
  161. struct pci_dev *pdev;
  162. int msi_enabled;
  163. __be32 link_state;
  164. unsigned int rdma_tags_available;
  165. int intr_coal_delay;
  166. __be32 __iomem *intr_coal_delay_ptr;
  167. int mtrr;
  168. int wc_enabled;
  169. int wake_queue;
  170. int stop_queue;
  171. int down_cnt;
  172. wait_queue_head_t down_wq;
  173. struct work_struct watchdog_work;
  174. struct timer_list watchdog_timer;
  175. int watchdog_tx_done;
  176. int watchdog_tx_req;
  177. int watchdog_resets;
  178. int tx_linearized;
  179. int pause;
  180. char *fw_name;
  181. char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
  182. char fw_version[128];
  183. int fw_ver_major;
  184. int fw_ver_minor;
  185. int fw_ver_tiny;
  186. int adopted_rx_filter_bug;
  187. u8 mac_addr[6]; /* eeprom mac address */
  188. unsigned long serial_number;
  189. int vendor_specific_offset;
  190. int fw_multicast_support;
  191. u32 read_dma;
  192. u32 write_dma;
  193. u32 read_write_dma;
  194. u32 link_changes;
  195. u32 msg_enable;
  196. };
  197. static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
  198. static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
  199. static char *myri10ge_fw_name = NULL;
  200. module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
  201. MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name\n");
  202. static int myri10ge_ecrc_enable = 1;
  203. module_param(myri10ge_ecrc_enable, int, S_IRUGO);
  204. MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E\n");
  205. static int myri10ge_max_intr_slots = 1024;
  206. module_param(myri10ge_max_intr_slots, int, S_IRUGO);
  207. MODULE_PARM_DESC(myri10ge_max_intr_slots, "Interrupt queue slots\n");
  208. static int myri10ge_small_bytes = -1; /* -1 == auto */
  209. module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
  210. MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets\n");
  211. static int myri10ge_msi = 1; /* enable msi by default */
  212. module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
  213. MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts\n");
  214. static int myri10ge_intr_coal_delay = 75;
  215. module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
  216. MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay\n");
  217. static int myri10ge_flow_control = 1;
  218. module_param(myri10ge_flow_control, int, S_IRUGO);
  219. MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter\n");
  220. static int myri10ge_deassert_wait = 1;
  221. module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
  222. MODULE_PARM_DESC(myri10ge_deassert_wait,
  223. "Wait when deasserting legacy interrupts\n");
  224. static int myri10ge_force_firmware = 0;
  225. module_param(myri10ge_force_firmware, int, S_IRUGO);
  226. MODULE_PARM_DESC(myri10ge_force_firmware,
  227. "Force firmware to assume aligned completions\n");
  228. static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
  229. module_param(myri10ge_initial_mtu, int, S_IRUGO);
  230. MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU\n");
  231. static int myri10ge_napi_weight = 64;
  232. module_param(myri10ge_napi_weight, int, S_IRUGO);
  233. MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight\n");
  234. static int myri10ge_watchdog_timeout = 1;
  235. module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
  236. MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout\n");
  237. static int myri10ge_max_irq_loops = 1048576;
  238. module_param(myri10ge_max_irq_loops, int, S_IRUGO);
  239. MODULE_PARM_DESC(myri10ge_max_irq_loops,
  240. "Set stuck legacy IRQ detection threshold\n");
  241. #define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
  242. static int myri10ge_debug = -1; /* defaults above */
  243. module_param(myri10ge_debug, int, 0);
  244. MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
  245. static int myri10ge_fill_thresh = 256;
  246. module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
  247. MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed\n");
  248. static int myri10ge_wcfifo = 0;
  249. module_param(myri10ge_wcfifo, int, S_IRUGO);
  250. MODULE_PARM_DESC(myri10ge_wcfifo, "Enable WC Fifo when WC is enabled\n");
  251. #define MYRI10GE_FW_OFFSET 1024*1024
  252. #define MYRI10GE_HIGHPART_TO_U32(X) \
  253. (sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
  254. #define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
  255. #define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
  256. static void myri10ge_set_multicast_list(struct net_device *dev);
  257. static inline void put_be32(__be32 val, __be32 __iomem * p)
  258. {
  259. __raw_writel((__force __u32) val, (__force void __iomem *)p);
  260. }
  261. static int
  262. myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
  263. struct myri10ge_cmd *data, int atomic)
  264. {
  265. struct mcp_cmd *buf;
  266. char buf_bytes[sizeof(*buf) + 8];
  267. struct mcp_cmd_response *response = mgp->cmd;
  268. char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
  269. u32 dma_low, dma_high, result, value;
  270. int sleep_total = 0;
  271. /* ensure buf is aligned to 8 bytes */
  272. buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
  273. buf->data0 = htonl(data->data0);
  274. buf->data1 = htonl(data->data1);
  275. buf->data2 = htonl(data->data2);
  276. buf->cmd = htonl(cmd);
  277. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  278. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  279. buf->response_addr.low = htonl(dma_low);
  280. buf->response_addr.high = htonl(dma_high);
  281. response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
  282. mb();
  283. myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
  284. /* wait up to 15ms. Longest command is the DMA benchmark,
  285. * which is capped at 5ms, but runs from a timeout handler
  286. * that runs every 7.8ms. So a 15ms timeout leaves us with
  287. * a 2.2ms margin
  288. */
  289. if (atomic) {
  290. /* if atomic is set, do not sleep,
  291. * and try to get the completion quickly
  292. * (1ms will be enough for those commands) */
  293. for (sleep_total = 0;
  294. sleep_total < 1000
  295. && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
  296. sleep_total += 10)
  297. udelay(10);
  298. } else {
  299. /* use msleep for most command */
  300. for (sleep_total = 0;
  301. sleep_total < 15
  302. && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
  303. sleep_total++)
  304. msleep(1);
  305. }
  306. result = ntohl(response->result);
  307. value = ntohl(response->data);
  308. if (result != MYRI10GE_NO_RESPONSE_RESULT) {
  309. if (result == 0) {
  310. data->data0 = value;
  311. return 0;
  312. } else if (result == MXGEFW_CMD_UNKNOWN) {
  313. return -ENOSYS;
  314. } else {
  315. dev_err(&mgp->pdev->dev,
  316. "command %d failed, result = %d\n",
  317. cmd, result);
  318. return -ENXIO;
  319. }
  320. }
  321. dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
  322. cmd, result);
  323. return -EAGAIN;
  324. }
  325. /*
  326. * The eeprom strings on the lanaiX have the format
  327. * SN=x\0
  328. * MAC=x:x:x:x:x:x\0
  329. * PT:ddd mmm xx xx:xx:xx xx\0
  330. * PV:ddd mmm xx xx:xx:xx xx\0
  331. */
  332. static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
  333. {
  334. char *ptr, *limit;
  335. int i;
  336. ptr = mgp->eeprom_strings;
  337. limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
  338. while (*ptr != '\0' && ptr < limit) {
  339. if (memcmp(ptr, "MAC=", 4) == 0) {
  340. ptr += 4;
  341. mgp->mac_addr_string = ptr;
  342. for (i = 0; i < 6; i++) {
  343. if ((ptr + 2) > limit)
  344. goto abort;
  345. mgp->mac_addr[i] =
  346. simple_strtoul(ptr, &ptr, 16);
  347. ptr += 1;
  348. }
  349. }
  350. if (memcmp((const void *)ptr, "SN=", 3) == 0) {
  351. ptr += 3;
  352. mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
  353. }
  354. while (ptr < limit && *ptr++) ;
  355. }
  356. return 0;
  357. abort:
  358. dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
  359. return -ENXIO;
  360. }
  361. /*
  362. * Enable or disable periodic RDMAs from the host to make certain
  363. * chipsets resend dropped PCIe messages
  364. */
  365. static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
  366. {
  367. char __iomem *submit;
  368. __be32 buf[16];
  369. u32 dma_low, dma_high;
  370. int i;
  371. /* clear confirmation addr */
  372. mgp->cmd->data = 0;
  373. mb();
  374. /* send a rdma command to the PCIe engine, and wait for the
  375. * response in the confirmation address. The firmware should
  376. * write a -1 there to indicate it is alive and well
  377. */
  378. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  379. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  380. buf[0] = htonl(dma_high); /* confirm addr MSW */
  381. buf[1] = htonl(dma_low); /* confirm addr LSW */
  382. buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
  383. buf[3] = htonl(dma_high); /* dummy addr MSW */
  384. buf[4] = htonl(dma_low); /* dummy addr LSW */
  385. buf[5] = htonl(enable); /* enable? */
  386. submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
  387. myri10ge_pio_copy(submit, &buf, sizeof(buf));
  388. for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
  389. msleep(1);
  390. if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
  391. dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
  392. (enable ? "enable" : "disable"));
  393. }
  394. static int
  395. myri10ge_validate_firmware(struct myri10ge_priv *mgp,
  396. struct mcp_gen_header *hdr)
  397. {
  398. struct device *dev = &mgp->pdev->dev;
  399. /* check firmware type */
  400. if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
  401. dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
  402. return -EINVAL;
  403. }
  404. /* save firmware version for ethtool */
  405. strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
  406. sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
  407. &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
  408. if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR
  409. && mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
  410. dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
  411. dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
  412. MXGEFW_VERSION_MINOR);
  413. return -EINVAL;
  414. }
  415. return 0;
  416. }
  417. static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
  418. {
  419. unsigned crc, reread_crc;
  420. const struct firmware *fw;
  421. struct device *dev = &mgp->pdev->dev;
  422. struct mcp_gen_header *hdr;
  423. size_t hdr_offset;
  424. int status;
  425. unsigned i;
  426. if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
  427. dev_err(dev, "Unable to load %s firmware image via hotplug\n",
  428. mgp->fw_name);
  429. status = -EINVAL;
  430. goto abort_with_nothing;
  431. }
  432. /* check size */
  433. if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
  434. fw->size < MCP_HEADER_PTR_OFFSET + 4) {
  435. dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
  436. status = -EINVAL;
  437. goto abort_with_fw;
  438. }
  439. /* check id */
  440. hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
  441. if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
  442. dev_err(dev, "Bad firmware file\n");
  443. status = -EINVAL;
  444. goto abort_with_fw;
  445. }
  446. hdr = (void *)(fw->data + hdr_offset);
  447. status = myri10ge_validate_firmware(mgp, hdr);
  448. if (status != 0)
  449. goto abort_with_fw;
  450. crc = crc32(~0, fw->data, fw->size);
  451. for (i = 0; i < fw->size; i += 256) {
  452. myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
  453. fw->data + i,
  454. min(256U, (unsigned)(fw->size - i)));
  455. mb();
  456. readb(mgp->sram);
  457. }
  458. /* corruption checking is good for parity recovery and buggy chipset */
  459. memcpy_fromio(fw->data, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
  460. reread_crc = crc32(~0, fw->data, fw->size);
  461. if (crc != reread_crc) {
  462. dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
  463. (unsigned)fw->size, reread_crc, crc);
  464. status = -EIO;
  465. goto abort_with_fw;
  466. }
  467. *size = (u32) fw->size;
  468. abort_with_fw:
  469. release_firmware(fw);
  470. abort_with_nothing:
  471. return status;
  472. }
  473. static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
  474. {
  475. struct mcp_gen_header *hdr;
  476. struct device *dev = &mgp->pdev->dev;
  477. const size_t bytes = sizeof(struct mcp_gen_header);
  478. size_t hdr_offset;
  479. int status;
  480. /* find running firmware header */
  481. hdr_offset = ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
  482. if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
  483. dev_err(dev, "Running firmware has bad header offset (%d)\n",
  484. (int)hdr_offset);
  485. return -EIO;
  486. }
  487. /* copy header of running firmware from SRAM to host memory to
  488. * validate firmware */
  489. hdr = kmalloc(bytes, GFP_KERNEL);
  490. if (hdr == NULL) {
  491. dev_err(dev, "could not malloc firmware hdr\n");
  492. return -ENOMEM;
  493. }
  494. memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
  495. status = myri10ge_validate_firmware(mgp, hdr);
  496. kfree(hdr);
  497. /* check to see if adopted firmware has bug where adopting
  498. * it will cause broadcasts to be filtered unless the NIC
  499. * is kept in ALLMULTI mode */
  500. if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
  501. mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
  502. mgp->adopted_rx_filter_bug = 1;
  503. dev_warn(dev, "Adopting fw %d.%d.%d: "
  504. "working around rx filter bug\n",
  505. mgp->fw_ver_major, mgp->fw_ver_minor,
  506. mgp->fw_ver_tiny);
  507. }
  508. return status;
  509. }
  510. static int myri10ge_load_firmware(struct myri10ge_priv *mgp)
  511. {
  512. char __iomem *submit;
  513. __be32 buf[16];
  514. u32 dma_low, dma_high, size;
  515. int status, i;
  516. size = 0;
  517. status = myri10ge_load_hotplug_firmware(mgp, &size);
  518. if (status) {
  519. dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
  520. /* Do not attempt to adopt firmware if there
  521. * was a bad crc */
  522. if (status == -EIO)
  523. return status;
  524. status = myri10ge_adopt_running_firmware(mgp);
  525. if (status != 0) {
  526. dev_err(&mgp->pdev->dev,
  527. "failed to adopt running firmware\n");
  528. return status;
  529. }
  530. dev_info(&mgp->pdev->dev,
  531. "Successfully adopted running firmware\n");
  532. if (mgp->tx.boundary == 4096) {
  533. dev_warn(&mgp->pdev->dev,
  534. "Using firmware currently running on NIC"
  535. ". For optimal\n");
  536. dev_warn(&mgp->pdev->dev,
  537. "performance consider loading optimized "
  538. "firmware\n");
  539. dev_warn(&mgp->pdev->dev, "via hotplug\n");
  540. }
  541. mgp->fw_name = "adopted";
  542. mgp->tx.boundary = 2048;
  543. return status;
  544. }
  545. /* clear confirmation addr */
  546. mgp->cmd->data = 0;
  547. mb();
  548. /* send a reload command to the bootstrap MCP, and wait for the
  549. * response in the confirmation address. The firmware should
  550. * write a -1 there to indicate it is alive and well
  551. */
  552. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  553. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  554. buf[0] = htonl(dma_high); /* confirm addr MSW */
  555. buf[1] = htonl(dma_low); /* confirm addr LSW */
  556. buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
  557. /* FIX: All newest firmware should un-protect the bottom of
  558. * the sram before handoff. However, the very first interfaces
  559. * do not. Therefore the handoff copy must skip the first 8 bytes
  560. */
  561. buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
  562. buf[4] = htonl(size - 8); /* length of code */
  563. buf[5] = htonl(8); /* where to copy to */
  564. buf[6] = htonl(0); /* where to jump to */
  565. submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
  566. myri10ge_pio_copy(submit, &buf, sizeof(buf));
  567. mb();
  568. msleep(1);
  569. mb();
  570. i = 0;
  571. while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20) {
  572. msleep(1);
  573. i++;
  574. }
  575. if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
  576. dev_err(&mgp->pdev->dev, "handoff failed\n");
  577. return -ENXIO;
  578. }
  579. dev_info(&mgp->pdev->dev, "handoff confirmed\n");
  580. myri10ge_dummy_rdma(mgp, 1);
  581. return 0;
  582. }
  583. static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
  584. {
  585. struct myri10ge_cmd cmd;
  586. int status;
  587. cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
  588. | (addr[2] << 8) | addr[3]);
  589. cmd.data1 = ((addr[4] << 8) | (addr[5]));
  590. status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
  591. return status;
  592. }
  593. static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
  594. {
  595. struct myri10ge_cmd cmd;
  596. int status, ctl;
  597. ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
  598. status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
  599. if (status) {
  600. printk(KERN_ERR
  601. "myri10ge: %s: Failed to set flow control mode\n",
  602. mgp->dev->name);
  603. return status;
  604. }
  605. mgp->pause = pause;
  606. return 0;
  607. }
  608. static void
  609. myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
  610. {
  611. struct myri10ge_cmd cmd;
  612. int status, ctl;
  613. ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
  614. status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
  615. if (status)
  616. printk(KERN_ERR "myri10ge: %s: Failed to set promisc mode\n",
  617. mgp->dev->name);
  618. }
  619. static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
  620. {
  621. struct myri10ge_cmd cmd;
  622. int status;
  623. u32 len;
  624. struct page *dmatest_page;
  625. dma_addr_t dmatest_bus;
  626. char *test = " ";
  627. dmatest_page = alloc_page(GFP_KERNEL);
  628. if (!dmatest_page)
  629. return -ENOMEM;
  630. dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
  631. DMA_BIDIRECTIONAL);
  632. /* Run a small DMA test.
  633. * The magic multipliers to the length tell the firmware
  634. * to do DMA read, write, or read+write tests. The
  635. * results are returned in cmd.data0. The upper 16
  636. * bits or the return is the number of transfers completed.
  637. * The lower 16 bits is the time in 0.5us ticks that the
  638. * transfers took to complete.
  639. */
  640. len = mgp->tx.boundary;
  641. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  642. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  643. cmd.data2 = len * 0x10000;
  644. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  645. if (status != 0) {
  646. test = "read";
  647. goto abort;
  648. }
  649. mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
  650. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  651. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  652. cmd.data2 = len * 0x1;
  653. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  654. if (status != 0) {
  655. test = "write";
  656. goto abort;
  657. }
  658. mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
  659. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  660. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  661. cmd.data2 = len * 0x10001;
  662. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  663. if (status != 0) {
  664. test = "read/write";
  665. goto abort;
  666. }
  667. mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
  668. (cmd.data0 & 0xffff);
  669. abort:
  670. pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
  671. put_page(dmatest_page);
  672. if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
  673. dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
  674. test, status);
  675. return status;
  676. }
  677. static int myri10ge_reset(struct myri10ge_priv *mgp)
  678. {
  679. struct myri10ge_cmd cmd;
  680. int status;
  681. size_t bytes;
  682. /* try to send a reset command to the card to see if it
  683. * is alive */
  684. memset(&cmd, 0, sizeof(cmd));
  685. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
  686. if (status != 0) {
  687. dev_err(&mgp->pdev->dev, "failed reset\n");
  688. return -ENXIO;
  689. }
  690. (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
  691. /* Now exchange information about interrupts */
  692. bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
  693. memset(mgp->rx_done.entry, 0, bytes);
  694. cmd.data0 = (u32) bytes;
  695. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
  696. cmd.data0 = MYRI10GE_LOWPART_TO_U32(mgp->rx_done.bus);
  697. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(mgp->rx_done.bus);
  698. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA, &cmd, 0);
  699. status |=
  700. myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
  701. mgp->irq_claim = (__iomem __be32 *) (mgp->sram + cmd.data0);
  702. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
  703. &cmd, 0);
  704. mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
  705. status |= myri10ge_send_cmd
  706. (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
  707. mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
  708. if (status != 0) {
  709. dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
  710. return status;
  711. }
  712. put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
  713. memset(mgp->rx_done.entry, 0, bytes);
  714. /* reset mcp/driver shared state back to 0 */
  715. mgp->tx.req = 0;
  716. mgp->tx.done = 0;
  717. mgp->tx.pkt_start = 0;
  718. mgp->tx.pkt_done = 0;
  719. mgp->rx_big.cnt = 0;
  720. mgp->rx_small.cnt = 0;
  721. mgp->rx_done.idx = 0;
  722. mgp->rx_done.cnt = 0;
  723. mgp->link_changes = 0;
  724. status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
  725. myri10ge_change_pause(mgp, mgp->pause);
  726. myri10ge_set_multicast_list(mgp->dev);
  727. return status;
  728. }
  729. static inline void
  730. myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
  731. struct mcp_kreq_ether_recv *src)
  732. {
  733. __be32 low;
  734. low = src->addr_low;
  735. src->addr_low = htonl(DMA_32BIT_MASK);
  736. myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
  737. mb();
  738. myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
  739. mb();
  740. src->addr_low = low;
  741. put_be32(low, &dst->addr_low);
  742. mb();
  743. }
  744. static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
  745. {
  746. struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
  747. if ((skb->protocol == htons(ETH_P_8021Q)) &&
  748. (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
  749. vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
  750. skb->csum = hw_csum;
  751. skb->ip_summed = CHECKSUM_COMPLETE;
  752. }
  753. }
  754. static inline void
  755. myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
  756. struct skb_frag_struct *rx_frags, int len, int hlen)
  757. {
  758. struct skb_frag_struct *skb_frags;
  759. skb->len = skb->data_len = len;
  760. skb->truesize = len + sizeof(struct sk_buff);
  761. /* attach the page(s) */
  762. skb_frags = skb_shinfo(skb)->frags;
  763. while (len > 0) {
  764. memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
  765. len -= rx_frags->size;
  766. skb_frags++;
  767. rx_frags++;
  768. skb_shinfo(skb)->nr_frags++;
  769. }
  770. /* pskb_may_pull is not available in irq context, but
  771. * skb_pull() (for ether_pad and eth_type_trans()) requires
  772. * the beginning of the packet in skb_headlen(), move it
  773. * manually */
  774. skb_copy_to_linear_data(skb, va, hlen);
  775. skb_shinfo(skb)->frags[0].page_offset += hlen;
  776. skb_shinfo(skb)->frags[0].size -= hlen;
  777. skb->data_len -= hlen;
  778. skb->tail += hlen;
  779. skb_pull(skb, MXGEFW_PAD);
  780. }
  781. static void
  782. myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
  783. int bytes, int watchdog)
  784. {
  785. struct page *page;
  786. int idx;
  787. if (unlikely(rx->watchdog_needed && !watchdog))
  788. return;
  789. /* try to refill entire ring */
  790. while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
  791. idx = rx->fill_cnt & rx->mask;
  792. if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
  793. /* we can use part of previous page */
  794. get_page(rx->page);
  795. } else {
  796. /* we need a new page */
  797. page =
  798. alloc_pages(GFP_ATOMIC | __GFP_COMP,
  799. MYRI10GE_ALLOC_ORDER);
  800. if (unlikely(page == NULL)) {
  801. if (rx->fill_cnt - rx->cnt < 16)
  802. rx->watchdog_needed = 1;
  803. return;
  804. }
  805. rx->page = page;
  806. rx->page_offset = 0;
  807. rx->bus = pci_map_page(mgp->pdev, page, 0,
  808. MYRI10GE_ALLOC_SIZE,
  809. PCI_DMA_FROMDEVICE);
  810. }
  811. rx->info[idx].page = rx->page;
  812. rx->info[idx].page_offset = rx->page_offset;
  813. /* note that this is the address of the start of the
  814. * page */
  815. pci_unmap_addr_set(&rx->info[idx], bus, rx->bus);
  816. rx->shadow[idx].addr_low =
  817. htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
  818. rx->shadow[idx].addr_high =
  819. htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
  820. /* start next packet on a cacheline boundary */
  821. rx->page_offset += SKB_DATA_ALIGN(bytes);
  822. #if MYRI10GE_ALLOC_SIZE > 4096
  823. /* don't cross a 4KB boundary */
  824. if ((rx->page_offset >> 12) !=
  825. ((rx->page_offset + bytes - 1) >> 12))
  826. rx->page_offset = (rx->page_offset + 4096) & ~4095;
  827. #endif
  828. rx->fill_cnt++;
  829. /* copy 8 descriptors to the firmware at a time */
  830. if ((idx & 7) == 7) {
  831. if (rx->wc_fifo == NULL)
  832. myri10ge_submit_8rx(&rx->lanai[idx - 7],
  833. &rx->shadow[idx - 7]);
  834. else {
  835. mb();
  836. myri10ge_pio_copy(rx->wc_fifo,
  837. &rx->shadow[idx - 7], 64);
  838. }
  839. }
  840. }
  841. }
  842. static inline void
  843. myri10ge_unmap_rx_page(struct pci_dev *pdev,
  844. struct myri10ge_rx_buffer_state *info, int bytes)
  845. {
  846. /* unmap the recvd page if we're the only or last user of it */
  847. if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
  848. (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
  849. pci_unmap_page(pdev, (pci_unmap_addr(info, bus)
  850. & ~(MYRI10GE_ALLOC_SIZE - 1)),
  851. MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  852. }
  853. }
  854. #define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
  855. * page into an skb */
  856. static inline int
  857. myri10ge_rx_done(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
  858. int bytes, int len, __wsum csum)
  859. {
  860. struct sk_buff *skb;
  861. struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
  862. int i, idx, hlen, remainder;
  863. struct pci_dev *pdev = mgp->pdev;
  864. struct net_device *dev = mgp->dev;
  865. u8 *va;
  866. len += MXGEFW_PAD;
  867. idx = rx->cnt & rx->mask;
  868. va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
  869. prefetch(va);
  870. /* Fill skb_frag_struct(s) with data from our receive */
  871. for (i = 0, remainder = len; remainder > 0; i++) {
  872. myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
  873. rx_frags[i].page = rx->info[idx].page;
  874. rx_frags[i].page_offset = rx->info[idx].page_offset;
  875. if (remainder < MYRI10GE_ALLOC_SIZE)
  876. rx_frags[i].size = remainder;
  877. else
  878. rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
  879. rx->cnt++;
  880. idx = rx->cnt & rx->mask;
  881. remainder -= MYRI10GE_ALLOC_SIZE;
  882. }
  883. hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
  884. /* allocate an skb to attach the page(s) to. */
  885. skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
  886. if (unlikely(skb == NULL)) {
  887. mgp->stats.rx_dropped++;
  888. do {
  889. i--;
  890. put_page(rx_frags[i].page);
  891. } while (i != 0);
  892. return 0;
  893. }
  894. /* Attach the pages to the skb, and trim off any padding */
  895. myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
  896. if (skb_shinfo(skb)->frags[0].size <= 0) {
  897. put_page(skb_shinfo(skb)->frags[0].page);
  898. skb_shinfo(skb)->nr_frags = 0;
  899. }
  900. skb->protocol = eth_type_trans(skb, dev);
  901. if (mgp->csum_flag) {
  902. if ((skb->protocol == htons(ETH_P_IP)) ||
  903. (skb->protocol == htons(ETH_P_IPV6))) {
  904. skb->csum = csum;
  905. skb->ip_summed = CHECKSUM_COMPLETE;
  906. } else
  907. myri10ge_vlan_ip_csum(skb, csum);
  908. }
  909. netif_receive_skb(skb);
  910. dev->last_rx = jiffies;
  911. return 1;
  912. }
  913. static inline void myri10ge_tx_done(struct myri10ge_priv *mgp, int mcp_index)
  914. {
  915. struct pci_dev *pdev = mgp->pdev;
  916. struct myri10ge_tx_buf *tx = &mgp->tx;
  917. struct sk_buff *skb;
  918. int idx, len;
  919. int limit = 0;
  920. while (tx->pkt_done != mcp_index) {
  921. idx = tx->done & tx->mask;
  922. skb = tx->info[idx].skb;
  923. /* Mark as free */
  924. tx->info[idx].skb = NULL;
  925. if (tx->info[idx].last) {
  926. tx->pkt_done++;
  927. tx->info[idx].last = 0;
  928. }
  929. tx->done++;
  930. len = pci_unmap_len(&tx->info[idx], len);
  931. pci_unmap_len_set(&tx->info[idx], len, 0);
  932. if (skb) {
  933. mgp->stats.tx_bytes += skb->len;
  934. mgp->stats.tx_packets++;
  935. dev_kfree_skb_irq(skb);
  936. if (len)
  937. pci_unmap_single(pdev,
  938. pci_unmap_addr(&tx->info[idx],
  939. bus), len,
  940. PCI_DMA_TODEVICE);
  941. } else {
  942. if (len)
  943. pci_unmap_page(pdev,
  944. pci_unmap_addr(&tx->info[idx],
  945. bus), len,
  946. PCI_DMA_TODEVICE);
  947. }
  948. /* limit potential for livelock by only handling
  949. * 2 full tx rings per call */
  950. if (unlikely(++limit > 2 * tx->mask))
  951. break;
  952. }
  953. /* start the queue if we've stopped it */
  954. if (netif_queue_stopped(mgp->dev)
  955. && tx->req - tx->done < (tx->mask >> 1)) {
  956. mgp->wake_queue++;
  957. netif_wake_queue(mgp->dev);
  958. }
  959. }
  960. static inline void myri10ge_clean_rx_done(struct myri10ge_priv *mgp, int *limit)
  961. {
  962. struct myri10ge_rx_done *rx_done = &mgp->rx_done;
  963. unsigned long rx_bytes = 0;
  964. unsigned long rx_packets = 0;
  965. unsigned long rx_ok;
  966. int idx = rx_done->idx;
  967. int cnt = rx_done->cnt;
  968. u16 length;
  969. __wsum checksum;
  970. while (rx_done->entry[idx].length != 0 && *limit != 0) {
  971. length = ntohs(rx_done->entry[idx].length);
  972. rx_done->entry[idx].length = 0;
  973. checksum = csum_unfold(rx_done->entry[idx].checksum);
  974. if (length <= mgp->small_bytes)
  975. rx_ok = myri10ge_rx_done(mgp, &mgp->rx_small,
  976. mgp->small_bytes,
  977. length, checksum);
  978. else
  979. rx_ok = myri10ge_rx_done(mgp, &mgp->rx_big,
  980. mgp->big_bytes,
  981. length, checksum);
  982. rx_packets += rx_ok;
  983. rx_bytes += rx_ok * (unsigned long)length;
  984. cnt++;
  985. idx = cnt & (myri10ge_max_intr_slots - 1);
  986. /* limit potential for livelock by only handling a
  987. * limited number of frames. */
  988. (*limit)--;
  989. }
  990. rx_done->idx = idx;
  991. rx_done->cnt = cnt;
  992. mgp->stats.rx_packets += rx_packets;
  993. mgp->stats.rx_bytes += rx_bytes;
  994. /* restock receive rings if needed */
  995. if (mgp->rx_small.fill_cnt - mgp->rx_small.cnt < myri10ge_fill_thresh)
  996. myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
  997. mgp->small_bytes + MXGEFW_PAD, 0);
  998. if (mgp->rx_big.fill_cnt - mgp->rx_big.cnt < myri10ge_fill_thresh)
  999. myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 0);
  1000. }
  1001. static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
  1002. {
  1003. struct mcp_irq_data *stats = mgp->fw_stats;
  1004. if (unlikely(stats->stats_updated)) {
  1005. if (mgp->link_state != stats->link_up) {
  1006. mgp->link_state = stats->link_up;
  1007. if (mgp->link_state) {
  1008. if (netif_msg_link(mgp))
  1009. printk(KERN_INFO
  1010. "myri10ge: %s: link up\n",
  1011. mgp->dev->name);
  1012. netif_carrier_on(mgp->dev);
  1013. mgp->link_changes++;
  1014. } else {
  1015. if (netif_msg_link(mgp))
  1016. printk(KERN_INFO
  1017. "myri10ge: %s: link down\n",
  1018. mgp->dev->name);
  1019. netif_carrier_off(mgp->dev);
  1020. mgp->link_changes++;
  1021. }
  1022. }
  1023. if (mgp->rdma_tags_available !=
  1024. ntohl(mgp->fw_stats->rdma_tags_available)) {
  1025. mgp->rdma_tags_available =
  1026. ntohl(mgp->fw_stats->rdma_tags_available);
  1027. printk(KERN_WARNING "myri10ge: %s: RDMA timed out! "
  1028. "%d tags left\n", mgp->dev->name,
  1029. mgp->rdma_tags_available);
  1030. }
  1031. mgp->down_cnt += stats->link_down;
  1032. if (stats->link_down)
  1033. wake_up(&mgp->down_wq);
  1034. }
  1035. }
  1036. static int myri10ge_poll(struct net_device *netdev, int *budget)
  1037. {
  1038. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1039. struct myri10ge_rx_done *rx_done = &mgp->rx_done;
  1040. int limit, orig_limit, work_done;
  1041. /* process as many rx events as NAPI will allow */
  1042. limit = min(*budget, netdev->quota);
  1043. orig_limit = limit;
  1044. myri10ge_clean_rx_done(mgp, &limit);
  1045. work_done = orig_limit - limit;
  1046. *budget -= work_done;
  1047. netdev->quota -= work_done;
  1048. if (rx_done->entry[rx_done->idx].length == 0 || !netif_running(netdev)) {
  1049. netif_rx_complete(netdev);
  1050. put_be32(htonl(3), mgp->irq_claim);
  1051. return 0;
  1052. }
  1053. return 1;
  1054. }
  1055. static irqreturn_t myri10ge_intr(int irq, void *arg)
  1056. {
  1057. struct myri10ge_priv *mgp = arg;
  1058. struct mcp_irq_data *stats = mgp->fw_stats;
  1059. struct myri10ge_tx_buf *tx = &mgp->tx;
  1060. u32 send_done_count;
  1061. int i;
  1062. /* make sure it is our IRQ, and that the DMA has finished */
  1063. if (unlikely(!stats->valid))
  1064. return (IRQ_NONE);
  1065. /* low bit indicates receives are present, so schedule
  1066. * napi poll handler */
  1067. if (stats->valid & 1)
  1068. netif_rx_schedule(mgp->dev);
  1069. if (!mgp->msi_enabled) {
  1070. put_be32(0, mgp->irq_deassert);
  1071. if (!myri10ge_deassert_wait)
  1072. stats->valid = 0;
  1073. mb();
  1074. } else
  1075. stats->valid = 0;
  1076. /* Wait for IRQ line to go low, if using INTx */
  1077. i = 0;
  1078. while (1) {
  1079. i++;
  1080. /* check for transmit completes and receives */
  1081. send_done_count = ntohl(stats->send_done_count);
  1082. if (send_done_count != tx->pkt_done)
  1083. myri10ge_tx_done(mgp, (int)send_done_count);
  1084. if (unlikely(i > myri10ge_max_irq_loops)) {
  1085. printk(KERN_WARNING "myri10ge: %s: irq stuck?\n",
  1086. mgp->dev->name);
  1087. stats->valid = 0;
  1088. schedule_work(&mgp->watchdog_work);
  1089. }
  1090. if (likely(stats->valid == 0))
  1091. break;
  1092. cpu_relax();
  1093. barrier();
  1094. }
  1095. myri10ge_check_statblock(mgp);
  1096. put_be32(htonl(3), mgp->irq_claim + 1);
  1097. return (IRQ_HANDLED);
  1098. }
  1099. static int
  1100. myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
  1101. {
  1102. cmd->autoneg = AUTONEG_DISABLE;
  1103. cmd->speed = SPEED_10000;
  1104. cmd->duplex = DUPLEX_FULL;
  1105. return 0;
  1106. }
  1107. static void
  1108. myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
  1109. {
  1110. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1111. strlcpy(info->driver, "myri10ge", sizeof(info->driver));
  1112. strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
  1113. strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
  1114. strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
  1115. }
  1116. static int
  1117. myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
  1118. {
  1119. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1120. coal->rx_coalesce_usecs = mgp->intr_coal_delay;
  1121. return 0;
  1122. }
  1123. static int
  1124. myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
  1125. {
  1126. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1127. mgp->intr_coal_delay = coal->rx_coalesce_usecs;
  1128. put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
  1129. return 0;
  1130. }
  1131. static void
  1132. myri10ge_get_pauseparam(struct net_device *netdev,
  1133. struct ethtool_pauseparam *pause)
  1134. {
  1135. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1136. pause->autoneg = 0;
  1137. pause->rx_pause = mgp->pause;
  1138. pause->tx_pause = mgp->pause;
  1139. }
  1140. static int
  1141. myri10ge_set_pauseparam(struct net_device *netdev,
  1142. struct ethtool_pauseparam *pause)
  1143. {
  1144. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1145. if (pause->tx_pause != mgp->pause)
  1146. return myri10ge_change_pause(mgp, pause->tx_pause);
  1147. if (pause->rx_pause != mgp->pause)
  1148. return myri10ge_change_pause(mgp, pause->tx_pause);
  1149. if (pause->autoneg != 0)
  1150. return -EINVAL;
  1151. return 0;
  1152. }
  1153. static void
  1154. myri10ge_get_ringparam(struct net_device *netdev,
  1155. struct ethtool_ringparam *ring)
  1156. {
  1157. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1158. ring->rx_mini_max_pending = mgp->rx_small.mask + 1;
  1159. ring->rx_max_pending = mgp->rx_big.mask + 1;
  1160. ring->rx_jumbo_max_pending = 0;
  1161. ring->tx_max_pending = mgp->rx_small.mask + 1;
  1162. ring->rx_mini_pending = ring->rx_mini_max_pending;
  1163. ring->rx_pending = ring->rx_max_pending;
  1164. ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
  1165. ring->tx_pending = ring->tx_max_pending;
  1166. }
  1167. static u32 myri10ge_get_rx_csum(struct net_device *netdev)
  1168. {
  1169. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1170. if (mgp->csum_flag)
  1171. return 1;
  1172. else
  1173. return 0;
  1174. }
  1175. static int myri10ge_set_rx_csum(struct net_device *netdev, u32 csum_enabled)
  1176. {
  1177. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1178. if (csum_enabled)
  1179. mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
  1180. else
  1181. mgp->csum_flag = 0;
  1182. return 0;
  1183. }
  1184. static const char myri10ge_gstrings_stats[][ETH_GSTRING_LEN] = {
  1185. "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
  1186. "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
  1187. "rx_length_errors", "rx_over_errors", "rx_crc_errors",
  1188. "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
  1189. "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
  1190. "tx_heartbeat_errors", "tx_window_errors",
  1191. /* device-specific stats */
  1192. "tx_boundary", "WC", "irq", "MSI",
  1193. "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
  1194. "serial_number", "tx_pkt_start", "tx_pkt_done",
  1195. "tx_req", "tx_done", "rx_small_cnt", "rx_big_cnt",
  1196. "wake_queue", "stop_queue", "watchdog_resets", "tx_linearized",
  1197. "link_changes", "link_up", "dropped_link_overflow",
  1198. "dropped_link_error_or_filtered",
  1199. "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
  1200. "dropped_unicast_filtered", "dropped_multicast_filtered",
  1201. "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
  1202. "dropped_no_big_buffer"
  1203. };
  1204. #define MYRI10GE_NET_STATS_LEN 21
  1205. #define MYRI10GE_STATS_LEN sizeof(myri10ge_gstrings_stats) / ETH_GSTRING_LEN
  1206. static void
  1207. myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
  1208. {
  1209. switch (stringset) {
  1210. case ETH_SS_STATS:
  1211. memcpy(data, *myri10ge_gstrings_stats,
  1212. sizeof(myri10ge_gstrings_stats));
  1213. break;
  1214. }
  1215. }
  1216. static int myri10ge_get_stats_count(struct net_device *netdev)
  1217. {
  1218. return MYRI10GE_STATS_LEN;
  1219. }
  1220. static void
  1221. myri10ge_get_ethtool_stats(struct net_device *netdev,
  1222. struct ethtool_stats *stats, u64 * data)
  1223. {
  1224. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1225. int i;
  1226. for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
  1227. data[i] = ((unsigned long *)&mgp->stats)[i];
  1228. data[i++] = (unsigned int)mgp->tx.boundary;
  1229. data[i++] = (unsigned int)mgp->wc_enabled;
  1230. data[i++] = (unsigned int)mgp->pdev->irq;
  1231. data[i++] = (unsigned int)mgp->msi_enabled;
  1232. data[i++] = (unsigned int)mgp->read_dma;
  1233. data[i++] = (unsigned int)mgp->write_dma;
  1234. data[i++] = (unsigned int)mgp->read_write_dma;
  1235. data[i++] = (unsigned int)mgp->serial_number;
  1236. data[i++] = (unsigned int)mgp->tx.pkt_start;
  1237. data[i++] = (unsigned int)mgp->tx.pkt_done;
  1238. data[i++] = (unsigned int)mgp->tx.req;
  1239. data[i++] = (unsigned int)mgp->tx.done;
  1240. data[i++] = (unsigned int)mgp->rx_small.cnt;
  1241. data[i++] = (unsigned int)mgp->rx_big.cnt;
  1242. data[i++] = (unsigned int)mgp->wake_queue;
  1243. data[i++] = (unsigned int)mgp->stop_queue;
  1244. data[i++] = (unsigned int)mgp->watchdog_resets;
  1245. data[i++] = (unsigned int)mgp->tx_linearized;
  1246. data[i++] = (unsigned int)mgp->link_changes;
  1247. data[i++] = (unsigned int)ntohl(mgp->fw_stats->link_up);
  1248. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_link_overflow);
  1249. data[i++] =
  1250. (unsigned int)ntohl(mgp->fw_stats->dropped_link_error_or_filtered);
  1251. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_pause);
  1252. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_bad_phy);
  1253. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_bad_crc32);
  1254. data[i++] =
  1255. (unsigned int)ntohl(mgp->fw_stats->dropped_unicast_filtered);
  1256. data[i++] =
  1257. (unsigned int)ntohl(mgp->fw_stats->dropped_multicast_filtered);
  1258. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_runt);
  1259. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_overrun);
  1260. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_no_small_buffer);
  1261. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_no_big_buffer);
  1262. }
  1263. static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
  1264. {
  1265. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1266. mgp->msg_enable = value;
  1267. }
  1268. static u32 myri10ge_get_msglevel(struct net_device *netdev)
  1269. {
  1270. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1271. return mgp->msg_enable;
  1272. }
  1273. static const struct ethtool_ops myri10ge_ethtool_ops = {
  1274. .get_settings = myri10ge_get_settings,
  1275. .get_drvinfo = myri10ge_get_drvinfo,
  1276. .get_coalesce = myri10ge_get_coalesce,
  1277. .set_coalesce = myri10ge_set_coalesce,
  1278. .get_pauseparam = myri10ge_get_pauseparam,
  1279. .set_pauseparam = myri10ge_set_pauseparam,
  1280. .get_ringparam = myri10ge_get_ringparam,
  1281. .get_rx_csum = myri10ge_get_rx_csum,
  1282. .set_rx_csum = myri10ge_set_rx_csum,
  1283. .get_tx_csum = ethtool_op_get_tx_csum,
  1284. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  1285. .get_sg = ethtool_op_get_sg,
  1286. .set_sg = ethtool_op_set_sg,
  1287. .get_tso = ethtool_op_get_tso,
  1288. .set_tso = ethtool_op_set_tso,
  1289. .get_strings = myri10ge_get_strings,
  1290. .get_stats_count = myri10ge_get_stats_count,
  1291. .get_ethtool_stats = myri10ge_get_ethtool_stats,
  1292. .set_msglevel = myri10ge_set_msglevel,
  1293. .get_msglevel = myri10ge_get_msglevel
  1294. };
  1295. static int myri10ge_allocate_rings(struct net_device *dev)
  1296. {
  1297. struct myri10ge_priv *mgp;
  1298. struct myri10ge_cmd cmd;
  1299. int tx_ring_size, rx_ring_size;
  1300. int tx_ring_entries, rx_ring_entries;
  1301. int i, status;
  1302. size_t bytes;
  1303. mgp = netdev_priv(dev);
  1304. /* get ring sizes */
  1305. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
  1306. tx_ring_size = cmd.data0;
  1307. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
  1308. if (status != 0)
  1309. return status;
  1310. rx_ring_size = cmd.data0;
  1311. tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
  1312. rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
  1313. mgp->tx.mask = tx_ring_entries - 1;
  1314. mgp->rx_small.mask = mgp->rx_big.mask = rx_ring_entries - 1;
  1315. status = -ENOMEM;
  1316. /* allocate the host shadow rings */
  1317. bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
  1318. * sizeof(*mgp->tx.req_list);
  1319. mgp->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
  1320. if (mgp->tx.req_bytes == NULL)
  1321. goto abort_with_nothing;
  1322. /* ensure req_list entries are aligned to 8 bytes */
  1323. mgp->tx.req_list = (struct mcp_kreq_ether_send *)
  1324. ALIGN((unsigned long)mgp->tx.req_bytes, 8);
  1325. bytes = rx_ring_entries * sizeof(*mgp->rx_small.shadow);
  1326. mgp->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
  1327. if (mgp->rx_small.shadow == NULL)
  1328. goto abort_with_tx_req_bytes;
  1329. bytes = rx_ring_entries * sizeof(*mgp->rx_big.shadow);
  1330. mgp->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
  1331. if (mgp->rx_big.shadow == NULL)
  1332. goto abort_with_rx_small_shadow;
  1333. /* allocate the host info rings */
  1334. bytes = tx_ring_entries * sizeof(*mgp->tx.info);
  1335. mgp->tx.info = kzalloc(bytes, GFP_KERNEL);
  1336. if (mgp->tx.info == NULL)
  1337. goto abort_with_rx_big_shadow;
  1338. bytes = rx_ring_entries * sizeof(*mgp->rx_small.info);
  1339. mgp->rx_small.info = kzalloc(bytes, GFP_KERNEL);
  1340. if (mgp->rx_small.info == NULL)
  1341. goto abort_with_tx_info;
  1342. bytes = rx_ring_entries * sizeof(*mgp->rx_big.info);
  1343. mgp->rx_big.info = kzalloc(bytes, GFP_KERNEL);
  1344. if (mgp->rx_big.info == NULL)
  1345. goto abort_with_rx_small_info;
  1346. /* Fill the receive rings */
  1347. mgp->rx_big.cnt = 0;
  1348. mgp->rx_small.cnt = 0;
  1349. mgp->rx_big.fill_cnt = 0;
  1350. mgp->rx_small.fill_cnt = 0;
  1351. mgp->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
  1352. mgp->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
  1353. mgp->rx_small.watchdog_needed = 0;
  1354. mgp->rx_big.watchdog_needed = 0;
  1355. myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
  1356. mgp->small_bytes + MXGEFW_PAD, 0);
  1357. if (mgp->rx_small.fill_cnt < mgp->rx_small.mask + 1) {
  1358. printk(KERN_ERR "myri10ge: %s: alloced only %d small bufs\n",
  1359. dev->name, mgp->rx_small.fill_cnt);
  1360. goto abort_with_rx_small_ring;
  1361. }
  1362. myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 0);
  1363. if (mgp->rx_big.fill_cnt < mgp->rx_big.mask + 1) {
  1364. printk(KERN_ERR "myri10ge: %s: alloced only %d big bufs\n",
  1365. dev->name, mgp->rx_big.fill_cnt);
  1366. goto abort_with_rx_big_ring;
  1367. }
  1368. return 0;
  1369. abort_with_rx_big_ring:
  1370. for (i = mgp->rx_big.cnt; i < mgp->rx_big.fill_cnt; i++) {
  1371. int idx = i & mgp->rx_big.mask;
  1372. myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_big.info[idx],
  1373. mgp->big_bytes);
  1374. put_page(mgp->rx_big.info[idx].page);
  1375. }
  1376. abort_with_rx_small_ring:
  1377. for (i = mgp->rx_small.cnt; i < mgp->rx_small.fill_cnt; i++) {
  1378. int idx = i & mgp->rx_small.mask;
  1379. myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_small.info[idx],
  1380. mgp->small_bytes + MXGEFW_PAD);
  1381. put_page(mgp->rx_small.info[idx].page);
  1382. }
  1383. kfree(mgp->rx_big.info);
  1384. abort_with_rx_small_info:
  1385. kfree(mgp->rx_small.info);
  1386. abort_with_tx_info:
  1387. kfree(mgp->tx.info);
  1388. abort_with_rx_big_shadow:
  1389. kfree(mgp->rx_big.shadow);
  1390. abort_with_rx_small_shadow:
  1391. kfree(mgp->rx_small.shadow);
  1392. abort_with_tx_req_bytes:
  1393. kfree(mgp->tx.req_bytes);
  1394. mgp->tx.req_bytes = NULL;
  1395. mgp->tx.req_list = NULL;
  1396. abort_with_nothing:
  1397. return status;
  1398. }
  1399. static void myri10ge_free_rings(struct net_device *dev)
  1400. {
  1401. struct myri10ge_priv *mgp;
  1402. struct sk_buff *skb;
  1403. struct myri10ge_tx_buf *tx;
  1404. int i, len, idx;
  1405. mgp = netdev_priv(dev);
  1406. for (i = mgp->rx_big.cnt; i < mgp->rx_big.fill_cnt; i++) {
  1407. idx = i & mgp->rx_big.mask;
  1408. if (i == mgp->rx_big.fill_cnt - 1)
  1409. mgp->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
  1410. myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_big.info[idx],
  1411. mgp->big_bytes);
  1412. put_page(mgp->rx_big.info[idx].page);
  1413. }
  1414. for (i = mgp->rx_small.cnt; i < mgp->rx_small.fill_cnt; i++) {
  1415. idx = i & mgp->rx_small.mask;
  1416. if (i == mgp->rx_small.fill_cnt - 1)
  1417. mgp->rx_small.info[idx].page_offset =
  1418. MYRI10GE_ALLOC_SIZE;
  1419. myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_small.info[idx],
  1420. mgp->small_bytes + MXGEFW_PAD);
  1421. put_page(mgp->rx_small.info[idx].page);
  1422. }
  1423. tx = &mgp->tx;
  1424. while (tx->done != tx->req) {
  1425. idx = tx->done & tx->mask;
  1426. skb = tx->info[idx].skb;
  1427. /* Mark as free */
  1428. tx->info[idx].skb = NULL;
  1429. tx->done++;
  1430. len = pci_unmap_len(&tx->info[idx], len);
  1431. pci_unmap_len_set(&tx->info[idx], len, 0);
  1432. if (skb) {
  1433. mgp->stats.tx_dropped++;
  1434. dev_kfree_skb_any(skb);
  1435. if (len)
  1436. pci_unmap_single(mgp->pdev,
  1437. pci_unmap_addr(&tx->info[idx],
  1438. bus), len,
  1439. PCI_DMA_TODEVICE);
  1440. } else {
  1441. if (len)
  1442. pci_unmap_page(mgp->pdev,
  1443. pci_unmap_addr(&tx->info[idx],
  1444. bus), len,
  1445. PCI_DMA_TODEVICE);
  1446. }
  1447. }
  1448. kfree(mgp->rx_big.info);
  1449. kfree(mgp->rx_small.info);
  1450. kfree(mgp->tx.info);
  1451. kfree(mgp->rx_big.shadow);
  1452. kfree(mgp->rx_small.shadow);
  1453. kfree(mgp->tx.req_bytes);
  1454. mgp->tx.req_bytes = NULL;
  1455. mgp->tx.req_list = NULL;
  1456. }
  1457. static int myri10ge_request_irq(struct myri10ge_priv *mgp)
  1458. {
  1459. struct pci_dev *pdev = mgp->pdev;
  1460. int status;
  1461. if (myri10ge_msi) {
  1462. status = pci_enable_msi(pdev);
  1463. if (status != 0)
  1464. dev_err(&pdev->dev,
  1465. "Error %d setting up MSI; falling back to xPIC\n",
  1466. status);
  1467. else
  1468. mgp->msi_enabled = 1;
  1469. } else {
  1470. mgp->msi_enabled = 0;
  1471. }
  1472. status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
  1473. mgp->dev->name, mgp);
  1474. if (status != 0) {
  1475. dev_err(&pdev->dev, "failed to allocate IRQ\n");
  1476. if (mgp->msi_enabled)
  1477. pci_disable_msi(pdev);
  1478. }
  1479. return status;
  1480. }
  1481. static void myri10ge_free_irq(struct myri10ge_priv *mgp)
  1482. {
  1483. struct pci_dev *pdev = mgp->pdev;
  1484. free_irq(pdev->irq, mgp);
  1485. if (mgp->msi_enabled)
  1486. pci_disable_msi(pdev);
  1487. }
  1488. static int myri10ge_open(struct net_device *dev)
  1489. {
  1490. struct myri10ge_priv *mgp;
  1491. struct myri10ge_cmd cmd;
  1492. int status, big_pow2;
  1493. mgp = netdev_priv(dev);
  1494. if (mgp->running != MYRI10GE_ETH_STOPPED)
  1495. return -EBUSY;
  1496. mgp->running = MYRI10GE_ETH_STARTING;
  1497. status = myri10ge_reset(mgp);
  1498. if (status != 0) {
  1499. printk(KERN_ERR "myri10ge: %s: failed reset\n", dev->name);
  1500. goto abort_with_nothing;
  1501. }
  1502. status = myri10ge_request_irq(mgp);
  1503. if (status != 0)
  1504. goto abort_with_nothing;
  1505. /* decide what small buffer size to use. For good TCP rx
  1506. * performance, it is important to not receive 1514 byte
  1507. * frames into jumbo buffers, as it confuses the socket buffer
  1508. * accounting code, leading to drops and erratic performance.
  1509. */
  1510. if (dev->mtu <= ETH_DATA_LEN)
  1511. /* enough for a TCP header */
  1512. mgp->small_bytes = (128 > SMP_CACHE_BYTES)
  1513. ? (128 - MXGEFW_PAD)
  1514. : (SMP_CACHE_BYTES - MXGEFW_PAD);
  1515. else
  1516. /* enough for a vlan encapsulated ETH_DATA_LEN frame */
  1517. mgp->small_bytes = VLAN_ETH_FRAME_LEN;
  1518. /* Override the small buffer size? */
  1519. if (myri10ge_small_bytes > 0)
  1520. mgp->small_bytes = myri10ge_small_bytes;
  1521. /* get the lanai pointers to the send and receive rings */
  1522. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET, &cmd, 0);
  1523. mgp->tx.lanai =
  1524. (struct mcp_kreq_ether_send __iomem *)(mgp->sram + cmd.data0);
  1525. status |=
  1526. myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET, &cmd, 0);
  1527. mgp->rx_small.lanai =
  1528. (struct mcp_kreq_ether_recv __iomem *)(mgp->sram + cmd.data0);
  1529. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
  1530. mgp->rx_big.lanai =
  1531. (struct mcp_kreq_ether_recv __iomem *)(mgp->sram + cmd.data0);
  1532. if (status != 0) {
  1533. printk(KERN_ERR
  1534. "myri10ge: %s: failed to get ring sizes or locations\n",
  1535. dev->name);
  1536. mgp->running = MYRI10GE_ETH_STOPPED;
  1537. goto abort_with_irq;
  1538. }
  1539. if (myri10ge_wcfifo && mgp->wc_enabled) {
  1540. mgp->tx.wc_fifo = (u8 __iomem *) mgp->sram + MXGEFW_ETH_SEND_4;
  1541. mgp->rx_small.wc_fifo =
  1542. (u8 __iomem *) mgp->sram + MXGEFW_ETH_RECV_SMALL;
  1543. mgp->rx_big.wc_fifo =
  1544. (u8 __iomem *) mgp->sram + MXGEFW_ETH_RECV_BIG;
  1545. } else {
  1546. mgp->tx.wc_fifo = NULL;
  1547. mgp->rx_small.wc_fifo = NULL;
  1548. mgp->rx_big.wc_fifo = NULL;
  1549. }
  1550. /* Firmware needs the big buff size as a power of 2. Lie and
  1551. * tell him the buffer is larger, because we only use 1
  1552. * buffer/pkt, and the mtu will prevent overruns.
  1553. */
  1554. big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
  1555. if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
  1556. while ((big_pow2 & (big_pow2 - 1)) != 0)
  1557. big_pow2++;
  1558. mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
  1559. } else {
  1560. big_pow2 = MYRI10GE_ALLOC_SIZE;
  1561. mgp->big_bytes = big_pow2;
  1562. }
  1563. status = myri10ge_allocate_rings(dev);
  1564. if (status != 0)
  1565. goto abort_with_irq;
  1566. /* now give firmware buffers sizes, and MTU */
  1567. cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
  1568. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
  1569. cmd.data0 = mgp->small_bytes;
  1570. status |=
  1571. myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
  1572. cmd.data0 = big_pow2;
  1573. status |=
  1574. myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
  1575. if (status) {
  1576. printk(KERN_ERR "myri10ge: %s: Couldn't set buffer sizes\n",
  1577. dev->name);
  1578. goto abort_with_rings;
  1579. }
  1580. cmd.data0 = MYRI10GE_LOWPART_TO_U32(mgp->fw_stats_bus);
  1581. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(mgp->fw_stats_bus);
  1582. cmd.data2 = sizeof(struct mcp_irq_data);
  1583. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
  1584. if (status == -ENOSYS) {
  1585. dma_addr_t bus = mgp->fw_stats_bus;
  1586. bus += offsetof(struct mcp_irq_data, send_done_count);
  1587. cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
  1588. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
  1589. status = myri10ge_send_cmd(mgp,
  1590. MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
  1591. &cmd, 0);
  1592. /* Firmware cannot support multicast without STATS_DMA_V2 */
  1593. mgp->fw_multicast_support = 0;
  1594. } else {
  1595. mgp->fw_multicast_support = 1;
  1596. }
  1597. if (status) {
  1598. printk(KERN_ERR "myri10ge: %s: Couldn't set stats DMA\n",
  1599. dev->name);
  1600. goto abort_with_rings;
  1601. }
  1602. mgp->link_state = htonl(~0U);
  1603. mgp->rdma_tags_available = 15;
  1604. netif_poll_enable(mgp->dev); /* must happen prior to any irq */
  1605. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
  1606. if (status) {
  1607. printk(KERN_ERR "myri10ge: %s: Couldn't bring up link\n",
  1608. dev->name);
  1609. goto abort_with_rings;
  1610. }
  1611. mgp->wake_queue = 0;
  1612. mgp->stop_queue = 0;
  1613. mgp->running = MYRI10GE_ETH_RUNNING;
  1614. mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
  1615. add_timer(&mgp->watchdog_timer);
  1616. netif_wake_queue(dev);
  1617. return 0;
  1618. abort_with_rings:
  1619. myri10ge_free_rings(dev);
  1620. abort_with_irq:
  1621. myri10ge_free_irq(mgp);
  1622. abort_with_nothing:
  1623. mgp->running = MYRI10GE_ETH_STOPPED;
  1624. return -ENOMEM;
  1625. }
  1626. static int myri10ge_close(struct net_device *dev)
  1627. {
  1628. struct myri10ge_priv *mgp;
  1629. struct myri10ge_cmd cmd;
  1630. int status, old_down_cnt;
  1631. mgp = netdev_priv(dev);
  1632. if (mgp->running != MYRI10GE_ETH_RUNNING)
  1633. return 0;
  1634. if (mgp->tx.req_bytes == NULL)
  1635. return 0;
  1636. del_timer_sync(&mgp->watchdog_timer);
  1637. mgp->running = MYRI10GE_ETH_STOPPING;
  1638. netif_poll_disable(mgp->dev);
  1639. netif_carrier_off(dev);
  1640. netif_stop_queue(dev);
  1641. old_down_cnt = mgp->down_cnt;
  1642. mb();
  1643. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
  1644. if (status)
  1645. printk(KERN_ERR "myri10ge: %s: Couldn't bring down link\n",
  1646. dev->name);
  1647. wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt, HZ);
  1648. if (old_down_cnt == mgp->down_cnt)
  1649. printk(KERN_ERR "myri10ge: %s never got down irq\n", dev->name);
  1650. netif_tx_disable(dev);
  1651. myri10ge_free_irq(mgp);
  1652. myri10ge_free_rings(dev);
  1653. mgp->running = MYRI10GE_ETH_STOPPED;
  1654. return 0;
  1655. }
  1656. /* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
  1657. * backwards one at a time and handle ring wraps */
  1658. static inline void
  1659. myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
  1660. struct mcp_kreq_ether_send *src, int cnt)
  1661. {
  1662. int idx, starting_slot;
  1663. starting_slot = tx->req;
  1664. while (cnt > 1) {
  1665. cnt--;
  1666. idx = (starting_slot + cnt) & tx->mask;
  1667. myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
  1668. mb();
  1669. }
  1670. }
  1671. /*
  1672. * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
  1673. * at most 32 bytes at a time, so as to avoid involving the software
  1674. * pio handler in the nic. We re-write the first segment's flags
  1675. * to mark them valid only after writing the entire chain.
  1676. */
  1677. static inline void
  1678. myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
  1679. int cnt)
  1680. {
  1681. int idx, i;
  1682. struct mcp_kreq_ether_send __iomem *dstp, *dst;
  1683. struct mcp_kreq_ether_send *srcp;
  1684. u8 last_flags;
  1685. idx = tx->req & tx->mask;
  1686. last_flags = src->flags;
  1687. src->flags = 0;
  1688. mb();
  1689. dst = dstp = &tx->lanai[idx];
  1690. srcp = src;
  1691. if ((idx + cnt) < tx->mask) {
  1692. for (i = 0; i < (cnt - 1); i += 2) {
  1693. myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
  1694. mb(); /* force write every 32 bytes */
  1695. srcp += 2;
  1696. dstp += 2;
  1697. }
  1698. } else {
  1699. /* submit all but the first request, and ensure
  1700. * that it is submitted below */
  1701. myri10ge_submit_req_backwards(tx, src, cnt);
  1702. i = 0;
  1703. }
  1704. if (i < cnt) {
  1705. /* submit the first request */
  1706. myri10ge_pio_copy(dstp, srcp, sizeof(*src));
  1707. mb(); /* barrier before setting valid flag */
  1708. }
  1709. /* re-write the last 32-bits with the valid flags */
  1710. src->flags = last_flags;
  1711. put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
  1712. tx->req += cnt;
  1713. mb();
  1714. }
  1715. static inline void
  1716. myri10ge_submit_req_wc(struct myri10ge_tx_buf *tx,
  1717. struct mcp_kreq_ether_send *src, int cnt)
  1718. {
  1719. tx->req += cnt;
  1720. mb();
  1721. while (cnt >= 4) {
  1722. myri10ge_pio_copy(tx->wc_fifo, src, 64);
  1723. mb();
  1724. src += 4;
  1725. cnt -= 4;
  1726. }
  1727. if (cnt > 0) {
  1728. /* pad it to 64 bytes. The src is 64 bytes bigger than it
  1729. * needs to be so that we don't overrun it */
  1730. myri10ge_pio_copy(tx->wc_fifo + MXGEFW_ETH_SEND_OFFSET(cnt),
  1731. src, 64);
  1732. mb();
  1733. }
  1734. }
  1735. /*
  1736. * Transmit a packet. We need to split the packet so that a single
  1737. * segment does not cross myri10ge->tx.boundary, so this makes segment
  1738. * counting tricky. So rather than try to count segments up front, we
  1739. * just give up if there are too few segments to hold a reasonably
  1740. * fragmented packet currently available. If we run
  1741. * out of segments while preparing a packet for DMA, we just linearize
  1742. * it and try again.
  1743. */
  1744. static int myri10ge_xmit(struct sk_buff *skb, struct net_device *dev)
  1745. {
  1746. struct myri10ge_priv *mgp = netdev_priv(dev);
  1747. struct mcp_kreq_ether_send *req;
  1748. struct myri10ge_tx_buf *tx = &mgp->tx;
  1749. struct skb_frag_struct *frag;
  1750. dma_addr_t bus;
  1751. u32 low;
  1752. __be32 high_swapped;
  1753. unsigned int len;
  1754. int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
  1755. u16 pseudo_hdr_offset, cksum_offset;
  1756. int cum_len, seglen, boundary, rdma_count;
  1757. u8 flags, odd_flag;
  1758. again:
  1759. req = tx->req_list;
  1760. avail = tx->mask - 1 - (tx->req - tx->done);
  1761. mss = 0;
  1762. max_segments = MXGEFW_MAX_SEND_DESC;
  1763. if (skb_is_gso(skb)) {
  1764. mss = skb_shinfo(skb)->gso_size;
  1765. max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
  1766. }
  1767. if ((unlikely(avail < max_segments))) {
  1768. /* we are out of transmit resources */
  1769. mgp->stop_queue++;
  1770. netif_stop_queue(dev);
  1771. return 1;
  1772. }
  1773. /* Setup checksum offloading, if needed */
  1774. cksum_offset = 0;
  1775. pseudo_hdr_offset = 0;
  1776. odd_flag = 0;
  1777. flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
  1778. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1779. cksum_offset = skb_transport_offset(skb);
  1780. pseudo_hdr_offset = cksum_offset + skb->csum_offset;
  1781. /* If the headers are excessively large, then we must
  1782. * fall back to a software checksum */
  1783. if (unlikely(cksum_offset > 255 || pseudo_hdr_offset > 127)) {
  1784. if (skb_checksum_help(skb))
  1785. goto drop;
  1786. cksum_offset = 0;
  1787. pseudo_hdr_offset = 0;
  1788. } else {
  1789. odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
  1790. flags |= MXGEFW_FLAGS_CKSUM;
  1791. }
  1792. }
  1793. cum_len = 0;
  1794. if (mss) { /* TSO */
  1795. /* this removes any CKSUM flag from before */
  1796. flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
  1797. /* negative cum_len signifies to the
  1798. * send loop that we are still in the
  1799. * header portion of the TSO packet.
  1800. * TSO header must be at most 134 bytes long */
  1801. cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
  1802. /* for TSO, pseudo_hdr_offset holds mss.
  1803. * The firmware figures out where to put
  1804. * the checksum by parsing the header. */
  1805. pseudo_hdr_offset = mss;
  1806. } else
  1807. /* Mark small packets, and pad out tiny packets */
  1808. if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
  1809. flags |= MXGEFW_FLAGS_SMALL;
  1810. /* pad frames to at least ETH_ZLEN bytes */
  1811. if (unlikely(skb->len < ETH_ZLEN)) {
  1812. if (skb_padto(skb, ETH_ZLEN)) {
  1813. /* The packet is gone, so we must
  1814. * return 0 */
  1815. mgp->stats.tx_dropped += 1;
  1816. return 0;
  1817. }
  1818. /* adjust the len to account for the zero pad
  1819. * so that the nic can know how long it is */
  1820. skb->len = ETH_ZLEN;
  1821. }
  1822. }
  1823. /* map the skb for DMA */
  1824. len = skb->len - skb->data_len;
  1825. idx = tx->req & tx->mask;
  1826. tx->info[idx].skb = skb;
  1827. bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1828. pci_unmap_addr_set(&tx->info[idx], bus, bus);
  1829. pci_unmap_len_set(&tx->info[idx], len, len);
  1830. frag_cnt = skb_shinfo(skb)->nr_frags;
  1831. frag_idx = 0;
  1832. count = 0;
  1833. rdma_count = 0;
  1834. /* "rdma_count" is the number of RDMAs belonging to the
  1835. * current packet BEFORE the current send request. For
  1836. * non-TSO packets, this is equal to "count".
  1837. * For TSO packets, rdma_count needs to be reset
  1838. * to 0 after a segment cut.
  1839. *
  1840. * The rdma_count field of the send request is
  1841. * the number of RDMAs of the packet starting at
  1842. * that request. For TSO send requests with one ore more cuts
  1843. * in the middle, this is the number of RDMAs starting
  1844. * after the last cut in the request. All previous
  1845. * segments before the last cut implicitly have 1 RDMA.
  1846. *
  1847. * Since the number of RDMAs is not known beforehand,
  1848. * it must be filled-in retroactively - after each
  1849. * segmentation cut or at the end of the entire packet.
  1850. */
  1851. while (1) {
  1852. /* Break the SKB or Fragment up into pieces which
  1853. * do not cross mgp->tx.boundary */
  1854. low = MYRI10GE_LOWPART_TO_U32(bus);
  1855. high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
  1856. while (len) {
  1857. u8 flags_next;
  1858. int cum_len_next;
  1859. if (unlikely(count == max_segments))
  1860. goto abort_linearize;
  1861. boundary = (low + tx->boundary) & ~(tx->boundary - 1);
  1862. seglen = boundary - low;
  1863. if (seglen > len)
  1864. seglen = len;
  1865. flags_next = flags & ~MXGEFW_FLAGS_FIRST;
  1866. cum_len_next = cum_len + seglen;
  1867. if (mss) { /* TSO */
  1868. (req - rdma_count)->rdma_count = rdma_count + 1;
  1869. if (likely(cum_len >= 0)) { /* payload */
  1870. int next_is_first, chop;
  1871. chop = (cum_len_next > mss);
  1872. cum_len_next = cum_len_next % mss;
  1873. next_is_first = (cum_len_next == 0);
  1874. flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
  1875. flags_next |= next_is_first *
  1876. MXGEFW_FLAGS_FIRST;
  1877. rdma_count |= -(chop | next_is_first);
  1878. rdma_count += chop & !next_is_first;
  1879. } else if (likely(cum_len_next >= 0)) { /* header ends */
  1880. int small;
  1881. rdma_count = -1;
  1882. cum_len_next = 0;
  1883. seglen = -cum_len;
  1884. small = (mss <= MXGEFW_SEND_SMALL_SIZE);
  1885. flags_next = MXGEFW_FLAGS_TSO_PLD |
  1886. MXGEFW_FLAGS_FIRST |
  1887. (small * MXGEFW_FLAGS_SMALL);
  1888. }
  1889. }
  1890. req->addr_high = high_swapped;
  1891. req->addr_low = htonl(low);
  1892. req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
  1893. req->pad = 0; /* complete solid 16-byte block; does this matter? */
  1894. req->rdma_count = 1;
  1895. req->length = htons(seglen);
  1896. req->cksum_offset = cksum_offset;
  1897. req->flags = flags | ((cum_len & 1) * odd_flag);
  1898. low += seglen;
  1899. len -= seglen;
  1900. cum_len = cum_len_next;
  1901. flags = flags_next;
  1902. req++;
  1903. count++;
  1904. rdma_count++;
  1905. if (unlikely(cksum_offset > seglen))
  1906. cksum_offset -= seglen;
  1907. else
  1908. cksum_offset = 0;
  1909. }
  1910. if (frag_idx == frag_cnt)
  1911. break;
  1912. /* map next fragment for DMA */
  1913. idx = (count + tx->req) & tx->mask;
  1914. frag = &skb_shinfo(skb)->frags[frag_idx];
  1915. frag_idx++;
  1916. len = frag->size;
  1917. bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
  1918. len, PCI_DMA_TODEVICE);
  1919. pci_unmap_addr_set(&tx->info[idx], bus, bus);
  1920. pci_unmap_len_set(&tx->info[idx], len, len);
  1921. }
  1922. (req - rdma_count)->rdma_count = rdma_count;
  1923. if (mss)
  1924. do {
  1925. req--;
  1926. req->flags |= MXGEFW_FLAGS_TSO_LAST;
  1927. } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
  1928. MXGEFW_FLAGS_FIRST)));
  1929. idx = ((count - 1) + tx->req) & tx->mask;
  1930. tx->info[idx].last = 1;
  1931. if (tx->wc_fifo == NULL)
  1932. myri10ge_submit_req(tx, tx->req_list, count);
  1933. else
  1934. myri10ge_submit_req_wc(tx, tx->req_list, count);
  1935. tx->pkt_start++;
  1936. if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
  1937. mgp->stop_queue++;
  1938. netif_stop_queue(dev);
  1939. }
  1940. dev->trans_start = jiffies;
  1941. return 0;
  1942. abort_linearize:
  1943. /* Free any DMA resources we've alloced and clear out the skb
  1944. * slot so as to not trip up assertions, and to avoid a
  1945. * double-free if linearizing fails */
  1946. last_idx = (idx + 1) & tx->mask;
  1947. idx = tx->req & tx->mask;
  1948. tx->info[idx].skb = NULL;
  1949. do {
  1950. len = pci_unmap_len(&tx->info[idx], len);
  1951. if (len) {
  1952. if (tx->info[idx].skb != NULL)
  1953. pci_unmap_single(mgp->pdev,
  1954. pci_unmap_addr(&tx->info[idx],
  1955. bus), len,
  1956. PCI_DMA_TODEVICE);
  1957. else
  1958. pci_unmap_page(mgp->pdev,
  1959. pci_unmap_addr(&tx->info[idx],
  1960. bus), len,
  1961. PCI_DMA_TODEVICE);
  1962. pci_unmap_len_set(&tx->info[idx], len, 0);
  1963. tx->info[idx].skb = NULL;
  1964. }
  1965. idx = (idx + 1) & tx->mask;
  1966. } while (idx != last_idx);
  1967. if (skb_is_gso(skb)) {
  1968. printk(KERN_ERR
  1969. "myri10ge: %s: TSO but wanted to linearize?!?!?\n",
  1970. mgp->dev->name);
  1971. goto drop;
  1972. }
  1973. if (skb_linearize(skb))
  1974. goto drop;
  1975. mgp->tx_linearized++;
  1976. goto again;
  1977. drop:
  1978. dev_kfree_skb_any(skb);
  1979. mgp->stats.tx_dropped += 1;
  1980. return 0;
  1981. }
  1982. static struct net_device_stats *myri10ge_get_stats(struct net_device *dev)
  1983. {
  1984. struct myri10ge_priv *mgp = netdev_priv(dev);
  1985. return &mgp->stats;
  1986. }
  1987. static void myri10ge_set_multicast_list(struct net_device *dev)
  1988. {
  1989. struct myri10ge_cmd cmd;
  1990. struct myri10ge_priv *mgp;
  1991. struct dev_mc_list *mc_list;
  1992. __be32 data[2] = { 0, 0 };
  1993. int err;
  1994. mgp = netdev_priv(dev);
  1995. /* can be called from atomic contexts,
  1996. * pass 1 to force atomicity in myri10ge_send_cmd() */
  1997. myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
  1998. /* This firmware is known to not support multicast */
  1999. if (!mgp->fw_multicast_support)
  2000. return;
  2001. /* Disable multicast filtering */
  2002. err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
  2003. if (err != 0) {
  2004. printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_ENABLE_ALLMULTI,"
  2005. " error status: %d\n", dev->name, err);
  2006. goto abort;
  2007. }
  2008. if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
  2009. /* request to disable multicast filtering, so quit here */
  2010. return;
  2011. }
  2012. /* Flush the filters */
  2013. err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
  2014. &cmd, 1);
  2015. if (err != 0) {
  2016. printk(KERN_ERR
  2017. "myri10ge: %s: Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS"
  2018. ", error status: %d\n", dev->name, err);
  2019. goto abort;
  2020. }
  2021. /* Walk the multicast list, and add each address */
  2022. for (mc_list = dev->mc_list; mc_list != NULL; mc_list = mc_list->next) {
  2023. memcpy(data, &mc_list->dmi_addr, 6);
  2024. cmd.data0 = ntohl(data[0]);
  2025. cmd.data1 = ntohl(data[1]);
  2026. err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
  2027. &cmd, 1);
  2028. if (err != 0) {
  2029. printk(KERN_ERR "myri10ge: %s: Failed "
  2030. "MXGEFW_JOIN_MULTICAST_GROUP, error status:"
  2031. "%d\t", dev->name, err);
  2032. printk(KERN_ERR "MAC %02x:%02x:%02x:%02x:%02x:%02x\n",
  2033. ((unsigned char *)&mc_list->dmi_addr)[0],
  2034. ((unsigned char *)&mc_list->dmi_addr)[1],
  2035. ((unsigned char *)&mc_list->dmi_addr)[2],
  2036. ((unsigned char *)&mc_list->dmi_addr)[3],
  2037. ((unsigned char *)&mc_list->dmi_addr)[4],
  2038. ((unsigned char *)&mc_list->dmi_addr)[5]
  2039. );
  2040. goto abort;
  2041. }
  2042. }
  2043. /* Enable multicast filtering */
  2044. err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
  2045. if (err != 0) {
  2046. printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_DISABLE_ALLMULTI,"
  2047. "error status: %d\n", dev->name, err);
  2048. goto abort;
  2049. }
  2050. return;
  2051. abort:
  2052. return;
  2053. }
  2054. static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
  2055. {
  2056. struct sockaddr *sa = addr;
  2057. struct myri10ge_priv *mgp = netdev_priv(dev);
  2058. int status;
  2059. if (!is_valid_ether_addr(sa->sa_data))
  2060. return -EADDRNOTAVAIL;
  2061. status = myri10ge_update_mac_address(mgp, sa->sa_data);
  2062. if (status != 0) {
  2063. printk(KERN_ERR
  2064. "myri10ge: %s: changing mac address failed with %d\n",
  2065. dev->name, status);
  2066. return status;
  2067. }
  2068. /* change the dev structure */
  2069. memcpy(dev->dev_addr, sa->sa_data, 6);
  2070. return 0;
  2071. }
  2072. static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
  2073. {
  2074. struct myri10ge_priv *mgp = netdev_priv(dev);
  2075. int error = 0;
  2076. if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
  2077. printk(KERN_ERR "myri10ge: %s: new mtu (%d) is not valid\n",
  2078. dev->name, new_mtu);
  2079. return -EINVAL;
  2080. }
  2081. printk(KERN_INFO "%s: changing mtu from %d to %d\n",
  2082. dev->name, dev->mtu, new_mtu);
  2083. if (mgp->running) {
  2084. /* if we change the mtu on an active device, we must
  2085. * reset the device so the firmware sees the change */
  2086. myri10ge_close(dev);
  2087. dev->mtu = new_mtu;
  2088. myri10ge_open(dev);
  2089. } else
  2090. dev->mtu = new_mtu;
  2091. return error;
  2092. }
  2093. /*
  2094. * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
  2095. * Only do it if the bridge is a root port since we don't want to disturb
  2096. * any other device, except if forced with myri10ge_ecrc_enable > 1.
  2097. */
  2098. static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
  2099. {
  2100. struct pci_dev *bridge = mgp->pdev->bus->self;
  2101. struct device *dev = &mgp->pdev->dev;
  2102. unsigned cap;
  2103. unsigned err_cap;
  2104. u16 val;
  2105. u8 ext_type;
  2106. int ret;
  2107. if (!myri10ge_ecrc_enable || !bridge)
  2108. return;
  2109. /* check that the bridge is a root port */
  2110. cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
  2111. pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
  2112. ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
  2113. if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
  2114. if (myri10ge_ecrc_enable > 1) {
  2115. struct pci_dev *old_bridge = bridge;
  2116. /* Walk the hierarchy up to the root port
  2117. * where ECRC has to be enabled */
  2118. do {
  2119. bridge = bridge->bus->self;
  2120. if (!bridge) {
  2121. dev_err(dev,
  2122. "Failed to find root port"
  2123. " to force ECRC\n");
  2124. return;
  2125. }
  2126. cap =
  2127. pci_find_capability(bridge, PCI_CAP_ID_EXP);
  2128. pci_read_config_word(bridge,
  2129. cap + PCI_CAP_FLAGS, &val);
  2130. ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
  2131. } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
  2132. dev_info(dev,
  2133. "Forcing ECRC on non-root port %s"
  2134. " (enabling on root port %s)\n",
  2135. pci_name(old_bridge), pci_name(bridge));
  2136. } else {
  2137. dev_err(dev,
  2138. "Not enabling ECRC on non-root port %s\n",
  2139. pci_name(bridge));
  2140. return;
  2141. }
  2142. }
  2143. cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
  2144. if (!cap)
  2145. return;
  2146. ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
  2147. if (ret) {
  2148. dev_err(dev, "failed reading ext-conf-space of %s\n",
  2149. pci_name(bridge));
  2150. dev_err(dev, "\t pci=nommconf in use? "
  2151. "or buggy/incomplete/absent ACPI MCFG attr?\n");
  2152. return;
  2153. }
  2154. if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
  2155. return;
  2156. err_cap |= PCI_ERR_CAP_ECRC_GENE;
  2157. pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
  2158. dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
  2159. mgp->tx.boundary = 4096;
  2160. mgp->fw_name = myri10ge_fw_aligned;
  2161. }
  2162. /*
  2163. * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
  2164. * when the PCI-E Completion packets are aligned on an 8-byte
  2165. * boundary. Some PCI-E chip sets always align Completion packets; on
  2166. * the ones that do not, the alignment can be enforced by enabling
  2167. * ECRC generation (if supported).
  2168. *
  2169. * When PCI-E Completion packets are not aligned, it is actually more
  2170. * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
  2171. *
  2172. * If the driver can neither enable ECRC nor verify that it has
  2173. * already been enabled, then it must use a firmware image which works
  2174. * around unaligned completion packets (myri10ge_ethp_z8e.dat), and it
  2175. * should also ensure that it never gives the device a Read-DMA which is
  2176. * larger than 2KB by setting the tx.boundary to 2KB. If ECRC is
  2177. * enabled, then the driver should use the aligned (myri10ge_eth_z8e.dat)
  2178. * firmware image, and set tx.boundary to 4KB.
  2179. */
  2180. #define PCI_DEVICE_ID_INTEL_E5000_PCIE23 0x25f7
  2181. #define PCI_DEVICE_ID_INTEL_E5000_PCIE47 0x25fa
  2182. #define PCI_DEVICE_ID_INTEL_6300ESB_PCIEE1 0x3510
  2183. #define PCI_DEVICE_ID_INTEL_6300ESB_PCIEE4 0x351b
  2184. #define PCI_DEVICE_ID_INTEL_E3000_PCIE 0x2779
  2185. #define PCI_DEVICE_ID_INTEL_E3010_PCIE 0x277a
  2186. #define PCI_DEVICE_ID_SERVERWORKS_HT2100_PCIE_FIRST 0x140
  2187. #define PCI_DEVICE_ID_SERVERWORKS_HT2100_PCIE_LAST 0x142
  2188. static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
  2189. {
  2190. struct pci_dev *bridge = mgp->pdev->bus->self;
  2191. mgp->tx.boundary = 2048;
  2192. mgp->fw_name = myri10ge_fw_unaligned;
  2193. if (myri10ge_force_firmware == 0) {
  2194. int link_width, exp_cap;
  2195. u16 lnk;
  2196. exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
  2197. pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  2198. link_width = (lnk >> 4) & 0x3f;
  2199. myri10ge_enable_ecrc(mgp);
  2200. /* Check to see if Link is less than 8 or if the
  2201. * upstream bridge is known to provide aligned
  2202. * completions */
  2203. if (link_width < 8) {
  2204. dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
  2205. link_width);
  2206. mgp->tx.boundary = 4096;
  2207. mgp->fw_name = myri10ge_fw_aligned;
  2208. } else if (bridge &&
  2209. /* ServerWorks HT2000/HT1000 */
  2210. ((bridge->vendor == PCI_VENDOR_ID_SERVERWORKS
  2211. && bridge->device ==
  2212. PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE)
  2213. /* ServerWorks HT2100 */
  2214. || (bridge->vendor == PCI_VENDOR_ID_SERVERWORKS
  2215. && bridge->device >=
  2216. PCI_DEVICE_ID_SERVERWORKS_HT2100_PCIE_FIRST
  2217. && bridge->device <=
  2218. PCI_DEVICE_ID_SERVERWORKS_HT2100_PCIE_LAST)
  2219. /* All Intel E3000/E3010 PCIE ports */
  2220. || (bridge->vendor == PCI_VENDOR_ID_INTEL
  2221. && (bridge->device ==
  2222. PCI_DEVICE_ID_INTEL_E3000_PCIE
  2223. || bridge->device ==
  2224. PCI_DEVICE_ID_INTEL_E3010_PCIE))
  2225. /* All Intel 6310/6311/6321ESB PCIE ports */
  2226. || (bridge->vendor == PCI_VENDOR_ID_INTEL
  2227. && bridge->device >=
  2228. PCI_DEVICE_ID_INTEL_6300ESB_PCIEE1
  2229. && bridge->device <=
  2230. PCI_DEVICE_ID_INTEL_6300ESB_PCIEE4)
  2231. /* All Intel E5000 PCIE ports */
  2232. || (bridge->vendor == PCI_VENDOR_ID_INTEL
  2233. && bridge->device >=
  2234. PCI_DEVICE_ID_INTEL_E5000_PCIE23
  2235. && bridge->device <=
  2236. PCI_DEVICE_ID_INTEL_E5000_PCIE47))) {
  2237. dev_info(&mgp->pdev->dev,
  2238. "Assuming aligned completions (0x%x:0x%x)\n",
  2239. bridge->vendor, bridge->device);
  2240. mgp->tx.boundary = 4096;
  2241. mgp->fw_name = myri10ge_fw_aligned;
  2242. } else if (bridge &&
  2243. bridge->vendor == PCI_VENDOR_ID_SGI &&
  2244. bridge->device == 0x4002 /* TIOCE pcie-port */ ) {
  2245. /* this pcie bridge does not support 4K rdma request */
  2246. mgp->tx.boundary = 2048;
  2247. mgp->fw_name = myri10ge_fw_aligned;
  2248. }
  2249. } else {
  2250. if (myri10ge_force_firmware == 1) {
  2251. dev_info(&mgp->pdev->dev,
  2252. "Assuming aligned completions (forced)\n");
  2253. mgp->tx.boundary = 4096;
  2254. mgp->fw_name = myri10ge_fw_aligned;
  2255. } else {
  2256. dev_info(&mgp->pdev->dev,
  2257. "Assuming unaligned completions (forced)\n");
  2258. mgp->tx.boundary = 2048;
  2259. mgp->fw_name = myri10ge_fw_unaligned;
  2260. }
  2261. }
  2262. if (myri10ge_fw_name != NULL) {
  2263. dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
  2264. myri10ge_fw_name);
  2265. mgp->fw_name = myri10ge_fw_name;
  2266. }
  2267. }
  2268. #ifdef CONFIG_PM
  2269. static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
  2270. {
  2271. struct myri10ge_priv *mgp;
  2272. struct net_device *netdev;
  2273. mgp = pci_get_drvdata(pdev);
  2274. if (mgp == NULL)
  2275. return -EINVAL;
  2276. netdev = mgp->dev;
  2277. netif_device_detach(netdev);
  2278. if (netif_running(netdev)) {
  2279. printk(KERN_INFO "myri10ge: closing %s\n", netdev->name);
  2280. rtnl_lock();
  2281. myri10ge_close(netdev);
  2282. rtnl_unlock();
  2283. }
  2284. myri10ge_dummy_rdma(mgp, 0);
  2285. pci_save_state(pdev);
  2286. pci_disable_device(pdev);
  2287. return pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2288. }
  2289. static int myri10ge_resume(struct pci_dev *pdev)
  2290. {
  2291. struct myri10ge_priv *mgp;
  2292. struct net_device *netdev;
  2293. int status;
  2294. u16 vendor;
  2295. mgp = pci_get_drvdata(pdev);
  2296. if (mgp == NULL)
  2297. return -EINVAL;
  2298. netdev = mgp->dev;
  2299. pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
  2300. msleep(5); /* give card time to respond */
  2301. pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
  2302. if (vendor == 0xffff) {
  2303. printk(KERN_ERR "myri10ge: %s: device disappeared!\n",
  2304. mgp->dev->name);
  2305. return -EIO;
  2306. }
  2307. status = pci_restore_state(pdev);
  2308. if (status)
  2309. return status;
  2310. status = pci_enable_device(pdev);
  2311. if (status) {
  2312. dev_err(&pdev->dev, "failed to enable device\n");
  2313. return status;
  2314. }
  2315. pci_set_master(pdev);
  2316. myri10ge_reset(mgp);
  2317. myri10ge_dummy_rdma(mgp, 1);
  2318. /* Save configuration space to be restored if the
  2319. * nic resets due to a parity error */
  2320. pci_save_state(pdev);
  2321. if (netif_running(netdev)) {
  2322. rtnl_lock();
  2323. status = myri10ge_open(netdev);
  2324. rtnl_unlock();
  2325. if (status != 0)
  2326. goto abort_with_enabled;
  2327. }
  2328. netif_device_attach(netdev);
  2329. return 0;
  2330. abort_with_enabled:
  2331. pci_disable_device(pdev);
  2332. return -EIO;
  2333. }
  2334. #endif /* CONFIG_PM */
  2335. static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
  2336. {
  2337. struct pci_dev *pdev = mgp->pdev;
  2338. int vs = mgp->vendor_specific_offset;
  2339. u32 reboot;
  2340. /*enter read32 mode */
  2341. pci_write_config_byte(pdev, vs + 0x10, 0x3);
  2342. /*read REBOOT_STATUS (0xfffffff0) */
  2343. pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
  2344. pci_read_config_dword(pdev, vs + 0x14, &reboot);
  2345. return reboot;
  2346. }
  2347. /*
  2348. * This watchdog is used to check whether the board has suffered
  2349. * from a parity error and needs to be recovered.
  2350. */
  2351. static void myri10ge_watchdog(struct work_struct *work)
  2352. {
  2353. struct myri10ge_priv *mgp =
  2354. container_of(work, struct myri10ge_priv, watchdog_work);
  2355. u32 reboot;
  2356. int status;
  2357. u16 cmd, vendor;
  2358. mgp->watchdog_resets++;
  2359. pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
  2360. if ((cmd & PCI_COMMAND_MASTER) == 0) {
  2361. /* Bus master DMA disabled? Check to see
  2362. * if the card rebooted due to a parity error
  2363. * For now, just report it */
  2364. reboot = myri10ge_read_reboot(mgp);
  2365. printk(KERN_ERR
  2366. "myri10ge: %s: NIC rebooted (0x%x), resetting\n",
  2367. mgp->dev->name, reboot);
  2368. /*
  2369. * A rebooted nic will come back with config space as
  2370. * it was after power was applied to PCIe bus.
  2371. * Attempt to restore config space which was saved
  2372. * when the driver was loaded, or the last time the
  2373. * nic was resumed from power saving mode.
  2374. */
  2375. pci_restore_state(mgp->pdev);
  2376. /* save state again for accounting reasons */
  2377. pci_save_state(mgp->pdev);
  2378. } else {
  2379. /* if we get back -1's from our slot, perhaps somebody
  2380. * powered off our card. Don't try to reset it in
  2381. * this case */
  2382. if (cmd == 0xffff) {
  2383. pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
  2384. if (vendor == 0xffff) {
  2385. printk(KERN_ERR
  2386. "myri10ge: %s: device disappeared!\n",
  2387. mgp->dev->name);
  2388. return;
  2389. }
  2390. }
  2391. /* Perhaps it is a software error. Try to reset */
  2392. printk(KERN_ERR "myri10ge: %s: device timeout, resetting\n",
  2393. mgp->dev->name);
  2394. printk(KERN_INFO "myri10ge: %s: %d %d %d %d %d\n",
  2395. mgp->dev->name, mgp->tx.req, mgp->tx.done,
  2396. mgp->tx.pkt_start, mgp->tx.pkt_done,
  2397. (int)ntohl(mgp->fw_stats->send_done_count));
  2398. msleep(2000);
  2399. printk(KERN_INFO "myri10ge: %s: %d %d %d %d %d\n",
  2400. mgp->dev->name, mgp->tx.req, mgp->tx.done,
  2401. mgp->tx.pkt_start, mgp->tx.pkt_done,
  2402. (int)ntohl(mgp->fw_stats->send_done_count));
  2403. }
  2404. rtnl_lock();
  2405. myri10ge_close(mgp->dev);
  2406. status = myri10ge_load_firmware(mgp);
  2407. if (status != 0)
  2408. printk(KERN_ERR "myri10ge: %s: failed to load firmware\n",
  2409. mgp->dev->name);
  2410. else
  2411. myri10ge_open(mgp->dev);
  2412. rtnl_unlock();
  2413. }
  2414. /*
  2415. * We use our own timer routine rather than relying upon
  2416. * netdev->tx_timeout because we have a very large hardware transmit
  2417. * queue. Due to the large queue, the netdev->tx_timeout function
  2418. * cannot detect a NIC with a parity error in a timely fashion if the
  2419. * NIC is lightly loaded.
  2420. */
  2421. static void myri10ge_watchdog_timer(unsigned long arg)
  2422. {
  2423. struct myri10ge_priv *mgp;
  2424. mgp = (struct myri10ge_priv *)arg;
  2425. if (mgp->rx_small.watchdog_needed) {
  2426. myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
  2427. mgp->small_bytes + MXGEFW_PAD, 1);
  2428. if (mgp->rx_small.fill_cnt - mgp->rx_small.cnt >=
  2429. myri10ge_fill_thresh)
  2430. mgp->rx_small.watchdog_needed = 0;
  2431. }
  2432. if (mgp->rx_big.watchdog_needed) {
  2433. myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 1);
  2434. if (mgp->rx_big.fill_cnt - mgp->rx_big.cnt >=
  2435. myri10ge_fill_thresh)
  2436. mgp->rx_big.watchdog_needed = 0;
  2437. }
  2438. if (mgp->tx.req != mgp->tx.done &&
  2439. mgp->tx.done == mgp->watchdog_tx_done &&
  2440. mgp->watchdog_tx_req != mgp->watchdog_tx_done)
  2441. /* nic seems like it might be stuck.. */
  2442. schedule_work(&mgp->watchdog_work);
  2443. else
  2444. /* rearm timer */
  2445. mod_timer(&mgp->watchdog_timer,
  2446. jiffies + myri10ge_watchdog_timeout * HZ);
  2447. mgp->watchdog_tx_done = mgp->tx.done;
  2448. mgp->watchdog_tx_req = mgp->tx.req;
  2449. }
  2450. static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  2451. {
  2452. struct net_device *netdev;
  2453. struct myri10ge_priv *mgp;
  2454. struct device *dev = &pdev->dev;
  2455. size_t bytes;
  2456. int i;
  2457. int status = -ENXIO;
  2458. int cap;
  2459. int dac_enabled;
  2460. u16 val;
  2461. netdev = alloc_etherdev(sizeof(*mgp));
  2462. if (netdev == NULL) {
  2463. dev_err(dev, "Could not allocate ethernet device\n");
  2464. return -ENOMEM;
  2465. }
  2466. mgp = netdev_priv(netdev);
  2467. memset(mgp, 0, sizeof(*mgp));
  2468. mgp->dev = netdev;
  2469. mgp->pdev = pdev;
  2470. mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
  2471. mgp->pause = myri10ge_flow_control;
  2472. mgp->intr_coal_delay = myri10ge_intr_coal_delay;
  2473. mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
  2474. init_waitqueue_head(&mgp->down_wq);
  2475. if (pci_enable_device(pdev)) {
  2476. dev_err(&pdev->dev, "pci_enable_device call failed\n");
  2477. status = -ENODEV;
  2478. goto abort_with_netdev;
  2479. }
  2480. myri10ge_select_firmware(mgp);
  2481. /* Find the vendor-specific cap so we can check
  2482. * the reboot register later on */
  2483. mgp->vendor_specific_offset
  2484. = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
  2485. /* Set our max read request to 4KB */
  2486. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2487. if (cap < 64) {
  2488. dev_err(&pdev->dev, "Bad PCI_CAP_ID_EXP location %d\n", cap);
  2489. goto abort_with_netdev;
  2490. }
  2491. status = pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &val);
  2492. if (status != 0) {
  2493. dev_err(&pdev->dev, "Error %d reading PCI_EXP_DEVCTL\n",
  2494. status);
  2495. goto abort_with_netdev;
  2496. }
  2497. val = (val & ~PCI_EXP_DEVCTL_READRQ) | (5 << 12);
  2498. status = pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, val);
  2499. if (status != 0) {
  2500. dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
  2501. status);
  2502. goto abort_with_netdev;
  2503. }
  2504. pci_set_master(pdev);
  2505. dac_enabled = 1;
  2506. status = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  2507. if (status != 0) {
  2508. dac_enabled = 0;
  2509. dev_err(&pdev->dev,
  2510. "64-bit pci address mask was refused, trying 32-bit");
  2511. status = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2512. }
  2513. if (status != 0) {
  2514. dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
  2515. goto abort_with_netdev;
  2516. }
  2517. mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
  2518. &mgp->cmd_bus, GFP_KERNEL);
  2519. if (mgp->cmd == NULL)
  2520. goto abort_with_netdev;
  2521. mgp->fw_stats = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
  2522. &mgp->fw_stats_bus, GFP_KERNEL);
  2523. if (mgp->fw_stats == NULL)
  2524. goto abort_with_cmd;
  2525. mgp->board_span = pci_resource_len(pdev, 0);
  2526. mgp->iomem_base = pci_resource_start(pdev, 0);
  2527. mgp->mtrr = -1;
  2528. mgp->wc_enabled = 0;
  2529. #ifdef CONFIG_MTRR
  2530. mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
  2531. MTRR_TYPE_WRCOMB, 1);
  2532. if (mgp->mtrr >= 0)
  2533. mgp->wc_enabled = 1;
  2534. #endif
  2535. /* Hack. need to get rid of these magic numbers */
  2536. mgp->sram_size =
  2537. 2 * 1024 * 1024 - (2 * (48 * 1024) + (32 * 1024)) - 0x100;
  2538. if (mgp->sram_size > mgp->board_span) {
  2539. dev_err(&pdev->dev, "board span %ld bytes too small\n",
  2540. mgp->board_span);
  2541. goto abort_with_wc;
  2542. }
  2543. mgp->sram = ioremap(mgp->iomem_base, mgp->board_span);
  2544. if (mgp->sram == NULL) {
  2545. dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
  2546. mgp->board_span, mgp->iomem_base);
  2547. status = -ENXIO;
  2548. goto abort_with_wc;
  2549. }
  2550. memcpy_fromio(mgp->eeprom_strings,
  2551. mgp->sram + mgp->sram_size - MYRI10GE_EEPROM_STRINGS_SIZE,
  2552. MYRI10GE_EEPROM_STRINGS_SIZE);
  2553. memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
  2554. status = myri10ge_read_mac_addr(mgp);
  2555. if (status)
  2556. goto abort_with_ioremap;
  2557. for (i = 0; i < ETH_ALEN; i++)
  2558. netdev->dev_addr[i] = mgp->mac_addr[i];
  2559. /* allocate rx done ring */
  2560. bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
  2561. mgp->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
  2562. &mgp->rx_done.bus, GFP_KERNEL);
  2563. if (mgp->rx_done.entry == NULL)
  2564. goto abort_with_ioremap;
  2565. memset(mgp->rx_done.entry, 0, bytes);
  2566. status = myri10ge_load_firmware(mgp);
  2567. if (status != 0) {
  2568. dev_err(&pdev->dev, "failed to load firmware\n");
  2569. goto abort_with_rx_done;
  2570. }
  2571. status = myri10ge_reset(mgp);
  2572. if (status != 0) {
  2573. dev_err(&pdev->dev, "failed reset\n");
  2574. goto abort_with_firmware;
  2575. }
  2576. pci_set_drvdata(pdev, mgp);
  2577. if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
  2578. myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
  2579. if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
  2580. myri10ge_initial_mtu = 68;
  2581. netdev->mtu = myri10ge_initial_mtu;
  2582. netdev->open = myri10ge_open;
  2583. netdev->stop = myri10ge_close;
  2584. netdev->hard_start_xmit = myri10ge_xmit;
  2585. netdev->get_stats = myri10ge_get_stats;
  2586. netdev->base_addr = mgp->iomem_base;
  2587. netdev->change_mtu = myri10ge_change_mtu;
  2588. netdev->set_multicast_list = myri10ge_set_multicast_list;
  2589. netdev->set_mac_address = myri10ge_set_mac_address;
  2590. netdev->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
  2591. if (dac_enabled)
  2592. netdev->features |= NETIF_F_HIGHDMA;
  2593. netdev->poll = myri10ge_poll;
  2594. netdev->weight = myri10ge_napi_weight;
  2595. /* make sure we can get an irq, and that MSI can be
  2596. * setup (if available). Also ensure netdev->irq
  2597. * is set to correct value if MSI is enabled */
  2598. status = myri10ge_request_irq(mgp);
  2599. if (status != 0)
  2600. goto abort_with_firmware;
  2601. netdev->irq = pdev->irq;
  2602. myri10ge_free_irq(mgp);
  2603. /* Save configuration space to be restored if the
  2604. * nic resets due to a parity error */
  2605. pci_save_state(pdev);
  2606. /* Setup the watchdog timer */
  2607. setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
  2608. (unsigned long)mgp);
  2609. SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
  2610. INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
  2611. status = register_netdev(netdev);
  2612. if (status != 0) {
  2613. dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
  2614. goto abort_with_state;
  2615. }
  2616. dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
  2617. (mgp->msi_enabled ? "MSI" : "xPIC"),
  2618. netdev->irq, mgp->tx.boundary, mgp->fw_name,
  2619. (mgp->wc_enabled ? "Enabled" : "Disabled"));
  2620. return 0;
  2621. abort_with_state:
  2622. pci_restore_state(pdev);
  2623. abort_with_firmware:
  2624. myri10ge_dummy_rdma(mgp, 0);
  2625. abort_with_rx_done:
  2626. bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
  2627. dma_free_coherent(&pdev->dev, bytes,
  2628. mgp->rx_done.entry, mgp->rx_done.bus);
  2629. abort_with_ioremap:
  2630. iounmap(mgp->sram);
  2631. abort_with_wc:
  2632. #ifdef CONFIG_MTRR
  2633. if (mgp->mtrr >= 0)
  2634. mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
  2635. #endif
  2636. dma_free_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
  2637. mgp->fw_stats, mgp->fw_stats_bus);
  2638. abort_with_cmd:
  2639. dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
  2640. mgp->cmd, mgp->cmd_bus);
  2641. abort_with_netdev:
  2642. free_netdev(netdev);
  2643. return status;
  2644. }
  2645. /*
  2646. * myri10ge_remove
  2647. *
  2648. * Does what is necessary to shutdown one Myrinet device. Called
  2649. * once for each Myrinet card by the kernel when a module is
  2650. * unloaded.
  2651. */
  2652. static void myri10ge_remove(struct pci_dev *pdev)
  2653. {
  2654. struct myri10ge_priv *mgp;
  2655. struct net_device *netdev;
  2656. size_t bytes;
  2657. mgp = pci_get_drvdata(pdev);
  2658. if (mgp == NULL)
  2659. return;
  2660. flush_scheduled_work();
  2661. netdev = mgp->dev;
  2662. unregister_netdev(netdev);
  2663. myri10ge_dummy_rdma(mgp, 0);
  2664. /* avoid a memory leak */
  2665. pci_restore_state(pdev);
  2666. bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
  2667. dma_free_coherent(&pdev->dev, bytes,
  2668. mgp->rx_done.entry, mgp->rx_done.bus);
  2669. iounmap(mgp->sram);
  2670. #ifdef CONFIG_MTRR
  2671. if (mgp->mtrr >= 0)
  2672. mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
  2673. #endif
  2674. dma_free_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
  2675. mgp->fw_stats, mgp->fw_stats_bus);
  2676. dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
  2677. mgp->cmd, mgp->cmd_bus);
  2678. free_netdev(netdev);
  2679. pci_set_drvdata(pdev, NULL);
  2680. }
  2681. #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
  2682. static struct pci_device_id myri10ge_pci_tbl[] = {
  2683. {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
  2684. {0},
  2685. };
  2686. static struct pci_driver myri10ge_driver = {
  2687. .name = "myri10ge",
  2688. .probe = myri10ge_probe,
  2689. .remove = myri10ge_remove,
  2690. .id_table = myri10ge_pci_tbl,
  2691. #ifdef CONFIG_PM
  2692. .suspend = myri10ge_suspend,
  2693. .resume = myri10ge_resume,
  2694. #endif
  2695. };
  2696. static __init int myri10ge_init_module(void)
  2697. {
  2698. printk(KERN_INFO "%s: Version %s\n", myri10ge_driver.name,
  2699. MYRI10GE_VERSION_STR);
  2700. return pci_register_driver(&myri10ge_driver);
  2701. }
  2702. module_init(myri10ge_init_module);
  2703. static __exit void myri10ge_cleanup_module(void)
  2704. {
  2705. pci_unregister_driver(&myri10ge_driver);
  2706. }
  2707. module_exit(myri10ge_cleanup_module);