omap_hwmod_2430_data.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357
  1. /*
  2. * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * XXX handle crossbar/shared link difference for L3?
  12. * XXX these should be marked initdata for multi-OMAP kernels
  13. */
  14. #include <plat/omap_hwmod.h>
  15. #include <mach/irqs.h>
  16. #include <plat/cpu.h>
  17. #include <plat/dma.h>
  18. #include <plat/serial.h>
  19. #include <plat/i2c.h>
  20. #include <plat/gpio.h>
  21. #include <plat/mcbsp.h>
  22. #include <plat/mcspi.h>
  23. #include <plat/dmtimer.h>
  24. #include <plat/mmc.h>
  25. #include <plat/l3_2xxx.h>
  26. #include "omap_hwmod_common_data.h"
  27. #include "prm-regbits-24xx.h"
  28. #include "cm-regbits-24xx.h"
  29. #include "wd_timer.h"
  30. /*
  31. * OMAP2430 hardware module integration data
  32. *
  33. * ALl of the data in this section should be autogeneratable from the
  34. * TI hardware database or other technical documentation. Data that
  35. * is driver-specific or driver-kernel integration-specific belongs
  36. * elsewhere.
  37. */
  38. static struct omap_hwmod omap2430_mpu_hwmod;
  39. static struct omap_hwmod omap2430_iva_hwmod;
  40. static struct omap_hwmod omap2430_l3_main_hwmod;
  41. static struct omap_hwmod omap2430_l4_core_hwmod;
  42. static struct omap_hwmod omap2430_dss_core_hwmod;
  43. static struct omap_hwmod omap2430_dss_dispc_hwmod;
  44. static struct omap_hwmod omap2430_dss_rfbi_hwmod;
  45. static struct omap_hwmod omap2430_dss_venc_hwmod;
  46. static struct omap_hwmod omap2430_wd_timer2_hwmod;
  47. static struct omap_hwmod omap2430_gpio1_hwmod;
  48. static struct omap_hwmod omap2430_gpio2_hwmod;
  49. static struct omap_hwmod omap2430_gpio3_hwmod;
  50. static struct omap_hwmod omap2430_gpio4_hwmod;
  51. static struct omap_hwmod omap2430_gpio5_hwmod;
  52. static struct omap_hwmod omap2430_dma_system_hwmod;
  53. static struct omap_hwmod omap2430_mcbsp1_hwmod;
  54. static struct omap_hwmod omap2430_mcbsp2_hwmod;
  55. static struct omap_hwmod omap2430_mcbsp3_hwmod;
  56. static struct omap_hwmod omap2430_mcbsp4_hwmod;
  57. static struct omap_hwmod omap2430_mcbsp5_hwmod;
  58. static struct omap_hwmod omap2430_mcspi1_hwmod;
  59. static struct omap_hwmod omap2430_mcspi2_hwmod;
  60. static struct omap_hwmod omap2430_mcspi3_hwmod;
  61. static struct omap_hwmod omap2430_mmc1_hwmod;
  62. static struct omap_hwmod omap2430_mmc2_hwmod;
  63. /* L3 -> L4_CORE interface */
  64. static struct omap_hwmod_ocp_if omap2430_l3_main__l4_core = {
  65. .master = &omap2430_l3_main_hwmod,
  66. .slave = &omap2430_l4_core_hwmod,
  67. .user = OCP_USER_MPU | OCP_USER_SDMA,
  68. };
  69. /* MPU -> L3 interface */
  70. static struct omap_hwmod_ocp_if omap2430_mpu__l3_main = {
  71. .master = &omap2430_mpu_hwmod,
  72. .slave = &omap2430_l3_main_hwmod,
  73. .user = OCP_USER_MPU,
  74. };
  75. /* Slave interfaces on the L3 interconnect */
  76. static struct omap_hwmod_ocp_if *omap2430_l3_main_slaves[] = {
  77. &omap2430_mpu__l3_main,
  78. };
  79. /* DSS -> l3 */
  80. static struct omap_hwmod_ocp_if omap2430_dss__l3 = {
  81. .master = &omap2430_dss_core_hwmod,
  82. .slave = &omap2430_l3_main_hwmod,
  83. .fw = {
  84. .omap2 = {
  85. .l3_perm_bit = OMAP2_L3_CORE_FW_CONNID_DSS,
  86. .flags = OMAP_FIREWALL_L3,
  87. }
  88. },
  89. .user = OCP_USER_MPU | OCP_USER_SDMA,
  90. };
  91. /* Master interfaces on the L3 interconnect */
  92. static struct omap_hwmod_ocp_if *omap2430_l3_main_masters[] = {
  93. &omap2430_l3_main__l4_core,
  94. };
  95. /* L3 */
  96. static struct omap_hwmod omap2430_l3_main_hwmod = {
  97. .name = "l3_main",
  98. .class = &l3_hwmod_class,
  99. .masters = omap2430_l3_main_masters,
  100. .masters_cnt = ARRAY_SIZE(omap2430_l3_main_masters),
  101. .slaves = omap2430_l3_main_slaves,
  102. .slaves_cnt = ARRAY_SIZE(omap2430_l3_main_slaves),
  103. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  104. .flags = HWMOD_NO_IDLEST,
  105. };
  106. static struct omap_hwmod omap2430_l4_wkup_hwmod;
  107. static struct omap_hwmod omap2430_uart1_hwmod;
  108. static struct omap_hwmod omap2430_uart2_hwmod;
  109. static struct omap_hwmod omap2430_uart3_hwmod;
  110. static struct omap_hwmod omap2430_i2c1_hwmod;
  111. static struct omap_hwmod omap2430_i2c2_hwmod;
  112. static struct omap_hwmod omap2430_usbhsotg_hwmod;
  113. /* l3_core -> usbhsotg interface */
  114. static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
  115. .master = &omap2430_usbhsotg_hwmod,
  116. .slave = &omap2430_l3_main_hwmod,
  117. .clk = "core_l3_ck",
  118. .user = OCP_USER_MPU,
  119. };
  120. /* L4 CORE -> I2C1 interface */
  121. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
  122. .master = &omap2430_l4_core_hwmod,
  123. .slave = &omap2430_i2c1_hwmod,
  124. .clk = "i2c1_ick",
  125. .addr = omap2_i2c1_addr_space,
  126. .user = OCP_USER_MPU | OCP_USER_SDMA,
  127. };
  128. /* L4 CORE -> I2C2 interface */
  129. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
  130. .master = &omap2430_l4_core_hwmod,
  131. .slave = &omap2430_i2c2_hwmod,
  132. .clk = "i2c2_ick",
  133. .addr = omap2_i2c2_addr_space,
  134. .user = OCP_USER_MPU | OCP_USER_SDMA,
  135. };
  136. /* L4_CORE -> L4_WKUP interface */
  137. static struct omap_hwmod_ocp_if omap2430_l4_core__l4_wkup = {
  138. .master = &omap2430_l4_core_hwmod,
  139. .slave = &omap2430_l4_wkup_hwmod,
  140. .user = OCP_USER_MPU | OCP_USER_SDMA,
  141. };
  142. /* L4 CORE -> UART1 interface */
  143. static struct omap_hwmod_ocp_if omap2_l4_core__uart1 = {
  144. .master = &omap2430_l4_core_hwmod,
  145. .slave = &omap2430_uart1_hwmod,
  146. .clk = "uart1_ick",
  147. .addr = omap2xxx_uart1_addr_space,
  148. .user = OCP_USER_MPU | OCP_USER_SDMA,
  149. };
  150. /* L4 CORE -> UART2 interface */
  151. static struct omap_hwmod_ocp_if omap2_l4_core__uart2 = {
  152. .master = &omap2430_l4_core_hwmod,
  153. .slave = &omap2430_uart2_hwmod,
  154. .clk = "uart2_ick",
  155. .addr = omap2xxx_uart2_addr_space,
  156. .user = OCP_USER_MPU | OCP_USER_SDMA,
  157. };
  158. /* L4 PER -> UART3 interface */
  159. static struct omap_hwmod_ocp_if omap2_l4_core__uart3 = {
  160. .master = &omap2430_l4_core_hwmod,
  161. .slave = &omap2430_uart3_hwmod,
  162. .clk = "uart3_ick",
  163. .addr = omap2xxx_uart3_addr_space,
  164. .user = OCP_USER_MPU | OCP_USER_SDMA,
  165. };
  166. /*
  167. * usbhsotg interface data
  168. */
  169. static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = {
  170. {
  171. .pa_start = OMAP243X_HS_BASE,
  172. .pa_end = OMAP243X_HS_BASE + SZ_4K - 1,
  173. .flags = ADDR_TYPE_RT
  174. },
  175. };
  176. /* l4_core ->usbhsotg interface */
  177. static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
  178. .master = &omap2430_l4_core_hwmod,
  179. .slave = &omap2430_usbhsotg_hwmod,
  180. .clk = "usb_l4_ick",
  181. .addr = omap2430_usbhsotg_addrs,
  182. .user = OCP_USER_MPU,
  183. };
  184. static struct omap_hwmod_ocp_if *omap2430_usbhsotg_masters[] = {
  185. &omap2430_usbhsotg__l3,
  186. };
  187. static struct omap_hwmod_ocp_if *omap2430_usbhsotg_slaves[] = {
  188. &omap2430_l4_core__usbhsotg,
  189. };
  190. /* L4 CORE -> MMC1 interface */
  191. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
  192. .master = &omap2430_l4_core_hwmod,
  193. .slave = &omap2430_mmc1_hwmod,
  194. .clk = "mmchs1_ick",
  195. .addr = omap2430_mmc1_addr_space,
  196. .user = OCP_USER_MPU | OCP_USER_SDMA,
  197. };
  198. /* L4 CORE -> MMC2 interface */
  199. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
  200. .master = &omap2430_l4_core_hwmod,
  201. .slave = &omap2430_mmc2_hwmod,
  202. .clk = "mmchs2_ick",
  203. .addr = omap2430_mmc2_addr_space,
  204. .user = OCP_USER_MPU | OCP_USER_SDMA,
  205. };
  206. /* Slave interfaces on the L4_CORE interconnect */
  207. static struct omap_hwmod_ocp_if *omap2430_l4_core_slaves[] = {
  208. &omap2430_l3_main__l4_core,
  209. };
  210. /* Master interfaces on the L4_CORE interconnect */
  211. static struct omap_hwmod_ocp_if *omap2430_l4_core_masters[] = {
  212. &omap2430_l4_core__l4_wkup,
  213. &omap2430_l4_core__mmc1,
  214. &omap2430_l4_core__mmc2,
  215. };
  216. /* L4 CORE */
  217. static struct omap_hwmod omap2430_l4_core_hwmod = {
  218. .name = "l4_core",
  219. .class = &l4_hwmod_class,
  220. .masters = omap2430_l4_core_masters,
  221. .masters_cnt = ARRAY_SIZE(omap2430_l4_core_masters),
  222. .slaves = omap2430_l4_core_slaves,
  223. .slaves_cnt = ARRAY_SIZE(omap2430_l4_core_slaves),
  224. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  225. .flags = HWMOD_NO_IDLEST,
  226. };
  227. /* Slave interfaces on the L4_WKUP interconnect */
  228. static struct omap_hwmod_ocp_if *omap2430_l4_wkup_slaves[] = {
  229. &omap2430_l4_core__l4_wkup,
  230. &omap2_l4_core__uart1,
  231. &omap2_l4_core__uart2,
  232. &omap2_l4_core__uart3,
  233. };
  234. /* Master interfaces on the L4_WKUP interconnect */
  235. static struct omap_hwmod_ocp_if *omap2430_l4_wkup_masters[] = {
  236. };
  237. /* l4 core -> mcspi1 interface */
  238. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi1 = {
  239. .master = &omap2430_l4_core_hwmod,
  240. .slave = &omap2430_mcspi1_hwmod,
  241. .clk = "mcspi1_ick",
  242. .addr = omap2_mcspi1_addr_space,
  243. .user = OCP_USER_MPU | OCP_USER_SDMA,
  244. };
  245. /* l4 core -> mcspi2 interface */
  246. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi2 = {
  247. .master = &omap2430_l4_core_hwmod,
  248. .slave = &omap2430_mcspi2_hwmod,
  249. .clk = "mcspi2_ick",
  250. .addr = omap2_mcspi2_addr_space,
  251. .user = OCP_USER_MPU | OCP_USER_SDMA,
  252. };
  253. /* l4 core -> mcspi3 interface */
  254. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
  255. .master = &omap2430_l4_core_hwmod,
  256. .slave = &omap2430_mcspi3_hwmod,
  257. .clk = "mcspi3_ick",
  258. .addr = omap2430_mcspi3_addr_space,
  259. .user = OCP_USER_MPU | OCP_USER_SDMA,
  260. };
  261. /* L4 WKUP */
  262. static struct omap_hwmod omap2430_l4_wkup_hwmod = {
  263. .name = "l4_wkup",
  264. .class = &l4_hwmod_class,
  265. .masters = omap2430_l4_wkup_masters,
  266. .masters_cnt = ARRAY_SIZE(omap2430_l4_wkup_masters),
  267. .slaves = omap2430_l4_wkup_slaves,
  268. .slaves_cnt = ARRAY_SIZE(omap2430_l4_wkup_slaves),
  269. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  270. .flags = HWMOD_NO_IDLEST,
  271. };
  272. /* Master interfaces on the MPU device */
  273. static struct omap_hwmod_ocp_if *omap2430_mpu_masters[] = {
  274. &omap2430_mpu__l3_main,
  275. };
  276. /* MPU */
  277. static struct omap_hwmod omap2430_mpu_hwmod = {
  278. .name = "mpu",
  279. .class = &mpu_hwmod_class,
  280. .main_clk = "mpu_ck",
  281. .masters = omap2430_mpu_masters,
  282. .masters_cnt = ARRAY_SIZE(omap2430_mpu_masters),
  283. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  284. };
  285. /*
  286. * IVA2_1 interface data
  287. */
  288. /* IVA2 <- L3 interface */
  289. static struct omap_hwmod_ocp_if omap2430_l3__iva = {
  290. .master = &omap2430_l3_main_hwmod,
  291. .slave = &omap2430_iva_hwmod,
  292. .clk = "dsp_fck",
  293. .user = OCP_USER_MPU | OCP_USER_SDMA,
  294. };
  295. static struct omap_hwmod_ocp_if *omap2430_iva_masters[] = {
  296. &omap2430_l3__iva,
  297. };
  298. /*
  299. * IVA2 (IVA2)
  300. */
  301. static struct omap_hwmod omap2430_iva_hwmod = {
  302. .name = "iva",
  303. .class = &iva_hwmod_class,
  304. .masters = omap2430_iva_masters,
  305. .masters_cnt = ARRAY_SIZE(omap2430_iva_masters),
  306. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  307. };
  308. /* Timer Common */
  309. static struct omap_hwmod_class_sysconfig omap2430_timer_sysc = {
  310. .rev_offs = 0x0000,
  311. .sysc_offs = 0x0010,
  312. .syss_offs = 0x0014,
  313. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
  314. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  315. SYSC_HAS_AUTOIDLE),
  316. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  317. .sysc_fields = &omap_hwmod_sysc_type1,
  318. };
  319. static struct omap_hwmod_class omap2430_timer_hwmod_class = {
  320. .name = "timer",
  321. .sysc = &omap2430_timer_sysc,
  322. .rev = OMAP_TIMER_IP_VERSION_1,
  323. };
  324. /* timer1 */
  325. static struct omap_hwmod omap2430_timer1_hwmod;
  326. static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = {
  327. {
  328. .pa_start = 0x49018000,
  329. .pa_end = 0x49018000 + SZ_1K - 1,
  330. .flags = ADDR_TYPE_RT
  331. },
  332. { }
  333. };
  334. /* l4_wkup -> timer1 */
  335. static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
  336. .master = &omap2430_l4_wkup_hwmod,
  337. .slave = &omap2430_timer1_hwmod,
  338. .clk = "gpt1_ick",
  339. .addr = omap2430_timer1_addrs,
  340. .user = OCP_USER_MPU | OCP_USER_SDMA,
  341. };
  342. /* timer1 slave port */
  343. static struct omap_hwmod_ocp_if *omap2430_timer1_slaves[] = {
  344. &omap2430_l4_wkup__timer1,
  345. };
  346. /* timer1 hwmod */
  347. static struct omap_hwmod omap2430_timer1_hwmod = {
  348. .name = "timer1",
  349. .mpu_irqs = omap2_timer1_mpu_irqs,
  350. .main_clk = "gpt1_fck",
  351. .prcm = {
  352. .omap2 = {
  353. .prcm_reg_id = 1,
  354. .module_bit = OMAP24XX_EN_GPT1_SHIFT,
  355. .module_offs = WKUP_MOD,
  356. .idlest_reg_id = 1,
  357. .idlest_idle_bit = OMAP24XX_ST_GPT1_SHIFT,
  358. },
  359. },
  360. .slaves = omap2430_timer1_slaves,
  361. .slaves_cnt = ARRAY_SIZE(omap2430_timer1_slaves),
  362. .class = &omap2430_timer_hwmod_class,
  363. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  364. };
  365. /* timer2 */
  366. static struct omap_hwmod omap2430_timer2_hwmod;
  367. /* l4_core -> timer2 */
  368. static struct omap_hwmod_ocp_if omap2430_l4_core__timer2 = {
  369. .master = &omap2430_l4_core_hwmod,
  370. .slave = &omap2430_timer2_hwmod,
  371. .clk = "gpt2_ick",
  372. .addr = omap2xxx_timer2_addrs,
  373. .user = OCP_USER_MPU | OCP_USER_SDMA,
  374. };
  375. /* timer2 slave port */
  376. static struct omap_hwmod_ocp_if *omap2430_timer2_slaves[] = {
  377. &omap2430_l4_core__timer2,
  378. };
  379. /* timer2 hwmod */
  380. static struct omap_hwmod omap2430_timer2_hwmod = {
  381. .name = "timer2",
  382. .mpu_irqs = omap2_timer2_mpu_irqs,
  383. .main_clk = "gpt2_fck",
  384. .prcm = {
  385. .omap2 = {
  386. .prcm_reg_id = 1,
  387. .module_bit = OMAP24XX_EN_GPT2_SHIFT,
  388. .module_offs = CORE_MOD,
  389. .idlest_reg_id = 1,
  390. .idlest_idle_bit = OMAP24XX_ST_GPT2_SHIFT,
  391. },
  392. },
  393. .slaves = omap2430_timer2_slaves,
  394. .slaves_cnt = ARRAY_SIZE(omap2430_timer2_slaves),
  395. .class = &omap2430_timer_hwmod_class,
  396. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  397. };
  398. /* timer3 */
  399. static struct omap_hwmod omap2430_timer3_hwmod;
  400. /* l4_core -> timer3 */
  401. static struct omap_hwmod_ocp_if omap2430_l4_core__timer3 = {
  402. .master = &omap2430_l4_core_hwmod,
  403. .slave = &omap2430_timer3_hwmod,
  404. .clk = "gpt3_ick",
  405. .addr = omap2xxx_timer3_addrs,
  406. .user = OCP_USER_MPU | OCP_USER_SDMA,
  407. };
  408. /* timer3 slave port */
  409. static struct omap_hwmod_ocp_if *omap2430_timer3_slaves[] = {
  410. &omap2430_l4_core__timer3,
  411. };
  412. /* timer3 hwmod */
  413. static struct omap_hwmod omap2430_timer3_hwmod = {
  414. .name = "timer3",
  415. .mpu_irqs = omap2_timer3_mpu_irqs,
  416. .main_clk = "gpt3_fck",
  417. .prcm = {
  418. .omap2 = {
  419. .prcm_reg_id = 1,
  420. .module_bit = OMAP24XX_EN_GPT3_SHIFT,
  421. .module_offs = CORE_MOD,
  422. .idlest_reg_id = 1,
  423. .idlest_idle_bit = OMAP24XX_ST_GPT3_SHIFT,
  424. },
  425. },
  426. .slaves = omap2430_timer3_slaves,
  427. .slaves_cnt = ARRAY_SIZE(omap2430_timer3_slaves),
  428. .class = &omap2430_timer_hwmod_class,
  429. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  430. };
  431. /* timer4 */
  432. static struct omap_hwmod omap2430_timer4_hwmod;
  433. /* l4_core -> timer4 */
  434. static struct omap_hwmod_ocp_if omap2430_l4_core__timer4 = {
  435. .master = &omap2430_l4_core_hwmod,
  436. .slave = &omap2430_timer4_hwmod,
  437. .clk = "gpt4_ick",
  438. .addr = omap2xxx_timer4_addrs,
  439. .user = OCP_USER_MPU | OCP_USER_SDMA,
  440. };
  441. /* timer4 slave port */
  442. static struct omap_hwmod_ocp_if *omap2430_timer4_slaves[] = {
  443. &omap2430_l4_core__timer4,
  444. };
  445. /* timer4 hwmod */
  446. static struct omap_hwmod omap2430_timer4_hwmod = {
  447. .name = "timer4",
  448. .mpu_irqs = omap2_timer4_mpu_irqs,
  449. .main_clk = "gpt4_fck",
  450. .prcm = {
  451. .omap2 = {
  452. .prcm_reg_id = 1,
  453. .module_bit = OMAP24XX_EN_GPT4_SHIFT,
  454. .module_offs = CORE_MOD,
  455. .idlest_reg_id = 1,
  456. .idlest_idle_bit = OMAP24XX_ST_GPT4_SHIFT,
  457. },
  458. },
  459. .slaves = omap2430_timer4_slaves,
  460. .slaves_cnt = ARRAY_SIZE(omap2430_timer4_slaves),
  461. .class = &omap2430_timer_hwmod_class,
  462. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  463. };
  464. /* timer5 */
  465. static struct omap_hwmod omap2430_timer5_hwmod;
  466. /* l4_core -> timer5 */
  467. static struct omap_hwmod_ocp_if omap2430_l4_core__timer5 = {
  468. .master = &omap2430_l4_core_hwmod,
  469. .slave = &omap2430_timer5_hwmod,
  470. .clk = "gpt5_ick",
  471. .addr = omap2xxx_timer5_addrs,
  472. .user = OCP_USER_MPU | OCP_USER_SDMA,
  473. };
  474. /* timer5 slave port */
  475. static struct omap_hwmod_ocp_if *omap2430_timer5_slaves[] = {
  476. &omap2430_l4_core__timer5,
  477. };
  478. /* timer5 hwmod */
  479. static struct omap_hwmod omap2430_timer5_hwmod = {
  480. .name = "timer5",
  481. .mpu_irqs = omap2_timer5_mpu_irqs,
  482. .main_clk = "gpt5_fck",
  483. .prcm = {
  484. .omap2 = {
  485. .prcm_reg_id = 1,
  486. .module_bit = OMAP24XX_EN_GPT5_SHIFT,
  487. .module_offs = CORE_MOD,
  488. .idlest_reg_id = 1,
  489. .idlest_idle_bit = OMAP24XX_ST_GPT5_SHIFT,
  490. },
  491. },
  492. .slaves = omap2430_timer5_slaves,
  493. .slaves_cnt = ARRAY_SIZE(omap2430_timer5_slaves),
  494. .class = &omap2430_timer_hwmod_class,
  495. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  496. };
  497. /* timer6 */
  498. static struct omap_hwmod omap2430_timer6_hwmod;
  499. /* l4_core -> timer6 */
  500. static struct omap_hwmod_ocp_if omap2430_l4_core__timer6 = {
  501. .master = &omap2430_l4_core_hwmod,
  502. .slave = &omap2430_timer6_hwmod,
  503. .clk = "gpt6_ick",
  504. .addr = omap2xxx_timer6_addrs,
  505. .user = OCP_USER_MPU | OCP_USER_SDMA,
  506. };
  507. /* timer6 slave port */
  508. static struct omap_hwmod_ocp_if *omap2430_timer6_slaves[] = {
  509. &omap2430_l4_core__timer6,
  510. };
  511. /* timer6 hwmod */
  512. static struct omap_hwmod omap2430_timer6_hwmod = {
  513. .name = "timer6",
  514. .mpu_irqs = omap2_timer6_mpu_irqs,
  515. .main_clk = "gpt6_fck",
  516. .prcm = {
  517. .omap2 = {
  518. .prcm_reg_id = 1,
  519. .module_bit = OMAP24XX_EN_GPT6_SHIFT,
  520. .module_offs = CORE_MOD,
  521. .idlest_reg_id = 1,
  522. .idlest_idle_bit = OMAP24XX_ST_GPT6_SHIFT,
  523. },
  524. },
  525. .slaves = omap2430_timer6_slaves,
  526. .slaves_cnt = ARRAY_SIZE(omap2430_timer6_slaves),
  527. .class = &omap2430_timer_hwmod_class,
  528. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  529. };
  530. /* timer7 */
  531. static struct omap_hwmod omap2430_timer7_hwmod;
  532. /* l4_core -> timer7 */
  533. static struct omap_hwmod_ocp_if omap2430_l4_core__timer7 = {
  534. .master = &omap2430_l4_core_hwmod,
  535. .slave = &omap2430_timer7_hwmod,
  536. .clk = "gpt7_ick",
  537. .addr = omap2xxx_timer7_addrs,
  538. .user = OCP_USER_MPU | OCP_USER_SDMA,
  539. };
  540. /* timer7 slave port */
  541. static struct omap_hwmod_ocp_if *omap2430_timer7_slaves[] = {
  542. &omap2430_l4_core__timer7,
  543. };
  544. /* timer7 hwmod */
  545. static struct omap_hwmod omap2430_timer7_hwmod = {
  546. .name = "timer7",
  547. .mpu_irqs = omap2_timer7_mpu_irqs,
  548. .main_clk = "gpt7_fck",
  549. .prcm = {
  550. .omap2 = {
  551. .prcm_reg_id = 1,
  552. .module_bit = OMAP24XX_EN_GPT7_SHIFT,
  553. .module_offs = CORE_MOD,
  554. .idlest_reg_id = 1,
  555. .idlest_idle_bit = OMAP24XX_ST_GPT7_SHIFT,
  556. },
  557. },
  558. .slaves = omap2430_timer7_slaves,
  559. .slaves_cnt = ARRAY_SIZE(omap2430_timer7_slaves),
  560. .class = &omap2430_timer_hwmod_class,
  561. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  562. };
  563. /* timer8 */
  564. static struct omap_hwmod omap2430_timer8_hwmod;
  565. /* l4_core -> timer8 */
  566. static struct omap_hwmod_ocp_if omap2430_l4_core__timer8 = {
  567. .master = &omap2430_l4_core_hwmod,
  568. .slave = &omap2430_timer8_hwmod,
  569. .clk = "gpt8_ick",
  570. .addr = omap2xxx_timer8_addrs,
  571. .user = OCP_USER_MPU | OCP_USER_SDMA,
  572. };
  573. /* timer8 slave port */
  574. static struct omap_hwmod_ocp_if *omap2430_timer8_slaves[] = {
  575. &omap2430_l4_core__timer8,
  576. };
  577. /* timer8 hwmod */
  578. static struct omap_hwmod omap2430_timer8_hwmod = {
  579. .name = "timer8",
  580. .mpu_irqs = omap2_timer8_mpu_irqs,
  581. .main_clk = "gpt8_fck",
  582. .prcm = {
  583. .omap2 = {
  584. .prcm_reg_id = 1,
  585. .module_bit = OMAP24XX_EN_GPT8_SHIFT,
  586. .module_offs = CORE_MOD,
  587. .idlest_reg_id = 1,
  588. .idlest_idle_bit = OMAP24XX_ST_GPT8_SHIFT,
  589. },
  590. },
  591. .slaves = omap2430_timer8_slaves,
  592. .slaves_cnt = ARRAY_SIZE(omap2430_timer8_slaves),
  593. .class = &omap2430_timer_hwmod_class,
  594. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  595. };
  596. /* timer9 */
  597. static struct omap_hwmod omap2430_timer9_hwmod;
  598. /* l4_core -> timer9 */
  599. static struct omap_hwmod_ocp_if omap2430_l4_core__timer9 = {
  600. .master = &omap2430_l4_core_hwmod,
  601. .slave = &omap2430_timer9_hwmod,
  602. .clk = "gpt9_ick",
  603. .addr = omap2xxx_timer9_addrs,
  604. .user = OCP_USER_MPU | OCP_USER_SDMA,
  605. };
  606. /* timer9 slave port */
  607. static struct omap_hwmod_ocp_if *omap2430_timer9_slaves[] = {
  608. &omap2430_l4_core__timer9,
  609. };
  610. /* timer9 hwmod */
  611. static struct omap_hwmod omap2430_timer9_hwmod = {
  612. .name = "timer9",
  613. .mpu_irqs = omap2_timer9_mpu_irqs,
  614. .main_clk = "gpt9_fck",
  615. .prcm = {
  616. .omap2 = {
  617. .prcm_reg_id = 1,
  618. .module_bit = OMAP24XX_EN_GPT9_SHIFT,
  619. .module_offs = CORE_MOD,
  620. .idlest_reg_id = 1,
  621. .idlest_idle_bit = OMAP24XX_ST_GPT9_SHIFT,
  622. },
  623. },
  624. .slaves = omap2430_timer9_slaves,
  625. .slaves_cnt = ARRAY_SIZE(omap2430_timer9_slaves),
  626. .class = &omap2430_timer_hwmod_class,
  627. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  628. };
  629. /* timer10 */
  630. static struct omap_hwmod omap2430_timer10_hwmod;
  631. /* l4_core -> timer10 */
  632. static struct omap_hwmod_ocp_if omap2430_l4_core__timer10 = {
  633. .master = &omap2430_l4_core_hwmod,
  634. .slave = &omap2430_timer10_hwmod,
  635. .clk = "gpt10_ick",
  636. .addr = omap2_timer10_addrs,
  637. .user = OCP_USER_MPU | OCP_USER_SDMA,
  638. };
  639. /* timer10 slave port */
  640. static struct omap_hwmod_ocp_if *omap2430_timer10_slaves[] = {
  641. &omap2430_l4_core__timer10,
  642. };
  643. /* timer10 hwmod */
  644. static struct omap_hwmod omap2430_timer10_hwmod = {
  645. .name = "timer10",
  646. .mpu_irqs = omap2_timer10_mpu_irqs,
  647. .main_clk = "gpt10_fck",
  648. .prcm = {
  649. .omap2 = {
  650. .prcm_reg_id = 1,
  651. .module_bit = OMAP24XX_EN_GPT10_SHIFT,
  652. .module_offs = CORE_MOD,
  653. .idlest_reg_id = 1,
  654. .idlest_idle_bit = OMAP24XX_ST_GPT10_SHIFT,
  655. },
  656. },
  657. .slaves = omap2430_timer10_slaves,
  658. .slaves_cnt = ARRAY_SIZE(omap2430_timer10_slaves),
  659. .class = &omap2430_timer_hwmod_class,
  660. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  661. };
  662. /* timer11 */
  663. static struct omap_hwmod omap2430_timer11_hwmod;
  664. /* l4_core -> timer11 */
  665. static struct omap_hwmod_ocp_if omap2430_l4_core__timer11 = {
  666. .master = &omap2430_l4_core_hwmod,
  667. .slave = &omap2430_timer11_hwmod,
  668. .clk = "gpt11_ick",
  669. .addr = omap2_timer11_addrs,
  670. .user = OCP_USER_MPU | OCP_USER_SDMA,
  671. };
  672. /* timer11 slave port */
  673. static struct omap_hwmod_ocp_if *omap2430_timer11_slaves[] = {
  674. &omap2430_l4_core__timer11,
  675. };
  676. /* timer11 hwmod */
  677. static struct omap_hwmod omap2430_timer11_hwmod = {
  678. .name = "timer11",
  679. .mpu_irqs = omap2_timer11_mpu_irqs,
  680. .main_clk = "gpt11_fck",
  681. .prcm = {
  682. .omap2 = {
  683. .prcm_reg_id = 1,
  684. .module_bit = OMAP24XX_EN_GPT11_SHIFT,
  685. .module_offs = CORE_MOD,
  686. .idlest_reg_id = 1,
  687. .idlest_idle_bit = OMAP24XX_ST_GPT11_SHIFT,
  688. },
  689. },
  690. .slaves = omap2430_timer11_slaves,
  691. .slaves_cnt = ARRAY_SIZE(omap2430_timer11_slaves),
  692. .class = &omap2430_timer_hwmod_class,
  693. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  694. };
  695. /* timer12 */
  696. static struct omap_hwmod omap2430_timer12_hwmod;
  697. /* l4_core -> timer12 */
  698. static struct omap_hwmod_ocp_if omap2430_l4_core__timer12 = {
  699. .master = &omap2430_l4_core_hwmod,
  700. .slave = &omap2430_timer12_hwmod,
  701. .clk = "gpt12_ick",
  702. .addr = omap2xxx_timer12_addrs,
  703. .user = OCP_USER_MPU | OCP_USER_SDMA,
  704. };
  705. /* timer12 slave port */
  706. static struct omap_hwmod_ocp_if *omap2430_timer12_slaves[] = {
  707. &omap2430_l4_core__timer12,
  708. };
  709. /* timer12 hwmod */
  710. static struct omap_hwmod omap2430_timer12_hwmod = {
  711. .name = "timer12",
  712. .mpu_irqs = omap2xxx_timer12_mpu_irqs,
  713. .main_clk = "gpt12_fck",
  714. .prcm = {
  715. .omap2 = {
  716. .prcm_reg_id = 1,
  717. .module_bit = OMAP24XX_EN_GPT12_SHIFT,
  718. .module_offs = CORE_MOD,
  719. .idlest_reg_id = 1,
  720. .idlest_idle_bit = OMAP24XX_ST_GPT12_SHIFT,
  721. },
  722. },
  723. .slaves = omap2430_timer12_slaves,
  724. .slaves_cnt = ARRAY_SIZE(omap2430_timer12_slaves),
  725. .class = &omap2430_timer_hwmod_class,
  726. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  727. };
  728. /* l4_wkup -> wd_timer2 */
  729. static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = {
  730. {
  731. .pa_start = 0x49016000,
  732. .pa_end = 0x4901607f,
  733. .flags = ADDR_TYPE_RT
  734. },
  735. { }
  736. };
  737. static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
  738. .master = &omap2430_l4_wkup_hwmod,
  739. .slave = &omap2430_wd_timer2_hwmod,
  740. .clk = "mpu_wdt_ick",
  741. .addr = omap2430_wd_timer2_addrs,
  742. .user = OCP_USER_MPU | OCP_USER_SDMA,
  743. };
  744. /*
  745. * 'wd_timer' class
  746. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  747. * overflow condition
  748. */
  749. static struct omap_hwmod_class_sysconfig omap2430_wd_timer_sysc = {
  750. .rev_offs = 0x0,
  751. .sysc_offs = 0x0010,
  752. .syss_offs = 0x0014,
  753. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SOFTRESET |
  754. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  755. .sysc_fields = &omap_hwmod_sysc_type1,
  756. };
  757. static struct omap_hwmod_class omap2430_wd_timer_hwmod_class = {
  758. .name = "wd_timer",
  759. .sysc = &omap2430_wd_timer_sysc,
  760. .pre_shutdown = &omap2_wd_timer_disable
  761. };
  762. /* wd_timer2 */
  763. static struct omap_hwmod_ocp_if *omap2430_wd_timer2_slaves[] = {
  764. &omap2430_l4_wkup__wd_timer2,
  765. };
  766. static struct omap_hwmod omap2430_wd_timer2_hwmod = {
  767. .name = "wd_timer2",
  768. .class = &omap2430_wd_timer_hwmod_class,
  769. .main_clk = "mpu_wdt_fck",
  770. .prcm = {
  771. .omap2 = {
  772. .prcm_reg_id = 1,
  773. .module_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  774. .module_offs = WKUP_MOD,
  775. .idlest_reg_id = 1,
  776. .idlest_idle_bit = OMAP24XX_ST_MPU_WDT_SHIFT,
  777. },
  778. },
  779. .slaves = omap2430_wd_timer2_slaves,
  780. .slaves_cnt = ARRAY_SIZE(omap2430_wd_timer2_slaves),
  781. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  782. };
  783. /* UART */
  784. static struct omap_hwmod_class_sysconfig uart_sysc = {
  785. .rev_offs = 0x50,
  786. .sysc_offs = 0x54,
  787. .syss_offs = 0x58,
  788. .sysc_flags = (SYSC_HAS_SIDLEMODE |
  789. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  790. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  791. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  792. .sysc_fields = &omap_hwmod_sysc_type1,
  793. };
  794. static struct omap_hwmod_class uart_class = {
  795. .name = "uart",
  796. .sysc = &uart_sysc,
  797. };
  798. /* UART1 */
  799. static struct omap_hwmod_dma_info uart1_sdma_reqs[] = {
  800. { .name = "rx", .dma_req = OMAP24XX_DMA_UART1_RX, },
  801. { .name = "tx", .dma_req = OMAP24XX_DMA_UART1_TX, },
  802. };
  803. static struct omap_hwmod_ocp_if *omap2430_uart1_slaves[] = {
  804. &omap2_l4_core__uart1,
  805. };
  806. static struct omap_hwmod omap2430_uart1_hwmod = {
  807. .name = "uart1",
  808. .mpu_irqs = omap2_uart1_mpu_irqs,
  809. .sdma_reqs = uart1_sdma_reqs,
  810. .sdma_reqs_cnt = ARRAY_SIZE(uart1_sdma_reqs),
  811. .main_clk = "uart1_fck",
  812. .prcm = {
  813. .omap2 = {
  814. .module_offs = CORE_MOD,
  815. .prcm_reg_id = 1,
  816. .module_bit = OMAP24XX_EN_UART1_SHIFT,
  817. .idlest_reg_id = 1,
  818. .idlest_idle_bit = OMAP24XX_EN_UART1_SHIFT,
  819. },
  820. },
  821. .slaves = omap2430_uart1_slaves,
  822. .slaves_cnt = ARRAY_SIZE(omap2430_uart1_slaves),
  823. .class = &uart_class,
  824. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  825. };
  826. /* UART2 */
  827. static struct omap_hwmod_dma_info uart2_sdma_reqs[] = {
  828. { .name = "rx", .dma_req = OMAP24XX_DMA_UART2_RX, },
  829. { .name = "tx", .dma_req = OMAP24XX_DMA_UART2_TX, },
  830. };
  831. static struct omap_hwmod_ocp_if *omap2430_uart2_slaves[] = {
  832. &omap2_l4_core__uart2,
  833. };
  834. static struct omap_hwmod omap2430_uart2_hwmod = {
  835. .name = "uart2",
  836. .mpu_irqs = omap2_uart2_mpu_irqs,
  837. .sdma_reqs = uart2_sdma_reqs,
  838. .sdma_reqs_cnt = ARRAY_SIZE(uart2_sdma_reqs),
  839. .main_clk = "uart2_fck",
  840. .prcm = {
  841. .omap2 = {
  842. .module_offs = CORE_MOD,
  843. .prcm_reg_id = 1,
  844. .module_bit = OMAP24XX_EN_UART2_SHIFT,
  845. .idlest_reg_id = 1,
  846. .idlest_idle_bit = OMAP24XX_EN_UART2_SHIFT,
  847. },
  848. },
  849. .slaves = omap2430_uart2_slaves,
  850. .slaves_cnt = ARRAY_SIZE(omap2430_uart2_slaves),
  851. .class = &uart_class,
  852. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  853. };
  854. /* UART3 */
  855. static struct omap_hwmod_dma_info uart3_sdma_reqs[] = {
  856. { .name = "rx", .dma_req = OMAP24XX_DMA_UART3_RX, },
  857. { .name = "tx", .dma_req = OMAP24XX_DMA_UART3_TX, },
  858. };
  859. static struct omap_hwmod_ocp_if *omap2430_uart3_slaves[] = {
  860. &omap2_l4_core__uart3,
  861. };
  862. static struct omap_hwmod omap2430_uart3_hwmod = {
  863. .name = "uart3",
  864. .mpu_irqs = omap2_uart3_mpu_irqs,
  865. .sdma_reqs = uart3_sdma_reqs,
  866. .sdma_reqs_cnt = ARRAY_SIZE(uart3_sdma_reqs),
  867. .main_clk = "uart3_fck",
  868. .prcm = {
  869. .omap2 = {
  870. .module_offs = CORE_MOD,
  871. .prcm_reg_id = 2,
  872. .module_bit = OMAP24XX_EN_UART3_SHIFT,
  873. .idlest_reg_id = 2,
  874. .idlest_idle_bit = OMAP24XX_EN_UART3_SHIFT,
  875. },
  876. },
  877. .slaves = omap2430_uart3_slaves,
  878. .slaves_cnt = ARRAY_SIZE(omap2430_uart3_slaves),
  879. .class = &uart_class,
  880. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  881. };
  882. /*
  883. * 'dss' class
  884. * display sub-system
  885. */
  886. static struct omap_hwmod_class_sysconfig omap2430_dss_sysc = {
  887. .rev_offs = 0x0000,
  888. .sysc_offs = 0x0010,
  889. .syss_offs = 0x0014,
  890. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  891. .sysc_fields = &omap_hwmod_sysc_type1,
  892. };
  893. static struct omap_hwmod_class omap2430_dss_hwmod_class = {
  894. .name = "dss",
  895. .sysc = &omap2430_dss_sysc,
  896. };
  897. static struct omap_hwmod_dma_info omap2430_dss_sdma_chs[] = {
  898. { .name = "dispc", .dma_req = 5 },
  899. };
  900. /* dss */
  901. /* dss master ports */
  902. static struct omap_hwmod_ocp_if *omap2430_dss_masters[] = {
  903. &omap2430_dss__l3,
  904. };
  905. /* l4_core -> dss */
  906. static struct omap_hwmod_ocp_if omap2430_l4_core__dss = {
  907. .master = &omap2430_l4_core_hwmod,
  908. .slave = &omap2430_dss_core_hwmod,
  909. .clk = "dss_ick",
  910. .addr = omap2_dss_addrs,
  911. .user = OCP_USER_MPU | OCP_USER_SDMA,
  912. };
  913. /* dss slave ports */
  914. static struct omap_hwmod_ocp_if *omap2430_dss_slaves[] = {
  915. &omap2430_l4_core__dss,
  916. };
  917. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  918. { .role = "tv_clk", .clk = "dss_54m_fck" },
  919. { .role = "sys_clk", .clk = "dss2_fck" },
  920. };
  921. static struct omap_hwmod omap2430_dss_core_hwmod = {
  922. .name = "dss_core",
  923. .class = &omap2430_dss_hwmod_class,
  924. .main_clk = "dss1_fck", /* instead of dss_fck */
  925. .sdma_reqs = omap2430_dss_sdma_chs,
  926. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_dss_sdma_chs),
  927. .prcm = {
  928. .omap2 = {
  929. .prcm_reg_id = 1,
  930. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  931. .module_offs = CORE_MOD,
  932. .idlest_reg_id = 1,
  933. .idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,
  934. },
  935. },
  936. .opt_clks = dss_opt_clks,
  937. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  938. .slaves = omap2430_dss_slaves,
  939. .slaves_cnt = ARRAY_SIZE(omap2430_dss_slaves),
  940. .masters = omap2430_dss_masters,
  941. .masters_cnt = ARRAY_SIZE(omap2430_dss_masters),
  942. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  943. .flags = HWMOD_NO_IDLEST,
  944. };
  945. /*
  946. * 'dispc' class
  947. * display controller
  948. */
  949. static struct omap_hwmod_class_sysconfig omap2430_dispc_sysc = {
  950. .rev_offs = 0x0000,
  951. .sysc_offs = 0x0010,
  952. .syss_offs = 0x0014,
  953. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
  954. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  955. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  956. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  957. .sysc_fields = &omap_hwmod_sysc_type1,
  958. };
  959. static struct omap_hwmod_class omap2430_dispc_hwmod_class = {
  960. .name = "dispc",
  961. .sysc = &omap2430_dispc_sysc,
  962. };
  963. /* l4_core -> dss_dispc */
  964. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_dispc = {
  965. .master = &omap2430_l4_core_hwmod,
  966. .slave = &omap2430_dss_dispc_hwmod,
  967. .clk = "dss_ick",
  968. .addr = omap2_dss_dispc_addrs,
  969. .user = OCP_USER_MPU | OCP_USER_SDMA,
  970. };
  971. /* dss_dispc slave ports */
  972. static struct omap_hwmod_ocp_if *omap2430_dss_dispc_slaves[] = {
  973. &omap2430_l4_core__dss_dispc,
  974. };
  975. static struct omap_hwmod omap2430_dss_dispc_hwmod = {
  976. .name = "dss_dispc",
  977. .class = &omap2430_dispc_hwmod_class,
  978. .mpu_irqs = omap2_dispc_irqs,
  979. .main_clk = "dss1_fck",
  980. .prcm = {
  981. .omap2 = {
  982. .prcm_reg_id = 1,
  983. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  984. .module_offs = CORE_MOD,
  985. .idlest_reg_id = 1,
  986. .idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,
  987. },
  988. },
  989. .slaves = omap2430_dss_dispc_slaves,
  990. .slaves_cnt = ARRAY_SIZE(omap2430_dss_dispc_slaves),
  991. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  992. .flags = HWMOD_NO_IDLEST,
  993. };
  994. /*
  995. * 'rfbi' class
  996. * remote frame buffer interface
  997. */
  998. static struct omap_hwmod_class_sysconfig omap2430_rfbi_sysc = {
  999. .rev_offs = 0x0000,
  1000. .sysc_offs = 0x0010,
  1001. .syss_offs = 0x0014,
  1002. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1003. SYSC_HAS_AUTOIDLE),
  1004. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1005. .sysc_fields = &omap_hwmod_sysc_type1,
  1006. };
  1007. static struct omap_hwmod_class omap2430_rfbi_hwmod_class = {
  1008. .name = "rfbi",
  1009. .sysc = &omap2430_rfbi_sysc,
  1010. };
  1011. /* l4_core -> dss_rfbi */
  1012. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_rfbi = {
  1013. .master = &omap2430_l4_core_hwmod,
  1014. .slave = &omap2430_dss_rfbi_hwmod,
  1015. .clk = "dss_ick",
  1016. .addr = omap2_dss_rfbi_addrs,
  1017. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1018. };
  1019. /* dss_rfbi slave ports */
  1020. static struct omap_hwmod_ocp_if *omap2430_dss_rfbi_slaves[] = {
  1021. &omap2430_l4_core__dss_rfbi,
  1022. };
  1023. static struct omap_hwmod omap2430_dss_rfbi_hwmod = {
  1024. .name = "dss_rfbi",
  1025. .class = &omap2430_rfbi_hwmod_class,
  1026. .main_clk = "dss1_fck",
  1027. .prcm = {
  1028. .omap2 = {
  1029. .prcm_reg_id = 1,
  1030. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  1031. .module_offs = CORE_MOD,
  1032. },
  1033. },
  1034. .slaves = omap2430_dss_rfbi_slaves,
  1035. .slaves_cnt = ARRAY_SIZE(omap2430_dss_rfbi_slaves),
  1036. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1037. .flags = HWMOD_NO_IDLEST,
  1038. };
  1039. /*
  1040. * 'venc' class
  1041. * video encoder
  1042. */
  1043. static struct omap_hwmod_class omap2430_venc_hwmod_class = {
  1044. .name = "venc",
  1045. };
  1046. /* l4_core -> dss_venc */
  1047. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_venc = {
  1048. .master = &omap2430_l4_core_hwmod,
  1049. .slave = &omap2430_dss_venc_hwmod,
  1050. .clk = "dss_54m_fck",
  1051. .addr = omap2_dss_venc_addrs,
  1052. .flags = OCPIF_SWSUP_IDLE,
  1053. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1054. };
  1055. /* dss_venc slave ports */
  1056. static struct omap_hwmod_ocp_if *omap2430_dss_venc_slaves[] = {
  1057. &omap2430_l4_core__dss_venc,
  1058. };
  1059. static struct omap_hwmod omap2430_dss_venc_hwmod = {
  1060. .name = "dss_venc",
  1061. .class = &omap2430_venc_hwmod_class,
  1062. .main_clk = "dss1_fck",
  1063. .prcm = {
  1064. .omap2 = {
  1065. .prcm_reg_id = 1,
  1066. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  1067. .module_offs = CORE_MOD,
  1068. },
  1069. },
  1070. .slaves = omap2430_dss_venc_slaves,
  1071. .slaves_cnt = ARRAY_SIZE(omap2430_dss_venc_slaves),
  1072. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1073. .flags = HWMOD_NO_IDLEST,
  1074. };
  1075. /* I2C common */
  1076. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  1077. .rev_offs = 0x00,
  1078. .sysc_offs = 0x20,
  1079. .syss_offs = 0x10,
  1080. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  1081. SYSS_HAS_RESET_STATUS),
  1082. .sysc_fields = &omap_hwmod_sysc_type1,
  1083. };
  1084. static struct omap_hwmod_class i2c_class = {
  1085. .name = "i2c",
  1086. .sysc = &i2c_sysc,
  1087. };
  1088. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1089. .fifo_depth = 8, /* bytes */
  1090. };
  1091. /* I2C1 */
  1092. static struct omap_hwmod_dma_info i2c1_sdma_reqs[] = {
  1093. { .name = "tx", .dma_req = OMAP24XX_DMA_I2C1_TX },
  1094. { .name = "rx", .dma_req = OMAP24XX_DMA_I2C1_RX },
  1095. };
  1096. static struct omap_hwmod_ocp_if *omap2430_i2c1_slaves[] = {
  1097. &omap2430_l4_core__i2c1,
  1098. };
  1099. static struct omap_hwmod omap2430_i2c1_hwmod = {
  1100. .name = "i2c1",
  1101. .mpu_irqs = omap2_i2c1_mpu_irqs,
  1102. .sdma_reqs = i2c1_sdma_reqs,
  1103. .sdma_reqs_cnt = ARRAY_SIZE(i2c1_sdma_reqs),
  1104. .main_clk = "i2chs1_fck",
  1105. .prcm = {
  1106. .omap2 = {
  1107. /*
  1108. * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
  1109. * I2CHS IP's do not follow the usual pattern.
  1110. * prcm_reg_id alone cannot be used to program
  1111. * the iclk and fclk. Needs to be handled using
  1112. * additional flags when clk handling is moved
  1113. * to hwmod framework.
  1114. */
  1115. .module_offs = CORE_MOD,
  1116. .prcm_reg_id = 1,
  1117. .module_bit = OMAP2430_EN_I2CHS1_SHIFT,
  1118. .idlest_reg_id = 1,
  1119. .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
  1120. },
  1121. },
  1122. .slaves = omap2430_i2c1_slaves,
  1123. .slaves_cnt = ARRAY_SIZE(omap2430_i2c1_slaves),
  1124. .class = &i2c_class,
  1125. .dev_attr = &i2c_dev_attr,
  1126. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1127. };
  1128. /* I2C2 */
  1129. static struct omap_hwmod_dma_info i2c2_sdma_reqs[] = {
  1130. { .name = "tx", .dma_req = OMAP24XX_DMA_I2C2_TX },
  1131. { .name = "rx", .dma_req = OMAP24XX_DMA_I2C2_RX },
  1132. };
  1133. static struct omap_hwmod_ocp_if *omap2430_i2c2_slaves[] = {
  1134. &omap2430_l4_core__i2c2,
  1135. };
  1136. static struct omap_hwmod omap2430_i2c2_hwmod = {
  1137. .name = "i2c2",
  1138. .mpu_irqs = omap2_i2c2_mpu_irqs,
  1139. .sdma_reqs = i2c2_sdma_reqs,
  1140. .sdma_reqs_cnt = ARRAY_SIZE(i2c2_sdma_reqs),
  1141. .main_clk = "i2chs2_fck",
  1142. .prcm = {
  1143. .omap2 = {
  1144. .module_offs = CORE_MOD,
  1145. .prcm_reg_id = 1,
  1146. .module_bit = OMAP2430_EN_I2CHS2_SHIFT,
  1147. .idlest_reg_id = 1,
  1148. .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
  1149. },
  1150. },
  1151. .slaves = omap2430_i2c2_slaves,
  1152. .slaves_cnt = ARRAY_SIZE(omap2430_i2c2_slaves),
  1153. .class = &i2c_class,
  1154. .dev_attr = &i2c_dev_attr,
  1155. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1156. };
  1157. /* l4_wkup -> gpio1 */
  1158. static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = {
  1159. {
  1160. .pa_start = 0x4900C000,
  1161. .pa_end = 0x4900C1ff,
  1162. .flags = ADDR_TYPE_RT
  1163. },
  1164. { }
  1165. };
  1166. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
  1167. .master = &omap2430_l4_wkup_hwmod,
  1168. .slave = &omap2430_gpio1_hwmod,
  1169. .clk = "gpios_ick",
  1170. .addr = omap2430_gpio1_addr_space,
  1171. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1172. };
  1173. /* l4_wkup -> gpio2 */
  1174. static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = {
  1175. {
  1176. .pa_start = 0x4900E000,
  1177. .pa_end = 0x4900E1ff,
  1178. .flags = ADDR_TYPE_RT
  1179. },
  1180. { }
  1181. };
  1182. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
  1183. .master = &omap2430_l4_wkup_hwmod,
  1184. .slave = &omap2430_gpio2_hwmod,
  1185. .clk = "gpios_ick",
  1186. .addr = omap2430_gpio2_addr_space,
  1187. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1188. };
  1189. /* l4_wkup -> gpio3 */
  1190. static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = {
  1191. {
  1192. .pa_start = 0x49010000,
  1193. .pa_end = 0x490101ff,
  1194. .flags = ADDR_TYPE_RT
  1195. },
  1196. { }
  1197. };
  1198. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
  1199. .master = &omap2430_l4_wkup_hwmod,
  1200. .slave = &omap2430_gpio3_hwmod,
  1201. .clk = "gpios_ick",
  1202. .addr = omap2430_gpio3_addr_space,
  1203. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1204. };
  1205. /* l4_wkup -> gpio4 */
  1206. static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = {
  1207. {
  1208. .pa_start = 0x49012000,
  1209. .pa_end = 0x490121ff,
  1210. .flags = ADDR_TYPE_RT
  1211. },
  1212. { }
  1213. };
  1214. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
  1215. .master = &omap2430_l4_wkup_hwmod,
  1216. .slave = &omap2430_gpio4_hwmod,
  1217. .clk = "gpios_ick",
  1218. .addr = omap2430_gpio4_addr_space,
  1219. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1220. };
  1221. /* l4_core -> gpio5 */
  1222. static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = {
  1223. {
  1224. .pa_start = 0x480B6000,
  1225. .pa_end = 0x480B61ff,
  1226. .flags = ADDR_TYPE_RT
  1227. },
  1228. { }
  1229. };
  1230. static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
  1231. .master = &omap2430_l4_core_hwmod,
  1232. .slave = &omap2430_gpio5_hwmod,
  1233. .clk = "gpio5_ick",
  1234. .addr = omap2430_gpio5_addr_space,
  1235. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1236. };
  1237. /* gpio dev_attr */
  1238. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1239. .bank_width = 32,
  1240. .dbck_flag = false,
  1241. };
  1242. static struct omap_hwmod_class_sysconfig omap243x_gpio_sysc = {
  1243. .rev_offs = 0x0000,
  1244. .sysc_offs = 0x0010,
  1245. .syss_offs = 0x0014,
  1246. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1247. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  1248. SYSS_HAS_RESET_STATUS),
  1249. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1250. .sysc_fields = &omap_hwmod_sysc_type1,
  1251. };
  1252. /*
  1253. * 'gpio' class
  1254. * general purpose io module
  1255. */
  1256. static struct omap_hwmod_class omap243x_gpio_hwmod_class = {
  1257. .name = "gpio",
  1258. .sysc = &omap243x_gpio_sysc,
  1259. .rev = 0,
  1260. };
  1261. /* gpio1 */
  1262. static struct omap_hwmod_ocp_if *omap2430_gpio1_slaves[] = {
  1263. &omap2430_l4_wkup__gpio1,
  1264. };
  1265. static struct omap_hwmod omap2430_gpio1_hwmod = {
  1266. .name = "gpio1",
  1267. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1268. .mpu_irqs = omap2_gpio1_irqs,
  1269. .main_clk = "gpios_fck",
  1270. .prcm = {
  1271. .omap2 = {
  1272. .prcm_reg_id = 1,
  1273. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1274. .module_offs = WKUP_MOD,
  1275. .idlest_reg_id = 1,
  1276. .idlest_idle_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1277. },
  1278. },
  1279. .slaves = omap2430_gpio1_slaves,
  1280. .slaves_cnt = ARRAY_SIZE(omap2430_gpio1_slaves),
  1281. .class = &omap243x_gpio_hwmod_class,
  1282. .dev_attr = &gpio_dev_attr,
  1283. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1284. };
  1285. /* gpio2 */
  1286. static struct omap_hwmod_ocp_if *omap2430_gpio2_slaves[] = {
  1287. &omap2430_l4_wkup__gpio2,
  1288. };
  1289. static struct omap_hwmod omap2430_gpio2_hwmod = {
  1290. .name = "gpio2",
  1291. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1292. .mpu_irqs = omap2_gpio2_irqs,
  1293. .main_clk = "gpios_fck",
  1294. .prcm = {
  1295. .omap2 = {
  1296. .prcm_reg_id = 1,
  1297. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1298. .module_offs = WKUP_MOD,
  1299. .idlest_reg_id = 1,
  1300. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1301. },
  1302. },
  1303. .slaves = omap2430_gpio2_slaves,
  1304. .slaves_cnt = ARRAY_SIZE(omap2430_gpio2_slaves),
  1305. .class = &omap243x_gpio_hwmod_class,
  1306. .dev_attr = &gpio_dev_attr,
  1307. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1308. };
  1309. /* gpio3 */
  1310. static struct omap_hwmod_ocp_if *omap2430_gpio3_slaves[] = {
  1311. &omap2430_l4_wkup__gpio3,
  1312. };
  1313. static struct omap_hwmod omap2430_gpio3_hwmod = {
  1314. .name = "gpio3",
  1315. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1316. .mpu_irqs = omap2_gpio3_irqs,
  1317. .main_clk = "gpios_fck",
  1318. .prcm = {
  1319. .omap2 = {
  1320. .prcm_reg_id = 1,
  1321. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1322. .module_offs = WKUP_MOD,
  1323. .idlest_reg_id = 1,
  1324. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1325. },
  1326. },
  1327. .slaves = omap2430_gpio3_slaves,
  1328. .slaves_cnt = ARRAY_SIZE(omap2430_gpio3_slaves),
  1329. .class = &omap243x_gpio_hwmod_class,
  1330. .dev_attr = &gpio_dev_attr,
  1331. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1332. };
  1333. /* gpio4 */
  1334. static struct omap_hwmod_ocp_if *omap2430_gpio4_slaves[] = {
  1335. &omap2430_l4_wkup__gpio4,
  1336. };
  1337. static struct omap_hwmod omap2430_gpio4_hwmod = {
  1338. .name = "gpio4",
  1339. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1340. .mpu_irqs = omap2_gpio4_irqs,
  1341. .main_clk = "gpios_fck",
  1342. .prcm = {
  1343. .omap2 = {
  1344. .prcm_reg_id = 1,
  1345. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1346. .module_offs = WKUP_MOD,
  1347. .idlest_reg_id = 1,
  1348. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1349. },
  1350. },
  1351. .slaves = omap2430_gpio4_slaves,
  1352. .slaves_cnt = ARRAY_SIZE(omap2430_gpio4_slaves),
  1353. .class = &omap243x_gpio_hwmod_class,
  1354. .dev_attr = &gpio_dev_attr,
  1355. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1356. };
  1357. /* gpio5 */
  1358. static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = {
  1359. { .irq = 33 }, /* INT_24XX_GPIO_BANK5 */
  1360. { .irq = -1 }
  1361. };
  1362. static struct omap_hwmod_ocp_if *omap2430_gpio5_slaves[] = {
  1363. &omap2430_l4_core__gpio5,
  1364. };
  1365. static struct omap_hwmod omap2430_gpio5_hwmod = {
  1366. .name = "gpio5",
  1367. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1368. .mpu_irqs = omap243x_gpio5_irqs,
  1369. .main_clk = "gpio5_fck",
  1370. .prcm = {
  1371. .omap2 = {
  1372. .prcm_reg_id = 2,
  1373. .module_bit = OMAP2430_EN_GPIO5_SHIFT,
  1374. .module_offs = CORE_MOD,
  1375. .idlest_reg_id = 2,
  1376. .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
  1377. },
  1378. },
  1379. .slaves = omap2430_gpio5_slaves,
  1380. .slaves_cnt = ARRAY_SIZE(omap2430_gpio5_slaves),
  1381. .class = &omap243x_gpio_hwmod_class,
  1382. .dev_attr = &gpio_dev_attr,
  1383. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1384. };
  1385. /* dma_system */
  1386. static struct omap_hwmod_class_sysconfig omap2430_dma_sysc = {
  1387. .rev_offs = 0x0000,
  1388. .sysc_offs = 0x002c,
  1389. .syss_offs = 0x0028,
  1390. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_MIDLEMODE |
  1391. SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_EMUFREE |
  1392. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1393. .idlemodes = (MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1394. .sysc_fields = &omap_hwmod_sysc_type1,
  1395. };
  1396. static struct omap_hwmod_class omap2430_dma_hwmod_class = {
  1397. .name = "dma",
  1398. .sysc = &omap2430_dma_sysc,
  1399. };
  1400. /* dma attributes */
  1401. static struct omap_dma_dev_attr dma_dev_attr = {
  1402. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  1403. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  1404. .lch_count = 32,
  1405. };
  1406. /* dma_system -> L3 */
  1407. static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
  1408. .master = &omap2430_dma_system_hwmod,
  1409. .slave = &omap2430_l3_main_hwmod,
  1410. .clk = "core_l3_ck",
  1411. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1412. };
  1413. /* dma_system master ports */
  1414. static struct omap_hwmod_ocp_if *omap2430_dma_system_masters[] = {
  1415. &omap2430_dma_system__l3,
  1416. };
  1417. /* l4_core -> dma_system */
  1418. static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
  1419. .master = &omap2430_l4_core_hwmod,
  1420. .slave = &omap2430_dma_system_hwmod,
  1421. .clk = "sdma_ick",
  1422. .addr = omap2_dma_system_addrs,
  1423. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1424. };
  1425. /* dma_system slave ports */
  1426. static struct omap_hwmod_ocp_if *omap2430_dma_system_slaves[] = {
  1427. &omap2430_l4_core__dma_system,
  1428. };
  1429. static struct omap_hwmod omap2430_dma_system_hwmod = {
  1430. .name = "dma",
  1431. .class = &omap2430_dma_hwmod_class,
  1432. .mpu_irqs = omap2_dma_system_irqs,
  1433. .main_clk = "core_l3_ck",
  1434. .slaves = omap2430_dma_system_slaves,
  1435. .slaves_cnt = ARRAY_SIZE(omap2430_dma_system_slaves),
  1436. .masters = omap2430_dma_system_masters,
  1437. .masters_cnt = ARRAY_SIZE(omap2430_dma_system_masters),
  1438. .dev_attr = &dma_dev_attr,
  1439. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1440. .flags = HWMOD_NO_IDLEST,
  1441. };
  1442. /*
  1443. * 'mailbox' class
  1444. * mailbox module allowing communication between the on-chip processors
  1445. * using a queued mailbox-interrupt mechanism.
  1446. */
  1447. static struct omap_hwmod_class_sysconfig omap2430_mailbox_sysc = {
  1448. .rev_offs = 0x000,
  1449. .sysc_offs = 0x010,
  1450. .syss_offs = 0x014,
  1451. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1452. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1453. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1454. .sysc_fields = &omap_hwmod_sysc_type1,
  1455. };
  1456. static struct omap_hwmod_class omap2430_mailbox_hwmod_class = {
  1457. .name = "mailbox",
  1458. .sysc = &omap2430_mailbox_sysc,
  1459. };
  1460. /* mailbox */
  1461. static struct omap_hwmod omap2430_mailbox_hwmod;
  1462. static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = {
  1463. { .irq = 26 },
  1464. { .irq = -1 }
  1465. };
  1466. /* l4_core -> mailbox */
  1467. static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
  1468. .master = &omap2430_l4_core_hwmod,
  1469. .slave = &omap2430_mailbox_hwmod,
  1470. .addr = omap2_mailbox_addrs,
  1471. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1472. };
  1473. /* mailbox slave ports */
  1474. static struct omap_hwmod_ocp_if *omap2430_mailbox_slaves[] = {
  1475. &omap2430_l4_core__mailbox,
  1476. };
  1477. static struct omap_hwmod omap2430_mailbox_hwmod = {
  1478. .name = "mailbox",
  1479. .class = &omap2430_mailbox_hwmod_class,
  1480. .mpu_irqs = omap2430_mailbox_irqs,
  1481. .main_clk = "mailboxes_ick",
  1482. .prcm = {
  1483. .omap2 = {
  1484. .prcm_reg_id = 1,
  1485. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1486. .module_offs = CORE_MOD,
  1487. .idlest_reg_id = 1,
  1488. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  1489. },
  1490. },
  1491. .slaves = omap2430_mailbox_slaves,
  1492. .slaves_cnt = ARRAY_SIZE(omap2430_mailbox_slaves),
  1493. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1494. };
  1495. /*
  1496. * 'mcspi' class
  1497. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1498. * bus
  1499. */
  1500. static struct omap_hwmod_class_sysconfig omap2430_mcspi_sysc = {
  1501. .rev_offs = 0x0000,
  1502. .sysc_offs = 0x0010,
  1503. .syss_offs = 0x0014,
  1504. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1505. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1506. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1507. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1508. .sysc_fields = &omap_hwmod_sysc_type1,
  1509. };
  1510. static struct omap_hwmod_class omap2430_mcspi_class = {
  1511. .name = "mcspi",
  1512. .sysc = &omap2430_mcspi_sysc,
  1513. .rev = OMAP2_MCSPI_REV,
  1514. };
  1515. /* mcspi1 */
  1516. static struct omap_hwmod_dma_info omap2430_mcspi1_sdma_reqs[] = {
  1517. { .name = "tx0", .dma_req = 35 }, /* DMA_SPI1_TX0 */
  1518. { .name = "rx0", .dma_req = 36 }, /* DMA_SPI1_RX0 */
  1519. { .name = "tx1", .dma_req = 37 }, /* DMA_SPI1_TX1 */
  1520. { .name = "rx1", .dma_req = 38 }, /* DMA_SPI1_RX1 */
  1521. { .name = "tx2", .dma_req = 39 }, /* DMA_SPI1_TX2 */
  1522. { .name = "rx2", .dma_req = 40 }, /* DMA_SPI1_RX2 */
  1523. { .name = "tx3", .dma_req = 41 }, /* DMA_SPI1_TX3 */
  1524. { .name = "rx3", .dma_req = 42 }, /* DMA_SPI1_RX3 */
  1525. };
  1526. static struct omap_hwmod_ocp_if *omap2430_mcspi1_slaves[] = {
  1527. &omap2430_l4_core__mcspi1,
  1528. };
  1529. static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
  1530. .num_chipselect = 4,
  1531. };
  1532. static struct omap_hwmod omap2430_mcspi1_hwmod = {
  1533. .name = "mcspi1_hwmod",
  1534. .mpu_irqs = omap2_mcspi1_mpu_irqs,
  1535. .sdma_reqs = omap2430_mcspi1_sdma_reqs,
  1536. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcspi1_sdma_reqs),
  1537. .main_clk = "mcspi1_fck",
  1538. .prcm = {
  1539. .omap2 = {
  1540. .module_offs = CORE_MOD,
  1541. .prcm_reg_id = 1,
  1542. .module_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1543. .idlest_reg_id = 1,
  1544. .idlest_idle_bit = OMAP24XX_ST_MCSPI1_SHIFT,
  1545. },
  1546. },
  1547. .slaves = omap2430_mcspi1_slaves,
  1548. .slaves_cnt = ARRAY_SIZE(omap2430_mcspi1_slaves),
  1549. .class = &omap2430_mcspi_class,
  1550. .dev_attr = &omap_mcspi1_dev_attr,
  1551. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1552. };
  1553. /* mcspi2 */
  1554. static struct omap_hwmod_dma_info omap2430_mcspi2_sdma_reqs[] = {
  1555. { .name = "tx0", .dma_req = 43 }, /* DMA_SPI2_TX0 */
  1556. { .name = "rx0", .dma_req = 44 }, /* DMA_SPI2_RX0 */
  1557. { .name = "tx1", .dma_req = 45 }, /* DMA_SPI2_TX1 */
  1558. { .name = "rx1", .dma_req = 46 }, /* DMA_SPI2_RX1 */
  1559. };
  1560. static struct omap_hwmod_ocp_if *omap2430_mcspi2_slaves[] = {
  1561. &omap2430_l4_core__mcspi2,
  1562. };
  1563. static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
  1564. .num_chipselect = 2,
  1565. };
  1566. static struct omap_hwmod omap2430_mcspi2_hwmod = {
  1567. .name = "mcspi2_hwmod",
  1568. .mpu_irqs = omap2_mcspi2_mpu_irqs,
  1569. .sdma_reqs = omap2430_mcspi2_sdma_reqs,
  1570. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcspi2_sdma_reqs),
  1571. .main_clk = "mcspi2_fck",
  1572. .prcm = {
  1573. .omap2 = {
  1574. .module_offs = CORE_MOD,
  1575. .prcm_reg_id = 1,
  1576. .module_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1577. .idlest_reg_id = 1,
  1578. .idlest_idle_bit = OMAP24XX_ST_MCSPI2_SHIFT,
  1579. },
  1580. },
  1581. .slaves = omap2430_mcspi2_slaves,
  1582. .slaves_cnt = ARRAY_SIZE(omap2430_mcspi2_slaves),
  1583. .class = &omap2430_mcspi_class,
  1584. .dev_attr = &omap_mcspi2_dev_attr,
  1585. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1586. };
  1587. /* mcspi3 */
  1588. static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = {
  1589. { .irq = 91 },
  1590. { .irq = -1 }
  1591. };
  1592. static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = {
  1593. { .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */
  1594. { .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */
  1595. { .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */
  1596. { .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */
  1597. };
  1598. static struct omap_hwmod_ocp_if *omap2430_mcspi3_slaves[] = {
  1599. &omap2430_l4_core__mcspi3,
  1600. };
  1601. static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
  1602. .num_chipselect = 2,
  1603. };
  1604. static struct omap_hwmod omap2430_mcspi3_hwmod = {
  1605. .name = "mcspi3_hwmod",
  1606. .mpu_irqs = omap2430_mcspi3_mpu_irqs,
  1607. .sdma_reqs = omap2430_mcspi3_sdma_reqs,
  1608. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcspi3_sdma_reqs),
  1609. .main_clk = "mcspi3_fck",
  1610. .prcm = {
  1611. .omap2 = {
  1612. .module_offs = CORE_MOD,
  1613. .prcm_reg_id = 2,
  1614. .module_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1615. .idlest_reg_id = 2,
  1616. .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
  1617. },
  1618. },
  1619. .slaves = omap2430_mcspi3_slaves,
  1620. .slaves_cnt = ARRAY_SIZE(omap2430_mcspi3_slaves),
  1621. .class = &omap2430_mcspi_class,
  1622. .dev_attr = &omap_mcspi3_dev_attr,
  1623. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1624. };
  1625. /*
  1626. * usbhsotg
  1627. */
  1628. static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
  1629. .rev_offs = 0x0400,
  1630. .sysc_offs = 0x0404,
  1631. .syss_offs = 0x0408,
  1632. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  1633. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1634. SYSC_HAS_AUTOIDLE),
  1635. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1636. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1637. .sysc_fields = &omap_hwmod_sysc_type1,
  1638. };
  1639. static struct omap_hwmod_class usbotg_class = {
  1640. .name = "usbotg",
  1641. .sysc = &omap2430_usbhsotg_sysc,
  1642. };
  1643. /* usb_otg_hs */
  1644. static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = {
  1645. { .name = "mc", .irq = 92 },
  1646. { .name = "dma", .irq = 93 },
  1647. { .irq = -1 }
  1648. };
  1649. static struct omap_hwmod omap2430_usbhsotg_hwmod = {
  1650. .name = "usb_otg_hs",
  1651. .mpu_irqs = omap2430_usbhsotg_mpu_irqs,
  1652. .main_clk = "usbhs_ick",
  1653. .prcm = {
  1654. .omap2 = {
  1655. .prcm_reg_id = 1,
  1656. .module_bit = OMAP2430_EN_USBHS_MASK,
  1657. .module_offs = CORE_MOD,
  1658. .idlest_reg_id = 1,
  1659. .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
  1660. },
  1661. },
  1662. .masters = omap2430_usbhsotg_masters,
  1663. .masters_cnt = ARRAY_SIZE(omap2430_usbhsotg_masters),
  1664. .slaves = omap2430_usbhsotg_slaves,
  1665. .slaves_cnt = ARRAY_SIZE(omap2430_usbhsotg_slaves),
  1666. .class = &usbotg_class,
  1667. /*
  1668. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  1669. * broken when autoidle is enabled
  1670. * workaround is to disable the autoidle bit at module level.
  1671. */
  1672. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  1673. | HWMOD_SWSUP_MSTANDBY,
  1674. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  1675. };
  1676. /*
  1677. * 'mcbsp' class
  1678. * multi channel buffered serial port controller
  1679. */
  1680. static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
  1681. .rev_offs = 0x007C,
  1682. .sysc_offs = 0x008C,
  1683. .sysc_flags = (SYSC_HAS_SOFTRESET),
  1684. .sysc_fields = &omap_hwmod_sysc_type1,
  1685. };
  1686. static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
  1687. .name = "mcbsp",
  1688. .sysc = &omap2430_mcbsp_sysc,
  1689. .rev = MCBSP_CONFIG_TYPE2,
  1690. };
  1691. /* mcbsp1 */
  1692. static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = {
  1693. { .name = "tx", .irq = 59 },
  1694. { .name = "rx", .irq = 60 },
  1695. { .name = "ovr", .irq = 61 },
  1696. { .name = "common", .irq = 64 },
  1697. { .irq = -1 }
  1698. };
  1699. static struct omap_hwmod_dma_info omap2430_mcbsp1_sdma_chs[] = {
  1700. { .name = "rx", .dma_req = 32 },
  1701. { .name = "tx", .dma_req = 31 },
  1702. };
  1703. /* l4_core -> mcbsp1 */
  1704. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
  1705. .master = &omap2430_l4_core_hwmod,
  1706. .slave = &omap2430_mcbsp1_hwmod,
  1707. .clk = "mcbsp1_ick",
  1708. .addr = omap2_mcbsp1_addrs,
  1709. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1710. };
  1711. /* mcbsp1 slave ports */
  1712. static struct omap_hwmod_ocp_if *omap2430_mcbsp1_slaves[] = {
  1713. &omap2430_l4_core__mcbsp1,
  1714. };
  1715. static struct omap_hwmod omap2430_mcbsp1_hwmod = {
  1716. .name = "mcbsp1",
  1717. .class = &omap2430_mcbsp_hwmod_class,
  1718. .mpu_irqs = omap2430_mcbsp1_irqs,
  1719. .sdma_reqs = omap2430_mcbsp1_sdma_chs,
  1720. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp1_sdma_chs),
  1721. .main_clk = "mcbsp1_fck",
  1722. .prcm = {
  1723. .omap2 = {
  1724. .prcm_reg_id = 1,
  1725. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1726. .module_offs = CORE_MOD,
  1727. .idlest_reg_id = 1,
  1728. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  1729. },
  1730. },
  1731. .slaves = omap2430_mcbsp1_slaves,
  1732. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp1_slaves),
  1733. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1734. };
  1735. /* mcbsp2 */
  1736. static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = {
  1737. { .name = "tx", .irq = 62 },
  1738. { .name = "rx", .irq = 63 },
  1739. { .name = "common", .irq = 16 },
  1740. { .irq = -1 }
  1741. };
  1742. static struct omap_hwmod_dma_info omap2430_mcbsp2_sdma_chs[] = {
  1743. { .name = "rx", .dma_req = 34 },
  1744. { .name = "tx", .dma_req = 33 },
  1745. };
  1746. /* l4_core -> mcbsp2 */
  1747. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
  1748. .master = &omap2430_l4_core_hwmod,
  1749. .slave = &omap2430_mcbsp2_hwmod,
  1750. .clk = "mcbsp2_ick",
  1751. .addr = omap2xxx_mcbsp2_addrs,
  1752. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1753. };
  1754. /* mcbsp2 slave ports */
  1755. static struct omap_hwmod_ocp_if *omap2430_mcbsp2_slaves[] = {
  1756. &omap2430_l4_core__mcbsp2,
  1757. };
  1758. static struct omap_hwmod omap2430_mcbsp2_hwmod = {
  1759. .name = "mcbsp2",
  1760. .class = &omap2430_mcbsp_hwmod_class,
  1761. .mpu_irqs = omap2430_mcbsp2_irqs,
  1762. .sdma_reqs = omap2430_mcbsp2_sdma_chs,
  1763. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp2_sdma_chs),
  1764. .main_clk = "mcbsp2_fck",
  1765. .prcm = {
  1766. .omap2 = {
  1767. .prcm_reg_id = 1,
  1768. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1769. .module_offs = CORE_MOD,
  1770. .idlest_reg_id = 1,
  1771. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  1772. },
  1773. },
  1774. .slaves = omap2430_mcbsp2_slaves,
  1775. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp2_slaves),
  1776. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1777. };
  1778. /* mcbsp3 */
  1779. static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = {
  1780. { .name = "tx", .irq = 89 },
  1781. { .name = "rx", .irq = 90 },
  1782. { .name = "common", .irq = 17 },
  1783. { .irq = -1 }
  1784. };
  1785. static struct omap_hwmod_dma_info omap2430_mcbsp3_sdma_chs[] = {
  1786. { .name = "rx", .dma_req = 18 },
  1787. { .name = "tx", .dma_req = 17 },
  1788. };
  1789. static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = {
  1790. {
  1791. .name = "mpu",
  1792. .pa_start = 0x4808C000,
  1793. .pa_end = 0x4808C0ff,
  1794. .flags = ADDR_TYPE_RT
  1795. },
  1796. { }
  1797. };
  1798. /* l4_core -> mcbsp3 */
  1799. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
  1800. .master = &omap2430_l4_core_hwmod,
  1801. .slave = &omap2430_mcbsp3_hwmod,
  1802. .clk = "mcbsp3_ick",
  1803. .addr = omap2430_mcbsp3_addrs,
  1804. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1805. };
  1806. /* mcbsp3 slave ports */
  1807. static struct omap_hwmod_ocp_if *omap2430_mcbsp3_slaves[] = {
  1808. &omap2430_l4_core__mcbsp3,
  1809. };
  1810. static struct omap_hwmod omap2430_mcbsp3_hwmod = {
  1811. .name = "mcbsp3",
  1812. .class = &omap2430_mcbsp_hwmod_class,
  1813. .mpu_irqs = omap2430_mcbsp3_irqs,
  1814. .sdma_reqs = omap2430_mcbsp3_sdma_chs,
  1815. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp3_sdma_chs),
  1816. .main_clk = "mcbsp3_fck",
  1817. .prcm = {
  1818. .omap2 = {
  1819. .prcm_reg_id = 1,
  1820. .module_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1821. .module_offs = CORE_MOD,
  1822. .idlest_reg_id = 2,
  1823. .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
  1824. },
  1825. },
  1826. .slaves = omap2430_mcbsp3_slaves,
  1827. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp3_slaves),
  1828. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1829. };
  1830. /* mcbsp4 */
  1831. static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = {
  1832. { .name = "tx", .irq = 54 },
  1833. { .name = "rx", .irq = 55 },
  1834. { .name = "common", .irq = 18 },
  1835. { .irq = -1 }
  1836. };
  1837. static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = {
  1838. { .name = "rx", .dma_req = 20 },
  1839. { .name = "tx", .dma_req = 19 },
  1840. };
  1841. static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = {
  1842. {
  1843. .name = "mpu",
  1844. .pa_start = 0x4808E000,
  1845. .pa_end = 0x4808E0ff,
  1846. .flags = ADDR_TYPE_RT
  1847. },
  1848. { }
  1849. };
  1850. /* l4_core -> mcbsp4 */
  1851. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
  1852. .master = &omap2430_l4_core_hwmod,
  1853. .slave = &omap2430_mcbsp4_hwmod,
  1854. .clk = "mcbsp4_ick",
  1855. .addr = omap2430_mcbsp4_addrs,
  1856. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1857. };
  1858. /* mcbsp4 slave ports */
  1859. static struct omap_hwmod_ocp_if *omap2430_mcbsp4_slaves[] = {
  1860. &omap2430_l4_core__mcbsp4,
  1861. };
  1862. static struct omap_hwmod omap2430_mcbsp4_hwmod = {
  1863. .name = "mcbsp4",
  1864. .class = &omap2430_mcbsp_hwmod_class,
  1865. .mpu_irqs = omap2430_mcbsp4_irqs,
  1866. .sdma_reqs = omap2430_mcbsp4_sdma_chs,
  1867. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp4_sdma_chs),
  1868. .main_clk = "mcbsp4_fck",
  1869. .prcm = {
  1870. .omap2 = {
  1871. .prcm_reg_id = 1,
  1872. .module_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1873. .module_offs = CORE_MOD,
  1874. .idlest_reg_id = 2,
  1875. .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
  1876. },
  1877. },
  1878. .slaves = omap2430_mcbsp4_slaves,
  1879. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp4_slaves),
  1880. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1881. };
  1882. /* mcbsp5 */
  1883. static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {
  1884. { .name = "tx", .irq = 81 },
  1885. { .name = "rx", .irq = 82 },
  1886. { .name = "common", .irq = 19 },
  1887. { .irq = -1 }
  1888. };
  1889. static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {
  1890. { .name = "rx", .dma_req = 22 },
  1891. { .name = "tx", .dma_req = 21 },
  1892. };
  1893. static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = {
  1894. {
  1895. .name = "mpu",
  1896. .pa_start = 0x48096000,
  1897. .pa_end = 0x480960ff,
  1898. .flags = ADDR_TYPE_RT
  1899. },
  1900. { }
  1901. };
  1902. /* l4_core -> mcbsp5 */
  1903. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
  1904. .master = &omap2430_l4_core_hwmod,
  1905. .slave = &omap2430_mcbsp5_hwmod,
  1906. .clk = "mcbsp5_ick",
  1907. .addr = omap2430_mcbsp5_addrs,
  1908. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1909. };
  1910. /* mcbsp5 slave ports */
  1911. static struct omap_hwmod_ocp_if *omap2430_mcbsp5_slaves[] = {
  1912. &omap2430_l4_core__mcbsp5,
  1913. };
  1914. static struct omap_hwmod omap2430_mcbsp5_hwmod = {
  1915. .name = "mcbsp5",
  1916. .class = &omap2430_mcbsp_hwmod_class,
  1917. .mpu_irqs = omap2430_mcbsp5_irqs,
  1918. .sdma_reqs = omap2430_mcbsp5_sdma_chs,
  1919. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp5_sdma_chs),
  1920. .main_clk = "mcbsp5_fck",
  1921. .prcm = {
  1922. .omap2 = {
  1923. .prcm_reg_id = 1,
  1924. .module_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1925. .module_offs = CORE_MOD,
  1926. .idlest_reg_id = 2,
  1927. .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
  1928. },
  1929. },
  1930. .slaves = omap2430_mcbsp5_slaves,
  1931. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp5_slaves),
  1932. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1933. };
  1934. /* MMC/SD/SDIO common */
  1935. static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
  1936. .rev_offs = 0x1fc,
  1937. .sysc_offs = 0x10,
  1938. .syss_offs = 0x14,
  1939. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1940. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1941. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1942. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1943. .sysc_fields = &omap_hwmod_sysc_type1,
  1944. };
  1945. static struct omap_hwmod_class omap2430_mmc_class = {
  1946. .name = "mmc",
  1947. .sysc = &omap2430_mmc_sysc,
  1948. };
  1949. /* MMC/SD/SDIO1 */
  1950. static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {
  1951. { .irq = 83 },
  1952. { .irq = -1 }
  1953. };
  1954. static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {
  1955. { .name = "tx", .dma_req = 61 }, /* DMA_MMC1_TX */
  1956. { .name = "rx", .dma_req = 62 }, /* DMA_MMC1_RX */
  1957. };
  1958. static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
  1959. { .role = "dbck", .clk = "mmchsdb1_fck" },
  1960. };
  1961. static struct omap_hwmod_ocp_if *omap2430_mmc1_slaves[] = {
  1962. &omap2430_l4_core__mmc1,
  1963. };
  1964. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  1965. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1966. };
  1967. static struct omap_hwmod omap2430_mmc1_hwmod = {
  1968. .name = "mmc1",
  1969. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1970. .mpu_irqs = omap2430_mmc1_mpu_irqs,
  1971. .sdma_reqs = omap2430_mmc1_sdma_reqs,
  1972. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mmc1_sdma_reqs),
  1973. .opt_clks = omap2430_mmc1_opt_clks,
  1974. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
  1975. .main_clk = "mmchs1_fck",
  1976. .prcm = {
  1977. .omap2 = {
  1978. .module_offs = CORE_MOD,
  1979. .prcm_reg_id = 2,
  1980. .module_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1981. .idlest_reg_id = 2,
  1982. .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
  1983. },
  1984. },
  1985. .dev_attr = &mmc1_dev_attr,
  1986. .slaves = omap2430_mmc1_slaves,
  1987. .slaves_cnt = ARRAY_SIZE(omap2430_mmc1_slaves),
  1988. .class = &omap2430_mmc_class,
  1989. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1990. };
  1991. /* MMC/SD/SDIO2 */
  1992. static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {
  1993. { .irq = 86 },
  1994. { .irq = -1 }
  1995. };
  1996. static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {
  1997. { .name = "tx", .dma_req = 47 }, /* DMA_MMC2_TX */
  1998. { .name = "rx", .dma_req = 48 }, /* DMA_MMC2_RX */
  1999. };
  2000. static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
  2001. { .role = "dbck", .clk = "mmchsdb2_fck" },
  2002. };
  2003. static struct omap_hwmod_ocp_if *omap2430_mmc2_slaves[] = {
  2004. &omap2430_l4_core__mmc2,
  2005. };
  2006. static struct omap_hwmod omap2430_mmc2_hwmod = {
  2007. .name = "mmc2",
  2008. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  2009. .mpu_irqs = omap2430_mmc2_mpu_irqs,
  2010. .sdma_reqs = omap2430_mmc2_sdma_reqs,
  2011. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mmc2_sdma_reqs),
  2012. .opt_clks = omap2430_mmc2_opt_clks,
  2013. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
  2014. .main_clk = "mmchs2_fck",
  2015. .prcm = {
  2016. .omap2 = {
  2017. .module_offs = CORE_MOD,
  2018. .prcm_reg_id = 2,
  2019. .module_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2020. .idlest_reg_id = 2,
  2021. .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
  2022. },
  2023. },
  2024. .slaves = omap2430_mmc2_slaves,
  2025. .slaves_cnt = ARRAY_SIZE(omap2430_mmc2_slaves),
  2026. .class = &omap2430_mmc_class,
  2027. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  2028. };
  2029. static __initdata struct omap_hwmod *omap2430_hwmods[] = {
  2030. &omap2430_l3_main_hwmod,
  2031. &omap2430_l4_core_hwmod,
  2032. &omap2430_l4_wkup_hwmod,
  2033. &omap2430_mpu_hwmod,
  2034. &omap2430_iva_hwmod,
  2035. &omap2430_timer1_hwmod,
  2036. &omap2430_timer2_hwmod,
  2037. &omap2430_timer3_hwmod,
  2038. &omap2430_timer4_hwmod,
  2039. &omap2430_timer5_hwmod,
  2040. &omap2430_timer6_hwmod,
  2041. &omap2430_timer7_hwmod,
  2042. &omap2430_timer8_hwmod,
  2043. &omap2430_timer9_hwmod,
  2044. &omap2430_timer10_hwmod,
  2045. &omap2430_timer11_hwmod,
  2046. &omap2430_timer12_hwmod,
  2047. &omap2430_wd_timer2_hwmod,
  2048. &omap2430_uart1_hwmod,
  2049. &omap2430_uart2_hwmod,
  2050. &omap2430_uart3_hwmod,
  2051. /* dss class */
  2052. &omap2430_dss_core_hwmod,
  2053. &omap2430_dss_dispc_hwmod,
  2054. &omap2430_dss_rfbi_hwmod,
  2055. &omap2430_dss_venc_hwmod,
  2056. /* i2c class */
  2057. &omap2430_i2c1_hwmod,
  2058. &omap2430_i2c2_hwmod,
  2059. &omap2430_mmc1_hwmod,
  2060. &omap2430_mmc2_hwmod,
  2061. /* gpio class */
  2062. &omap2430_gpio1_hwmod,
  2063. &omap2430_gpio2_hwmod,
  2064. &omap2430_gpio3_hwmod,
  2065. &omap2430_gpio4_hwmod,
  2066. &omap2430_gpio5_hwmod,
  2067. /* dma_system class*/
  2068. &omap2430_dma_system_hwmod,
  2069. /* mcbsp class */
  2070. &omap2430_mcbsp1_hwmod,
  2071. &omap2430_mcbsp2_hwmod,
  2072. &omap2430_mcbsp3_hwmod,
  2073. &omap2430_mcbsp4_hwmod,
  2074. &omap2430_mcbsp5_hwmod,
  2075. /* mailbox class */
  2076. &omap2430_mailbox_hwmod,
  2077. /* mcspi class */
  2078. &omap2430_mcspi1_hwmod,
  2079. &omap2430_mcspi2_hwmod,
  2080. &omap2430_mcspi3_hwmod,
  2081. /* usbotg class*/
  2082. &omap2430_usbhsotg_hwmod,
  2083. NULL,
  2084. };
  2085. int __init omap2430_hwmod_init(void)
  2086. {
  2087. return omap_hwmod_register(omap2430_hwmods);
  2088. }