pata_sl82c105.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /*
  2. * pata_sl82c105.c - SL82C105 PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. *
  6. * Based in part on linux/drivers/ide/pci/sl82c105.c
  7. * SL82C105/Winbond 553 IDE driver
  8. *
  9. * and in part on the documentation and errata sheet
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/pci.h>
  14. #include <linux/init.h>
  15. #include <linux/blkdev.h>
  16. #include <linux/delay.h>
  17. #include <scsi/scsi_host.h>
  18. #include <linux/libata.h>
  19. #define DRV_NAME "pata_sl82c105"
  20. #define DRV_VERSION "0.2.3"
  21. enum {
  22. /*
  23. * SL82C105 PCI config register 0x40 bits.
  24. */
  25. CTRL_IDE_IRQB = (1 << 30),
  26. CTRL_IDE_IRQA = (1 << 28),
  27. CTRL_LEGIRQ = (1 << 11),
  28. CTRL_P1F16 = (1 << 5),
  29. CTRL_P1EN = (1 << 4),
  30. CTRL_P0F16 = (1 << 1),
  31. CTRL_P0EN = (1 << 0)
  32. };
  33. /**
  34. * sl82c105_pre_reset - probe begin
  35. * @ap: ATA port
  36. *
  37. * Set up cable type and use generic probe init
  38. */
  39. static int sl82c105_pre_reset(struct ata_port *ap)
  40. {
  41. static const struct pci_bits sl82c105_enable_bits[] = {
  42. { 0x40, 1, 0x01, 0x01 },
  43. { 0x40, 1, 0x10, 0x10 }
  44. };
  45. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  46. if (ap->port_no && !pci_test_config_bits(pdev, &sl82c105_enable_bits[ap->port_no]))
  47. return -ENOENT;
  48. ap->cbl = ATA_CBL_PATA40;
  49. return ata_std_prereset(ap);
  50. }
  51. static void sl82c105_error_handler(struct ata_port *ap)
  52. {
  53. ata_bmdma_drive_eh(ap, sl82c105_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
  54. }
  55. /**
  56. * sl82c105_configure_piomode - set chip PIO timing
  57. * @ap: ATA interface
  58. * @adev: ATA device
  59. * @pio: PIO mode
  60. *
  61. * Called to do the PIO mode setup. Our timing registers are shared
  62. * so a configure_dmamode call will undo any work we do here and vice
  63. * versa
  64. */
  65. static void sl82c105_configure_piomode(struct ata_port *ap, struct ata_device *adev, int pio)
  66. {
  67. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  68. static u16 pio_timing[5] = {
  69. 0x50D, 0x407, 0x304, 0x242, 0x240
  70. };
  71. u16 dummy;
  72. int timing = 0x44 + (8 * ap->port_no) + (4 * adev->devno);
  73. pci_write_config_word(pdev, timing, pio_timing[pio]);
  74. /* Can we lose this oddity of the old driver */
  75. pci_read_config_word(pdev, timing, &dummy);
  76. }
  77. /**
  78. * sl82c105_set_piomode - set initial PIO mode data
  79. * @ap: ATA interface
  80. * @adev: ATA device
  81. *
  82. * Called to do the PIO mode setup. Our timing registers are shared
  83. * but we want to set the PIO timing by default.
  84. */
  85. static void sl82c105_set_piomode(struct ata_port *ap, struct ata_device *adev)
  86. {
  87. sl82c105_configure_piomode(ap, adev, adev->pio_mode - XFER_PIO_0);
  88. }
  89. /**
  90. * sl82c105_configure_dmamode - set DMA mode in chip
  91. * @ap: ATA interface
  92. * @adev: ATA device
  93. *
  94. * Load DMA cycle times into the chip ready for a DMA transfer
  95. * to occur.
  96. */
  97. static void sl82c105_configure_dmamode(struct ata_port *ap, struct ata_device *adev)
  98. {
  99. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  100. static u16 dma_timing[3] = {
  101. 0x707, 0x201, 0x200
  102. };
  103. u16 dummy;
  104. int timing = 0x44 + (8 * ap->port_no) + (4 * adev->devno);
  105. int dma = adev->dma_mode - XFER_MW_DMA_0;
  106. pci_write_config_word(pdev, timing, dma_timing[dma]);
  107. /* Can we lose this oddity of the old driver */
  108. pci_read_config_word(pdev, timing, &dummy);
  109. }
  110. /**
  111. * sl82c105_set_dmamode - set initial DMA mode data
  112. * @ap: ATA interface
  113. * @adev: ATA device
  114. *
  115. * Called to do the DMA mode setup. This replaces the PIO timings
  116. * for the device in question. Set appropriate PIO timings not DMA
  117. * timings at this point.
  118. */
  119. static void sl82c105_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  120. {
  121. switch(adev->dma_mode) {
  122. case XFER_MW_DMA_0:
  123. sl82c105_configure_piomode(ap, adev, 1);
  124. break;
  125. case XFER_MW_DMA_1:
  126. sl82c105_configure_piomode(ap, adev, 3);
  127. break;
  128. case XFER_MW_DMA_2:
  129. sl82c105_configure_piomode(ap, adev, 3);
  130. break;
  131. default:
  132. BUG();
  133. }
  134. }
  135. /**
  136. * sl82c105_reset_engine - Reset the DMA engine
  137. * @ap: ATA interface
  138. *
  139. * The sl82c105 has some serious problems with the DMA engine
  140. * when transfers don't run as expected or ATAPI is used. The
  141. * recommended fix is to reset the engine each use using a chip
  142. * test register.
  143. */
  144. static void sl82c105_reset_engine(struct ata_port *ap)
  145. {
  146. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  147. u16 val;
  148. pci_read_config_word(pdev, 0x7E, &val);
  149. pci_write_config_word(pdev, 0x7E, val | 4);
  150. pci_write_config_word(pdev, 0x7E, val & ~4);
  151. }
  152. /**
  153. * sl82c105_bmdma_start - DMA engine begin
  154. * @qc: ATA command
  155. *
  156. * Reset the DMA engine each use as recommended by the errata
  157. * document.
  158. *
  159. * FIXME: if we switch clock at BMDMA start/end we might get better
  160. * PIO performance on DMA capable devices.
  161. */
  162. static void sl82c105_bmdma_start(struct ata_queued_cmd *qc)
  163. {
  164. struct ata_port *ap = qc->ap;
  165. sl82c105_reset_engine(ap);
  166. /* Set the clocks for DMA */
  167. sl82c105_configure_dmamode(ap, qc->dev);
  168. /* Activate DMA */
  169. ata_bmdma_start(qc);
  170. }
  171. /**
  172. * sl82c105_bmdma_end - DMA engine stop
  173. * @qc: ATA command
  174. *
  175. * Reset the DMA engine each use as recommended by the errata
  176. * document.
  177. *
  178. * This function is also called to turn off DMA when a timeout occurs
  179. * during DMA operation. In both cases we need to reset the engine,
  180. * so no actual eng_timeout handler is required.
  181. *
  182. * We assume bmdma_stop is always called if bmdma_start as called. If
  183. * not then we may need to wrap qc_issue.
  184. */
  185. static void sl82c105_bmdma_stop(struct ata_queued_cmd *qc)
  186. {
  187. struct ata_port *ap = qc->ap;
  188. ata_bmdma_stop(qc);
  189. sl82c105_reset_engine(ap);
  190. /* This will redo the initial setup of the DMA device to matching
  191. PIO timings */
  192. sl82c105_set_dmamode(ap, qc->dev);
  193. }
  194. static struct scsi_host_template sl82c105_sht = {
  195. .module = THIS_MODULE,
  196. .name = DRV_NAME,
  197. .ioctl = ata_scsi_ioctl,
  198. .queuecommand = ata_scsi_queuecmd,
  199. .can_queue = ATA_DEF_QUEUE,
  200. .this_id = ATA_SHT_THIS_ID,
  201. .sg_tablesize = LIBATA_MAX_PRD,
  202. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  203. .emulated = ATA_SHT_EMULATED,
  204. .use_clustering = ATA_SHT_USE_CLUSTERING,
  205. .proc_name = DRV_NAME,
  206. .dma_boundary = ATA_DMA_BOUNDARY,
  207. .slave_configure = ata_scsi_slave_config,
  208. .slave_destroy = ata_scsi_slave_destroy,
  209. .bios_param = ata_std_bios_param,
  210. };
  211. static struct ata_port_operations sl82c105_port_ops = {
  212. .port_disable = ata_port_disable,
  213. .set_piomode = sl82c105_set_piomode,
  214. .set_dmamode = sl82c105_set_dmamode,
  215. .mode_filter = ata_pci_default_filter,
  216. .tf_load = ata_tf_load,
  217. .tf_read = ata_tf_read,
  218. .check_status = ata_check_status,
  219. .exec_command = ata_exec_command,
  220. .dev_select = ata_std_dev_select,
  221. .error_handler = sl82c105_error_handler,
  222. .bmdma_setup = ata_bmdma_setup,
  223. .bmdma_start = sl82c105_bmdma_start,
  224. .bmdma_stop = sl82c105_bmdma_stop,
  225. .bmdma_status = ata_bmdma_status,
  226. .qc_prep = ata_qc_prep,
  227. .qc_issue = ata_qc_issue_prot,
  228. .data_xfer = ata_data_xfer,
  229. .irq_handler = ata_interrupt,
  230. .irq_clear = ata_bmdma_irq_clear,
  231. .port_start = ata_port_start,
  232. };
  233. /**
  234. * sl82c105_bridge_revision - find bridge version
  235. * @pdev: PCI device for the ATA function
  236. *
  237. * Locates the PCI bridge associated with the ATA function and
  238. * providing it is a Winbond 553 reports the revision. If it cannot
  239. * find a revision or the right device it returns -1
  240. */
  241. static int sl82c105_bridge_revision(struct pci_dev *pdev)
  242. {
  243. struct pci_dev *bridge;
  244. u8 rev;
  245. /*
  246. * The bridge should be part of the same device, but function 0.
  247. */
  248. bridge = pci_get_slot(pdev->bus,
  249. PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
  250. if (!bridge)
  251. return -1;
  252. /*
  253. * Make sure it is a Winbond 553 and is an ISA bridge.
  254. */
  255. if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
  256. bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
  257. bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
  258. pci_dev_put(bridge);
  259. return -1;
  260. }
  261. /*
  262. * We need to find function 0's revision, not function 1
  263. */
  264. pci_read_config_byte(bridge, PCI_REVISION_ID, &rev);
  265. pci_dev_put(bridge);
  266. return rev;
  267. }
  268. static int sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  269. {
  270. static struct ata_port_info info_dma = {
  271. .sht = &sl82c105_sht,
  272. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  273. .pio_mask = 0x1f,
  274. .mwdma_mask = 0x07,
  275. .port_ops = &sl82c105_port_ops
  276. };
  277. static struct ata_port_info info_early = {
  278. .sht = &sl82c105_sht,
  279. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  280. .pio_mask = 0x1f,
  281. .port_ops = &sl82c105_port_ops
  282. };
  283. static struct ata_port_info *port_info[2] = { &info_early, &info_early };
  284. u32 val;
  285. int rev;
  286. rev = sl82c105_bridge_revision(dev);
  287. if (rev == -1)
  288. dev_printk(KERN_WARNING, &dev->dev, "pata_sl82c105: Unable to find bridge, disabling DMA.\n");
  289. else if (rev <= 5)
  290. dev_printk(KERN_WARNING, &dev->dev, "pata_sl82c105: Early bridge revision, no DMA available.\n");
  291. else {
  292. port_info[0] = &info_dma;
  293. port_info[1] = &info_dma;
  294. }
  295. pci_read_config_dword(dev, 0x40, &val);
  296. val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
  297. pci_write_config_dword(dev, 0x40, val);
  298. return ata_pci_init_one(dev, port_info, 1); /* For now */
  299. }
  300. static const struct pci_device_id sl82c105[] = {
  301. { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), },
  302. { },
  303. };
  304. static struct pci_driver sl82c105_pci_driver = {
  305. .name = DRV_NAME,
  306. .id_table = sl82c105,
  307. .probe = sl82c105_init_one,
  308. .remove = ata_pci_remove_one
  309. };
  310. static int __init sl82c105_init(void)
  311. {
  312. return pci_register_driver(&sl82c105_pci_driver);
  313. }
  314. static void __exit sl82c105_exit(void)
  315. {
  316. pci_unregister_driver(&sl82c105_pci_driver);
  317. }
  318. MODULE_AUTHOR("Alan Cox");
  319. MODULE_DESCRIPTION("low-level driver for Sl82c105");
  320. MODULE_LICENSE("GPL");
  321. MODULE_DEVICE_TABLE(pci, sl82c105);
  322. MODULE_VERSION(DRV_VERSION);
  323. module_init(sl82c105_init);
  324. module_exit(sl82c105_exit);