proc-v7.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #define TTB_S (1 << 1)
  21. #define TTB_RGN_NC (0 << 3)
  22. #define TTB_RGN_OC_WBWA (1 << 3)
  23. #define TTB_RGN_OC_WT (2 << 3)
  24. #define TTB_RGN_OC_WB (3 << 3)
  25. #define TTB_NOS (1 << 5)
  26. #define TTB_IRGN_NC ((0 << 0) | (0 << 6))
  27. #define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
  28. #define TTB_IRGN_WT ((1 << 0) | (0 << 6))
  29. #define TTB_IRGN_WB ((1 << 0) | (1 << 6))
  30. /* PTWs cacheable, inner WB not shareable, outer WB not shareable */
  31. #define TTB_FLAGS_UP TTB_IRGN_WB|TTB_RGN_OC_WB
  32. #define PMD_FLAGS_UP PMD_SECT_WB
  33. /* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
  34. #define TTB_FLAGS_SMP TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
  35. #define PMD_FLAGS_SMP PMD_SECT_WBWA|PMD_SECT_S
  36. ENTRY(cpu_v7_proc_init)
  37. mov pc, lr
  38. ENDPROC(cpu_v7_proc_init)
  39. ENTRY(cpu_v7_proc_fin)
  40. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  41. bic r0, r0, #0x1000 @ ...i............
  42. bic r0, r0, #0x0006 @ .............ca.
  43. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  44. mov pc, lr
  45. ENDPROC(cpu_v7_proc_fin)
  46. /*
  47. * cpu_v7_reset(loc)
  48. *
  49. * Perform a soft reset of the system. Put the CPU into the
  50. * same state as it would be if it had been reset, and branch
  51. * to what would be the reset vector.
  52. *
  53. * - loc - location to jump to for soft reset
  54. *
  55. * This code must be executed using a flat identity mapping with
  56. * caches disabled.
  57. */
  58. .align 5
  59. ENTRY(cpu_v7_reset)
  60. mrc p15, 0, r1, c1, c0, 0 @ ctrl register
  61. bic r1, r1, #0x1 @ ...............m
  62. THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
  63. mcr p15, 0, r1, c1, c0, 0 @ disable MMU
  64. isb
  65. mov pc, r0
  66. ENDPROC(cpu_v7_reset)
  67. /*
  68. * cpu_v7_do_idle()
  69. *
  70. * Idle the processor (eg, wait for interrupt).
  71. *
  72. * IRQs are already disabled.
  73. */
  74. ENTRY(cpu_v7_do_idle)
  75. dsb @ WFI may enter a low-power mode
  76. wfi
  77. mov pc, lr
  78. ENDPROC(cpu_v7_do_idle)
  79. ENTRY(cpu_v7_dcache_clean_area)
  80. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  81. dcache_line_size r2, r3
  82. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  83. add r0, r0, r2
  84. subs r1, r1, r2
  85. bhi 1b
  86. dsb
  87. #endif
  88. mov pc, lr
  89. ENDPROC(cpu_v7_dcache_clean_area)
  90. /*
  91. * cpu_v7_switch_mm(pgd_phys, tsk)
  92. *
  93. * Set the translation table base pointer to be pgd_phys
  94. *
  95. * - pgd_phys - physical address of new TTB
  96. *
  97. * It is assumed that:
  98. * - we are not using split page tables
  99. */
  100. ENTRY(cpu_v7_switch_mm)
  101. #ifdef CONFIG_MMU
  102. mov r2, #0
  103. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  104. ALT_SMP(orr r0, r0, #TTB_FLAGS_SMP)
  105. ALT_UP(orr r0, r0, #TTB_FLAGS_UP)
  106. #ifdef CONFIG_ARM_ERRATA_430973
  107. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  108. #endif
  109. #ifdef CONFIG_ARM_ERRATA_754322
  110. dsb
  111. #endif
  112. mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
  113. isb
  114. 1: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  115. isb
  116. #ifdef CONFIG_ARM_ERRATA_754322
  117. dsb
  118. #endif
  119. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  120. isb
  121. #endif
  122. mov pc, lr
  123. ENDPROC(cpu_v7_switch_mm)
  124. /*
  125. * cpu_v7_set_pte_ext(ptep, pte)
  126. *
  127. * Set a level 2 translation table entry.
  128. *
  129. * - ptep - pointer to level 2 translation table entry
  130. * (hardware version is stored at +2048 bytes)
  131. * - pte - PTE value to store
  132. * - ext - value for extended PTE bits
  133. */
  134. ENTRY(cpu_v7_set_pte_ext)
  135. #ifdef CONFIG_MMU
  136. str r1, [r0] @ linux version
  137. bic r3, r1, #0x000003f0
  138. bic r3, r3, #PTE_TYPE_MASK
  139. orr r3, r3, r2
  140. orr r3, r3, #PTE_EXT_AP0 | 2
  141. tst r1, #1 << 4
  142. orrne r3, r3, #PTE_EXT_TEX(1)
  143. eor r1, r1, #L_PTE_DIRTY
  144. tst r1, #L_PTE_RDONLY | L_PTE_DIRTY
  145. orrne r3, r3, #PTE_EXT_APX
  146. tst r1, #L_PTE_USER
  147. orrne r3, r3, #PTE_EXT_AP1
  148. #ifdef CONFIG_CPU_USE_DOMAINS
  149. @ allow kernel read/write access to read-only user pages
  150. tstne r3, #PTE_EXT_APX
  151. bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
  152. #endif
  153. tst r1, #L_PTE_XN
  154. orrne r3, r3, #PTE_EXT_XN
  155. tst r1, #L_PTE_YOUNG
  156. tstne r1, #L_PTE_PRESENT
  157. moveq r3, #0
  158. ARM( str r3, [r0, #2048]! )
  159. THUMB( add r0, r0, #2048 )
  160. THUMB( str r3, [r0] )
  161. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  162. #endif
  163. mov pc, lr
  164. ENDPROC(cpu_v7_set_pte_ext)
  165. string cpu_v7_name, "ARMv7 Processor"
  166. .align
  167. /*
  168. * Memory region attributes with SCTLR.TRE=1
  169. *
  170. * n = TEX[0],C,B
  171. * TR = PRRR[2n+1:2n] - memory type
  172. * IR = NMRR[2n+1:2n] - inner cacheable property
  173. * OR = NMRR[2n+17:2n+16] - outer cacheable property
  174. *
  175. * n TR IR OR
  176. * UNCACHED 000 00
  177. * BUFFERABLE 001 10 00 00
  178. * WRITETHROUGH 010 10 10 10
  179. * WRITEBACK 011 10 11 11
  180. * reserved 110
  181. * WRITEALLOC 111 10 01 01
  182. * DEV_SHARED 100 01
  183. * DEV_NONSHARED 100 01
  184. * DEV_WC 001 10
  185. * DEV_CACHED 011 10
  186. *
  187. * Other attributes:
  188. *
  189. * DS0 = PRRR[16] = 0 - device shareable property
  190. * DS1 = PRRR[17] = 1 - device shareable property
  191. * NS0 = PRRR[18] = 0 - normal shareable property
  192. * NS1 = PRRR[19] = 1 - normal shareable property
  193. * NOS = PRRR[24+n] = 1 - not outer shareable
  194. */
  195. .equ PRRR, 0xff0a81a8
  196. .equ NMRR, 0x40e040e0
  197. /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
  198. .globl cpu_v7_suspend_size
  199. .equ cpu_v7_suspend_size, 4 * 9
  200. #ifdef CONFIG_PM_SLEEP
  201. ENTRY(cpu_v7_do_suspend)
  202. stmfd sp!, {r4 - r11, lr}
  203. mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
  204. mrc p15, 0, r5, c13, c0, 1 @ Context ID
  205. mrc p15, 0, r6, c13, c0, 3 @ User r/o thread ID
  206. stmia r0!, {r4 - r6}
  207. mrc p15, 0, r6, c3, c0, 0 @ Domain ID
  208. mrc p15, 0, r7, c2, c0, 0 @ TTB 0
  209. mrc p15, 0, r8, c2, c0, 1 @ TTB 1
  210. mrc p15, 0, r9, c1, c0, 0 @ Control register
  211. mrc p15, 0, r10, c1, c0, 1 @ Auxiliary control register
  212. mrc p15, 0, r11, c1, c0, 2 @ Co-processor access control
  213. stmia r0, {r6 - r11}
  214. ldmfd sp!, {r4 - r11, pc}
  215. ENDPROC(cpu_v7_do_suspend)
  216. ENTRY(cpu_v7_do_resume)
  217. mov ip, #0
  218. mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
  219. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  220. ldmia r0!, {r4 - r6}
  221. mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
  222. mcr p15, 0, r5, c13, c0, 1 @ Context ID
  223. mcr p15, 0, r6, c13, c0, 3 @ User r/o thread ID
  224. ldmia r0, {r6 - r11}
  225. mcr p15, 0, r6, c3, c0, 0 @ Domain ID
  226. mcr p15, 0, r7, c2, c0, 0 @ TTB 0
  227. mcr p15, 0, r8, c2, c0, 1 @ TTB 1
  228. mcr p15, 0, ip, c2, c0, 2 @ TTB control register
  229. mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
  230. teq r4, r10 @ Is it already set?
  231. mcrne p15, 0, r10, c1, c0, 1 @ No, so write it
  232. mcr p15, 0, r11, c1, c0, 2 @ Co-processor access control
  233. ldr r4, =PRRR @ PRRR
  234. ldr r5, =NMRR @ NMRR
  235. mcr p15, 0, r4, c10, c2, 0 @ write PRRR
  236. mcr p15, 0, r5, c10, c2, 1 @ write NMRR
  237. isb
  238. dsb
  239. mov r0, r9 @ control register
  240. mov r2, r7, lsr #14 @ get TTB0 base
  241. mov r2, r2, lsl #14
  242. ldr r3, cpu_resume_l1_flags
  243. b cpu_resume_mmu
  244. ENDPROC(cpu_v7_do_resume)
  245. cpu_resume_l1_flags:
  246. ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_FLAGS_SMP)
  247. ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_FLAGS_UP)
  248. #endif
  249. __CPUINIT
  250. /*
  251. * __v7_setup
  252. *
  253. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  254. * on. Return in r0 the new CP15 C1 control register setting.
  255. *
  256. * We automatically detect if we have a Harvard cache, and use the
  257. * Harvard cache control instructions insead of the unified cache
  258. * control instructions.
  259. *
  260. * This should be able to cover all ARMv7 cores.
  261. *
  262. * It is assumed that:
  263. * - cache type register is implemented
  264. */
  265. __v7_ca5mp_setup:
  266. __v7_ca9mp_setup:
  267. mov r10, #(1 << 0) @ TLB ops broadcasting
  268. b 1f
  269. __v7_ca15mp_setup:
  270. mov r10, #0
  271. 1:
  272. #ifdef CONFIG_SMP
  273. ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
  274. ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
  275. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  276. orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
  277. orreq r0, r0, r10 @ Enable CPU-specific SMP bits
  278. mcreq p15, 0, r0, c1, c0, 1
  279. #endif
  280. __v7_setup:
  281. adr r12, __v7_setup_stack @ the local stack
  282. stmia r12, {r0-r5, r7, r9, r11, lr}
  283. bl v7_flush_dcache_all
  284. ldmia r12, {r0-r5, r7, r9, r11, lr}
  285. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  286. and r10, r0, #0xff000000 @ ARM?
  287. teq r10, #0x41000000
  288. bne 3f
  289. and r5, r0, #0x00f00000 @ variant
  290. and r6, r0, #0x0000000f @ revision
  291. orr r6, r6, r5, lsr #20-4 @ combine variant and revision
  292. ubfx r0, r0, #4, #12 @ primary part number
  293. /* Cortex-A8 Errata */
  294. ldr r10, =0x00000c08 @ Cortex-A8 primary part number
  295. teq r0, r10
  296. bne 2f
  297. #ifdef CONFIG_ARM_ERRATA_430973
  298. teq r5, #0x00100000 @ only present in r1p*
  299. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  300. orreq r10, r10, #(1 << 6) @ set IBE to 1
  301. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  302. #endif
  303. #ifdef CONFIG_ARM_ERRATA_458693
  304. teq r6, #0x20 @ only present in r2p0
  305. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  306. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  307. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  308. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  309. #endif
  310. #ifdef CONFIG_ARM_ERRATA_460075
  311. teq r6, #0x20 @ only present in r2p0
  312. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  313. tsteq r10, #1 << 22
  314. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  315. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  316. #endif
  317. b 3f
  318. /* Cortex-A9 Errata */
  319. 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
  320. teq r0, r10
  321. bne 3f
  322. #ifdef CONFIG_ARM_ERRATA_742230
  323. cmp r6, #0x22 @ only present up to r2p2
  324. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  325. orrle r10, r10, #1 << 4 @ set bit #4
  326. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  327. #endif
  328. #ifdef CONFIG_ARM_ERRATA_742231
  329. teq r6, #0x20 @ present in r2p0
  330. teqne r6, #0x21 @ present in r2p1
  331. teqne r6, #0x22 @ present in r2p2
  332. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  333. orreq r10, r10, #1 << 12 @ set bit #12
  334. orreq r10, r10, #1 << 22 @ set bit #22
  335. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  336. #endif
  337. #ifdef CONFIG_ARM_ERRATA_743622
  338. teq r6, #0x20 @ present in r2p0
  339. teqne r6, #0x21 @ present in r2p1
  340. teqne r6, #0x22 @ present in r2p2
  341. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  342. orreq r10, r10, #1 << 6 @ set bit #6
  343. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  344. #endif
  345. #ifdef CONFIG_ARM_ERRATA_751472
  346. cmp r6, #0x30 @ present prior to r3p0
  347. mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
  348. orrlt r10, r10, #1 << 11 @ set bit #11
  349. mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
  350. #endif
  351. 3: mov r10, #0
  352. #ifdef HARVARD_CACHE
  353. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  354. #endif
  355. dsb
  356. #ifdef CONFIG_MMU
  357. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  358. mcr p15, 0, r10, c2, c0, 2 @ TTB control register
  359. ALT_SMP(orr r4, r4, #TTB_FLAGS_SMP)
  360. ALT_UP(orr r4, r4, #TTB_FLAGS_UP)
  361. ALT_SMP(orr r8, r8, #TTB_FLAGS_SMP)
  362. ALT_UP(orr r8, r8, #TTB_FLAGS_UP)
  363. mcr p15, 0, r8, c2, c0, 1 @ load TTB1
  364. ldr r5, =PRRR @ PRRR
  365. ldr r6, =NMRR @ NMRR
  366. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  367. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  368. #endif
  369. adr r5, v7_crval
  370. ldmia r5, {r5, r6}
  371. #ifdef CONFIG_CPU_ENDIAN_BE8
  372. orr r6, r6, #1 << 25 @ big-endian page tables
  373. #endif
  374. #ifdef CONFIG_SWP_EMULATE
  375. orr r5, r5, #(1 << 10) @ set SW bit in "clear"
  376. bic r6, r6, #(1 << 10) @ clear it in "mmuset"
  377. #endif
  378. mrc p15, 0, r0, c1, c0, 0 @ read control register
  379. bic r0, r0, r5 @ clear bits them
  380. orr r0, r0, r6 @ set them
  381. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  382. mov pc, lr @ return to head.S:__ret
  383. ENDPROC(__v7_setup)
  384. /* AT
  385. * TFR EV X F I D LR S
  386. * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
  387. * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
  388. * 1 0 110 0011 1100 .111 1101 < we want
  389. */
  390. .type v7_crval, #object
  391. v7_crval:
  392. crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
  393. __v7_setup_stack:
  394. .space 4 * 11 @ 11 registers
  395. __INITDATA
  396. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  397. define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  398. .section ".rodata"
  399. string cpu_arch_name, "armv7"
  400. string cpu_elf_name, "v7"
  401. .align
  402. .section ".proc.info.init", #alloc, #execinstr
  403. /*
  404. * Standard v7 proc info content
  405. */
  406. .macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0
  407. ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  408. PMD_FLAGS_SMP | \mm_mmuflags)
  409. ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  410. PMD_FLAGS_UP | \mm_mmuflags)
  411. .long PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_AP_WRITE | \
  412. PMD_SECT_AP_READ | \io_mmuflags
  413. W(b) \initfunc
  414. .long cpu_arch_name
  415. .long cpu_elf_name
  416. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
  417. HWCAP_EDSP | HWCAP_TLS | \hwcaps
  418. .long cpu_v7_name
  419. .long v7_processor_functions
  420. .long v7wbi_tlb_fns
  421. .long v6_user_fns
  422. .long v7_cache_fns
  423. .endm
  424. /*
  425. * ARM Ltd. Cortex A5 processor.
  426. */
  427. .type __v7_ca5mp_proc_info, #object
  428. __v7_ca5mp_proc_info:
  429. .long 0x410fc050
  430. .long 0xff0ffff0
  431. __v7_proc __v7_ca5mp_setup
  432. .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
  433. /*
  434. * ARM Ltd. Cortex A9 processor.
  435. */
  436. .type __v7_ca9mp_proc_info, #object
  437. __v7_ca9mp_proc_info:
  438. .long 0x410fc090
  439. .long 0xff0ffff0
  440. __v7_proc __v7_ca9mp_setup
  441. .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
  442. /*
  443. * ARM Ltd. Cortex A15 processor.
  444. */
  445. .type __v7_ca15mp_proc_info, #object
  446. __v7_ca15mp_proc_info:
  447. .long 0x410fc0f0
  448. .long 0xff0ffff0
  449. __v7_proc __v7_ca15mp_setup, hwcaps = HWCAP_IDIV
  450. .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
  451. /*
  452. * Match any ARMv7 processor core.
  453. */
  454. .type __v7_proc_info, #object
  455. __v7_proc_info:
  456. .long 0x000f0000 @ Required ID value
  457. .long 0x000f0000 @ Mask for ID
  458. __v7_proc __v7_setup
  459. .size __v7_proc_info, . - __v7_proc_info