wm8978.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124
  1. /*
  2. * wm8978.c -- WM8978 ALSA SoC Audio Codec driver
  3. *
  4. * Copyright (C) 2009-2010 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  5. * Copyright (C) 2007 Carlos Munoz <carlos@kenati.com>
  6. * Copyright 2006-2009 Wolfson Microelectronics PLC.
  7. * Based on wm8974 and wm8990 by Liam Girdwood <lrg@slimlogic.co.uk>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/pm.h>
  19. #include <linux/i2c.h>
  20. #include <linux/platform_device.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include <asm/div64.h>
  29. #include "wm8978.h"
  30. static struct snd_soc_codec *wm8978_codec;
  31. /* wm8978 register cache. Note that register 0 is not included in the cache. */
  32. static const u16 wm8978_reg[WM8978_CACHEREGNUM] = {
  33. 0x0000, 0x0000, 0x0000, 0x0000, /* 0x00...0x03 */
  34. 0x0050, 0x0000, 0x0140, 0x0000, /* 0x04...0x07 */
  35. 0x0000, 0x0000, 0x0000, 0x00ff, /* 0x08...0x0b */
  36. 0x00ff, 0x0000, 0x0100, 0x00ff, /* 0x0c...0x0f */
  37. 0x00ff, 0x0000, 0x012c, 0x002c, /* 0x10...0x13 */
  38. 0x002c, 0x002c, 0x002c, 0x0000, /* 0x14...0x17 */
  39. 0x0032, 0x0000, 0x0000, 0x0000, /* 0x18...0x1b */
  40. 0x0000, 0x0000, 0x0000, 0x0000, /* 0x1c...0x1f */
  41. 0x0038, 0x000b, 0x0032, 0x0000, /* 0x20...0x23 */
  42. 0x0008, 0x000c, 0x0093, 0x00e9, /* 0x24...0x27 */
  43. 0x0000, 0x0000, 0x0000, 0x0000, /* 0x28...0x2b */
  44. 0x0033, 0x0010, 0x0010, 0x0100, /* 0x2c...0x2f */
  45. 0x0100, 0x0002, 0x0001, 0x0001, /* 0x30...0x33 */
  46. 0x0039, 0x0039, 0x0039, 0x0039, /* 0x34...0x37 */
  47. 0x0001, 0x0001, /* 0x38...0x3b */
  48. };
  49. /* codec private data */
  50. struct wm8978_priv {
  51. struct snd_soc_codec codec;
  52. unsigned int f_pllout;
  53. unsigned int f_mclk;
  54. unsigned int f_256fs;
  55. unsigned int f_opclk;
  56. enum wm8978_sysclk_src sysclk;
  57. u16 reg_cache[WM8978_CACHEREGNUM];
  58. };
  59. static const char *wm8978_companding[] = {"Off", "NC", "u-law", "A-law"};
  60. static const char *wm8978_eqmode[] = {"Capture", "Playback"};
  61. static const char *wm8978_bw[] = {"Narrow", "Wide"};
  62. static const char *wm8978_eq1[] = {"80Hz", "105Hz", "135Hz", "175Hz"};
  63. static const char *wm8978_eq2[] = {"230Hz", "300Hz", "385Hz", "500Hz"};
  64. static const char *wm8978_eq3[] = {"650Hz", "850Hz", "1.1kHz", "1.4kHz"};
  65. static const char *wm8978_eq4[] = {"1.8kHz", "2.4kHz", "3.2kHz", "4.1kHz"};
  66. static const char *wm8978_eq5[] = {"5.3kHz", "6.9kHz", "9kHz", "11.7kHz"};
  67. static const char *wm8978_alc3[] = {"ALC", "Limiter"};
  68. static const char *wm8978_alc1[] = {"Off", "Right", "Left", "Both"};
  69. static const SOC_ENUM_SINGLE_DECL(adc_compand, WM8978_COMPANDING_CONTROL, 1,
  70. wm8978_companding);
  71. static const SOC_ENUM_SINGLE_DECL(dac_compand, WM8978_COMPANDING_CONTROL, 3,
  72. wm8978_companding);
  73. static const SOC_ENUM_SINGLE_DECL(eqmode, WM8978_EQ1, 8, wm8978_eqmode);
  74. static const SOC_ENUM_SINGLE_DECL(eq1, WM8978_EQ1, 5, wm8978_eq1);
  75. static const SOC_ENUM_SINGLE_DECL(eq2bw, WM8978_EQ2, 8, wm8978_bw);
  76. static const SOC_ENUM_SINGLE_DECL(eq2, WM8978_EQ2, 5, wm8978_eq2);
  77. static const SOC_ENUM_SINGLE_DECL(eq3bw, WM8978_EQ3, 8, wm8978_bw);
  78. static const SOC_ENUM_SINGLE_DECL(eq3, WM8978_EQ3, 5, wm8978_eq3);
  79. static const SOC_ENUM_SINGLE_DECL(eq4bw, WM8978_EQ4, 8, wm8978_bw);
  80. static const SOC_ENUM_SINGLE_DECL(eq4, WM8978_EQ4, 5, wm8978_eq4);
  81. static const SOC_ENUM_SINGLE_DECL(eq5, WM8978_EQ5, 5, wm8978_eq5);
  82. static const SOC_ENUM_SINGLE_DECL(alc3, WM8978_ALC_CONTROL_3, 8, wm8978_alc3);
  83. static const SOC_ENUM_SINGLE_DECL(alc1, WM8978_ALC_CONTROL_1, 7, wm8978_alc1);
  84. static const DECLARE_TLV_DB_SCALE(digital_tlv, -12750, 50, 1);
  85. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  86. static const DECLARE_TLV_DB_SCALE(inpga_tlv, -1200, 75, 0);
  87. static const DECLARE_TLV_DB_SCALE(spk_tlv, -5700, 100, 0);
  88. static const DECLARE_TLV_DB_SCALE(boost_tlv, -1500, 300, 1);
  89. static const struct snd_kcontrol_new wm8978_snd_controls[] = {
  90. SOC_SINGLE("Digital Loopback Switch",
  91. WM8978_COMPANDING_CONTROL, 0, 1, 0),
  92. SOC_ENUM("ADC Companding", adc_compand),
  93. SOC_ENUM("DAC Companding", dac_compand),
  94. SOC_DOUBLE("DAC Inversion Switch", WM8978_DAC_CONTROL, 0, 1, 1, 0),
  95. SOC_DOUBLE_R_TLV("PCM Volume",
  96. WM8978_LEFT_DAC_DIGITAL_VOLUME, WM8978_RIGHT_DAC_DIGITAL_VOLUME,
  97. 0, 255, 0, digital_tlv),
  98. SOC_SINGLE("High Pass Filter Switch", WM8978_ADC_CONTROL, 8, 1, 0),
  99. SOC_SINGLE("High Pass Cut Off", WM8978_ADC_CONTROL, 4, 7, 0),
  100. SOC_DOUBLE("ADC Inversion Switch", WM8978_ADC_CONTROL, 0, 1, 1, 0),
  101. SOC_DOUBLE_R_TLV("ADC Volume",
  102. WM8978_LEFT_ADC_DIGITAL_VOLUME, WM8978_RIGHT_ADC_DIGITAL_VOLUME,
  103. 0, 255, 0, digital_tlv),
  104. SOC_ENUM("Equaliser Function", eqmode),
  105. SOC_ENUM("EQ1 Cut Off", eq1),
  106. SOC_SINGLE_TLV("EQ1 Volume", WM8978_EQ1, 0, 24, 1, eq_tlv),
  107. SOC_ENUM("Equaliser EQ2 Bandwith", eq2bw),
  108. SOC_ENUM("EQ2 Cut Off", eq2),
  109. SOC_SINGLE_TLV("EQ2 Volume", WM8978_EQ2, 0, 24, 1, eq_tlv),
  110. SOC_ENUM("Equaliser EQ3 Bandwith", eq3bw),
  111. SOC_ENUM("EQ3 Cut Off", eq3),
  112. SOC_SINGLE_TLV("EQ3 Volume", WM8978_EQ3, 0, 24, 1, eq_tlv),
  113. SOC_ENUM("Equaliser EQ4 Bandwith", eq4bw),
  114. SOC_ENUM("EQ4 Cut Off", eq4),
  115. SOC_SINGLE_TLV("EQ4 Volume", WM8978_EQ4, 0, 24, 1, eq_tlv),
  116. SOC_ENUM("EQ5 Cut Off", eq5),
  117. SOC_SINGLE_TLV("EQ5 Volume", WM8978_EQ5, 0, 24, 1, eq_tlv),
  118. SOC_SINGLE("DAC Playback Limiter Switch",
  119. WM8978_DAC_LIMITER_1, 8, 1, 0),
  120. SOC_SINGLE("DAC Playback Limiter Decay",
  121. WM8978_DAC_LIMITER_1, 4, 15, 0),
  122. SOC_SINGLE("DAC Playback Limiter Attack",
  123. WM8978_DAC_LIMITER_1, 0, 15, 0),
  124. SOC_SINGLE("DAC Playback Limiter Threshold",
  125. WM8978_DAC_LIMITER_2, 4, 7, 0),
  126. SOC_SINGLE("DAC Playback Limiter Boost",
  127. WM8978_DAC_LIMITER_2, 0, 15, 0),
  128. SOC_ENUM("ALC Enable Switch", alc1),
  129. SOC_SINGLE("ALC Capture Min Gain", WM8978_ALC_CONTROL_1, 0, 7, 0),
  130. SOC_SINGLE("ALC Capture Max Gain", WM8978_ALC_CONTROL_1, 3, 7, 0),
  131. SOC_SINGLE("ALC Capture Hold", WM8978_ALC_CONTROL_2, 4, 7, 0),
  132. SOC_SINGLE("ALC Capture Target", WM8978_ALC_CONTROL_2, 0, 15, 0),
  133. SOC_ENUM("ALC Capture Mode", alc3),
  134. SOC_SINGLE("ALC Capture Decay", WM8978_ALC_CONTROL_3, 4, 15, 0),
  135. SOC_SINGLE("ALC Capture Attack", WM8978_ALC_CONTROL_3, 0, 15, 0),
  136. SOC_SINGLE("ALC Capture Noise Gate Switch", WM8978_NOISE_GATE, 3, 1, 0),
  137. SOC_SINGLE("ALC Capture Noise Gate Threshold",
  138. WM8978_NOISE_GATE, 0, 7, 0),
  139. SOC_DOUBLE_R("Capture PGA ZC Switch",
  140. WM8978_LEFT_INP_PGA_CONTROL, WM8978_RIGHT_INP_PGA_CONTROL,
  141. 7, 1, 0),
  142. /* OUT1 - Headphones */
  143. SOC_DOUBLE_R("Headphone Playback ZC Switch",
  144. WM8978_LOUT1_HP_CONTROL, WM8978_ROUT1_HP_CONTROL, 7, 1, 0),
  145. SOC_DOUBLE_R_TLV("Headphone Playback Volume",
  146. WM8978_LOUT1_HP_CONTROL, WM8978_ROUT1_HP_CONTROL,
  147. 0, 63, 0, spk_tlv),
  148. /* OUT2 - Speakers */
  149. SOC_DOUBLE_R("Speaker Playback ZC Switch",
  150. WM8978_LOUT2_SPK_CONTROL, WM8978_ROUT2_SPK_CONTROL, 7, 1, 0),
  151. SOC_DOUBLE_R_TLV("Speaker Playback Volume",
  152. WM8978_LOUT2_SPK_CONTROL, WM8978_ROUT2_SPK_CONTROL,
  153. 0, 63, 0, spk_tlv),
  154. /* OUT3/4 - Line Output */
  155. SOC_DOUBLE_R("Line Playback Switch",
  156. WM8978_OUT3_MIXER_CONTROL, WM8978_OUT4_MIXER_CONTROL, 6, 1, 1),
  157. /* Mixer #3: Boost (Input) mixer */
  158. SOC_DOUBLE_R("PGA Boost (+20dB)",
  159. WM8978_LEFT_ADC_BOOST_CONTROL, WM8978_RIGHT_ADC_BOOST_CONTROL,
  160. 8, 1, 0),
  161. SOC_DOUBLE_R_TLV("L2/R2 Boost Volume",
  162. WM8978_LEFT_ADC_BOOST_CONTROL, WM8978_RIGHT_ADC_BOOST_CONTROL,
  163. 4, 7, 0, boost_tlv),
  164. SOC_DOUBLE_R_TLV("Aux Boost Volume",
  165. WM8978_LEFT_ADC_BOOST_CONTROL, WM8978_RIGHT_ADC_BOOST_CONTROL,
  166. 0, 7, 0, boost_tlv),
  167. /* Input PGA volume */
  168. SOC_DOUBLE_R_TLV("Input PGA Volume",
  169. WM8978_LEFT_INP_PGA_CONTROL, WM8978_RIGHT_INP_PGA_CONTROL,
  170. 0, 63, 0, inpga_tlv),
  171. /* Headphone */
  172. SOC_DOUBLE_R("Headphone Switch",
  173. WM8978_LOUT1_HP_CONTROL, WM8978_ROUT1_HP_CONTROL, 6, 1, 1),
  174. /* Speaker */
  175. SOC_DOUBLE_R("Speaker Switch",
  176. WM8978_LOUT2_SPK_CONTROL, WM8978_ROUT2_SPK_CONTROL, 6, 1, 1),
  177. };
  178. /* Mixer #1: Output (OUT1, OUT2) Mixer: mix AUX, Input mixer output and DAC */
  179. static const struct snd_kcontrol_new wm8978_left_out_mixer[] = {
  180. SOC_DAPM_SINGLE("Line Bypass Switch", WM8978_LEFT_MIXER_CONTROL, 1, 1, 0),
  181. SOC_DAPM_SINGLE("Aux Playback Switch", WM8978_LEFT_MIXER_CONTROL, 5, 1, 0),
  182. SOC_DAPM_SINGLE("PCM Playback Switch", WM8978_LEFT_MIXER_CONTROL, 0, 1, 0),
  183. };
  184. static const struct snd_kcontrol_new wm8978_right_out_mixer[] = {
  185. SOC_DAPM_SINGLE("Line Bypass Switch", WM8978_RIGHT_MIXER_CONTROL, 1, 1, 0),
  186. SOC_DAPM_SINGLE("Aux Playback Switch", WM8978_RIGHT_MIXER_CONTROL, 5, 1, 0),
  187. SOC_DAPM_SINGLE("PCM Playback Switch", WM8978_RIGHT_MIXER_CONTROL, 0, 1, 0),
  188. };
  189. /* OUT3/OUT4 Mixer not implemented */
  190. /* Mixer #2: Input PGA Mute */
  191. static const struct snd_kcontrol_new wm8978_left_input_mixer[] = {
  192. SOC_DAPM_SINGLE("L2 Switch", WM8978_INPUT_CONTROL, 2, 1, 0),
  193. SOC_DAPM_SINGLE("MicN Switch", WM8978_INPUT_CONTROL, 1, 1, 0),
  194. SOC_DAPM_SINGLE("MicP Switch", WM8978_INPUT_CONTROL, 0, 1, 0),
  195. };
  196. static const struct snd_kcontrol_new wm8978_right_input_mixer[] = {
  197. SOC_DAPM_SINGLE("R2 Switch", WM8978_INPUT_CONTROL, 6, 1, 0),
  198. SOC_DAPM_SINGLE("MicN Switch", WM8978_INPUT_CONTROL, 5, 1, 0),
  199. SOC_DAPM_SINGLE("MicP Switch", WM8978_INPUT_CONTROL, 4, 1, 0),
  200. };
  201. static const struct snd_soc_dapm_widget wm8978_dapm_widgets[] = {
  202. SND_SOC_DAPM_DAC("Left DAC", "Left HiFi Playback",
  203. WM8978_POWER_MANAGEMENT_3, 0, 0),
  204. SND_SOC_DAPM_DAC("Right DAC", "Right HiFi Playback",
  205. WM8978_POWER_MANAGEMENT_3, 1, 0),
  206. SND_SOC_DAPM_ADC("Left ADC", "Left HiFi Capture",
  207. WM8978_POWER_MANAGEMENT_2, 0, 0),
  208. SND_SOC_DAPM_ADC("Right ADC", "Right HiFi Capture",
  209. WM8978_POWER_MANAGEMENT_2, 1, 0),
  210. /* Mixer #1: OUT1,2 */
  211. SOC_MIXER_ARRAY("Left Output Mixer", WM8978_POWER_MANAGEMENT_3,
  212. 2, 0, wm8978_left_out_mixer),
  213. SOC_MIXER_ARRAY("Right Output Mixer", WM8978_POWER_MANAGEMENT_3,
  214. 3, 0, wm8978_right_out_mixer),
  215. SOC_MIXER_ARRAY("Left Input Mixer", WM8978_POWER_MANAGEMENT_2,
  216. 2, 0, wm8978_left_input_mixer),
  217. SOC_MIXER_ARRAY("Right Input Mixer", WM8978_POWER_MANAGEMENT_2,
  218. 3, 0, wm8978_right_input_mixer),
  219. SND_SOC_DAPM_PGA("Left Boost Mixer", WM8978_POWER_MANAGEMENT_2,
  220. 4, 0, NULL, 0),
  221. SND_SOC_DAPM_PGA("Right Boost Mixer", WM8978_POWER_MANAGEMENT_2,
  222. 5, 0, NULL, 0),
  223. SND_SOC_DAPM_PGA("Left Capture PGA", WM8978_LEFT_INP_PGA_CONTROL,
  224. 6, 1, NULL, 0),
  225. SND_SOC_DAPM_PGA("Right Capture PGA", WM8978_RIGHT_INP_PGA_CONTROL,
  226. 6, 1, NULL, 0),
  227. SND_SOC_DAPM_PGA("Left Headphone Out", WM8978_POWER_MANAGEMENT_2,
  228. 7, 0, NULL, 0),
  229. SND_SOC_DAPM_PGA("Right Headphone Out", WM8978_POWER_MANAGEMENT_2,
  230. 8, 0, NULL, 0),
  231. SND_SOC_DAPM_PGA("Left Speaker Out", WM8978_POWER_MANAGEMENT_3,
  232. 6, 0, NULL, 0),
  233. SND_SOC_DAPM_PGA("Right Speaker Out", WM8978_POWER_MANAGEMENT_3,
  234. 5, 0, NULL, 0),
  235. SND_SOC_DAPM_MIXER("OUT4 VMID", WM8978_POWER_MANAGEMENT_3,
  236. 8, 0, NULL, 0),
  237. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8978_POWER_MANAGEMENT_1, 4, 0),
  238. SND_SOC_DAPM_INPUT("LMICN"),
  239. SND_SOC_DAPM_INPUT("LMICP"),
  240. SND_SOC_DAPM_INPUT("RMICN"),
  241. SND_SOC_DAPM_INPUT("RMICP"),
  242. SND_SOC_DAPM_INPUT("LAUX"),
  243. SND_SOC_DAPM_INPUT("RAUX"),
  244. SND_SOC_DAPM_INPUT("L2"),
  245. SND_SOC_DAPM_INPUT("R2"),
  246. SND_SOC_DAPM_OUTPUT("LHP"),
  247. SND_SOC_DAPM_OUTPUT("RHP"),
  248. SND_SOC_DAPM_OUTPUT("LSPK"),
  249. SND_SOC_DAPM_OUTPUT("RSPK"),
  250. };
  251. static const struct snd_soc_dapm_route audio_map[] = {
  252. /* Output mixer */
  253. {"Right Output Mixer", "PCM Playback Switch", "Right DAC"},
  254. {"Right Output Mixer", "Aux Playback Switch", "RAUX"},
  255. {"Right Output Mixer", "Line Bypass Switch", "Right Boost Mixer"},
  256. {"Left Output Mixer", "PCM Playback Switch", "Left DAC"},
  257. {"Left Output Mixer", "Aux Playback Switch", "LAUX"},
  258. {"Left Output Mixer", "Line Bypass Switch", "Left Boost Mixer"},
  259. /* Outputs */
  260. {"Right Headphone Out", NULL, "Right Output Mixer"},
  261. {"RHP", NULL, "Right Headphone Out"},
  262. {"Left Headphone Out", NULL, "Left Output Mixer"},
  263. {"LHP", NULL, "Left Headphone Out"},
  264. {"Right Speaker Out", NULL, "Right Output Mixer"},
  265. {"RSPK", NULL, "Right Speaker Out"},
  266. {"Left Speaker Out", NULL, "Left Output Mixer"},
  267. {"LSPK", NULL, "Left Speaker Out"},
  268. /* Boost Mixer */
  269. {"Right ADC", NULL, "Right Boost Mixer"},
  270. {"Right Boost Mixer", NULL, "RAUX"},
  271. {"Right Boost Mixer", NULL, "Right Capture PGA"},
  272. {"Right Boost Mixer", NULL, "R2"},
  273. {"Left ADC", NULL, "Left Boost Mixer"},
  274. {"Left Boost Mixer", NULL, "LAUX"},
  275. {"Left Boost Mixer", NULL, "Left Capture PGA"},
  276. {"Left Boost Mixer", NULL, "L2"},
  277. /* Input PGA */
  278. {"Right Capture PGA", NULL, "Right Input Mixer"},
  279. {"Left Capture PGA", NULL, "Left Input Mixer"},
  280. {"Right Input Mixer", "R2 Switch", "R2"},
  281. {"Right Input Mixer", "MicN Switch", "RMICN"},
  282. {"Right Input Mixer", "MicP Switch", "RMICP"},
  283. {"Left Input Mixer", "L2 Switch", "L2"},
  284. {"Left Input Mixer", "MicN Switch", "LMICN"},
  285. {"Left Input Mixer", "MicP Switch", "LMICP"},
  286. };
  287. static int wm8978_add_widgets(struct snd_soc_codec *codec)
  288. {
  289. snd_soc_dapm_new_controls(codec, wm8978_dapm_widgets,
  290. ARRAY_SIZE(wm8978_dapm_widgets));
  291. /* set up the WM8978 audio map */
  292. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  293. return 0;
  294. }
  295. /* PLL divisors */
  296. struct wm8978_pll_div {
  297. u32 k;
  298. u8 n;
  299. u8 div2;
  300. };
  301. #define FIXED_PLL_SIZE (1 << 24)
  302. static void pll_factors(struct wm8978_pll_div *pll_div, unsigned int target,
  303. unsigned int source)
  304. {
  305. u64 k_part;
  306. unsigned int k, n_div, n_mod;
  307. n_div = target / source;
  308. if (n_div < 6) {
  309. source >>= 1;
  310. pll_div->div2 = 1;
  311. n_div = target / source;
  312. } else {
  313. pll_div->div2 = 0;
  314. }
  315. if (n_div < 6 || n_div > 12)
  316. dev_warn(wm8978_codec->dev,
  317. "WM8978 N value exceeds recommended range! N = %u\n",
  318. n_div);
  319. pll_div->n = n_div;
  320. n_mod = target - source * n_div;
  321. k_part = FIXED_PLL_SIZE * (long long)n_mod + source / 2;
  322. do_div(k_part, source);
  323. k = k_part & 0xFFFFFFFF;
  324. pll_div->k = k;
  325. }
  326. /*
  327. * Calculate internal frequencies and dividers, according to Figure 40
  328. * "PLL and Clock Select Circuit" in WM8978 datasheet Rev. 2.6
  329. */
  330. static int wm8978_configure_pll(struct snd_soc_codec *codec)
  331. {
  332. struct wm8978_priv *wm8978 = codec->private_data;
  333. struct wm8978_pll_div pll_div;
  334. unsigned int f_opclk = wm8978->f_opclk, f_mclk = wm8978->f_mclk,
  335. f_256fs = wm8978->f_256fs;
  336. unsigned int f2, opclk_div;
  337. if (!f_mclk)
  338. return -EINVAL;
  339. if (f_opclk) {
  340. /*
  341. * The user needs OPCLK. Choose OPCLKDIV to put
  342. * 6 <= R = f2 / f1 < 13, 1 <= OPCLKDIV <= 4.
  343. * f_opclk = f_mclk * prescale * R / 4 / OPCLKDIV, where
  344. * prescale = 1, or prescale = 2. Prescale is calculated inside
  345. * pll_factors(). We have to select f_PLLOUT, such that
  346. * f_mclk * 3 / 4 <= f_PLLOUT < f_mclk * 13 / 4. Must be
  347. * f_mclk * 3 / 16 <= f_opclk < f_mclk * 13 / 4.
  348. */
  349. if (16 * f_opclk < 3 * f_mclk || 4 * f_opclk >= 13 * f_mclk)
  350. return -EINVAL;
  351. if (4 * f_opclk < 3 * f_mclk)
  352. /* Have to use OPCLKDIV */
  353. opclk_div = (3 * f_mclk / 4 + f_opclk - 1) / f_opclk;
  354. else
  355. opclk_div = 1;
  356. dev_dbg(codec->dev, "%s: OPCLKDIV=%d\n", __func__, opclk_div);
  357. snd_soc_update_bits(codec, WM8978_GPIO_CONTROL, 0x30,
  358. (opclk_div - 1) << 4);
  359. wm8978->f_pllout = f_opclk * opclk_div;
  360. } else if (f_256fs) {
  361. /*
  362. * Not using OPCLK, choose R:
  363. * 6 <= R = f2 / f1 < 13, to put 1 <= MCLKDIV <= 12.
  364. * f_256fs = f_mclk * prescale * R / 4 / MCLKDIV, where
  365. * prescale = 1, or prescale = 2. Prescale is calculated inside
  366. * pll_factors(). We have to select f_PLLOUT, such that
  367. * f_mclk * 3 / 4 <= f_PLLOUT < f_mclk * 13 / 4. Must be
  368. * f_mclk * 3 / 48 <= f_256fs < f_mclk * 13 / 4. This means MCLK
  369. * must be 3.781MHz <= f_MCLK <= 32.768MHz
  370. */
  371. if (48 * f_256fs < 3 * f_mclk || 4 * f_256fs >= 13 * f_mclk)
  372. return -EINVAL;
  373. /*
  374. * MCLKDIV will be selected in .hw_params(), just choose a
  375. * suitable f_PLLOUT
  376. */
  377. if (4 * f_256fs < 3 * f_mclk)
  378. /* Will have to use MCLKDIV */
  379. wm8978->f_pllout = wm8978->f_mclk * 3 / 4;
  380. else
  381. wm8978->f_pllout = f_256fs;
  382. /* GPIO1 into default mode as input - before configuring PLL */
  383. snd_soc_update_bits(codec, WM8978_GPIO_CONTROL, 7, 0);
  384. } else {
  385. return -EINVAL;
  386. }
  387. f2 = wm8978->f_pllout * 4;
  388. dev_dbg(codec->dev, "%s: f_MCLK=%uHz, f_PLLOUT=%uHz\n", __func__,
  389. wm8978->f_mclk, wm8978->f_pllout);
  390. pll_factors(&pll_div, f2, wm8978->f_mclk);
  391. dev_dbg(codec->dev, "%s: calculated PLL N=0x%x, K=0x%x, div2=%d\n",
  392. __func__, pll_div.n, pll_div.k, pll_div.div2);
  393. /* Turn PLL off for configuration... */
  394. snd_soc_update_bits(codec, WM8978_POWER_MANAGEMENT_1, 0x20, 0);
  395. snd_soc_write(codec, WM8978_PLL_N, (pll_div.div2 << 4) | pll_div.n);
  396. snd_soc_write(codec, WM8978_PLL_K1, pll_div.k >> 18);
  397. snd_soc_write(codec, WM8978_PLL_K2, (pll_div.k >> 9) & 0x1ff);
  398. snd_soc_write(codec, WM8978_PLL_K3, pll_div.k & 0x1ff);
  399. /* ...and on again */
  400. snd_soc_update_bits(codec, WM8978_POWER_MANAGEMENT_1, 0x20, 0x20);
  401. if (f_opclk)
  402. /* Output PLL (OPCLK) to GPIO1 */
  403. snd_soc_update_bits(codec, WM8978_GPIO_CONTROL, 7, 4);
  404. return 0;
  405. }
  406. /*
  407. * Configure WM8978 clock dividers.
  408. */
  409. static int wm8978_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  410. int div_id, int div)
  411. {
  412. struct snd_soc_codec *codec = codec_dai->codec;
  413. struct wm8978_priv *wm8978 = codec->private_data;
  414. int ret = 0;
  415. switch (div_id) {
  416. case WM8978_OPCLKRATE:
  417. wm8978->f_opclk = div;
  418. if (wm8978->f_mclk)
  419. ret = wm8978_configure_pll(codec);
  420. break;
  421. case WM8978_MCLKDIV:
  422. if (div & ~0xe0)
  423. return -EINVAL;
  424. snd_soc_update_bits(codec, WM8978_CLOCKING, 0xe0, div);
  425. break;
  426. case WM8978_ADCCLK:
  427. if (div & ~8)
  428. return -EINVAL;
  429. snd_soc_update_bits(codec, WM8978_ADC_CONTROL, 8, div);
  430. break;
  431. case WM8978_DACCLK:
  432. if (div & ~8)
  433. return -EINVAL;
  434. snd_soc_update_bits(codec, WM8978_DAC_CONTROL, 8, div);
  435. break;
  436. case WM8978_BCLKDIV:
  437. if (div & ~0x1c)
  438. return -EINVAL;
  439. snd_soc_update_bits(codec, WM8978_CLOCKING, 0x1c, div);
  440. break;
  441. default:
  442. return -EINVAL;
  443. }
  444. dev_dbg(codec->dev, "%s: ID %d, value %u\n", __func__, div_id, div);
  445. return ret;
  446. }
  447. /*
  448. * @freq: when .set_pll() us not used, freq is codec MCLK input frequency
  449. */
  450. static int wm8978_set_dai_sysclk(struct snd_soc_dai *codec_dai, int clk_id,
  451. unsigned int freq, int dir)
  452. {
  453. struct snd_soc_codec *codec = codec_dai->codec;
  454. struct wm8978_priv *wm8978 = codec->private_data;
  455. int ret = 0;
  456. dev_dbg(codec->dev, "%s: ID %d, freq %u\n", __func__, clk_id, freq);
  457. if (freq) {
  458. wm8978->f_mclk = freq;
  459. /* Even if MCLK is used for system clock, might have to drive OPCLK */
  460. if (wm8978->f_opclk)
  461. ret = wm8978_configure_pll(codec);
  462. /* Our sysclk is fixed to 256 * fs, will configure in .hw_params() */
  463. if (!ret)
  464. wm8978->sysclk = clk_id;
  465. }
  466. if (wm8978->sysclk == WM8978_PLL && (!freq || clk_id == WM8978_MCLK)) {
  467. /* Clock CODEC directly from MCLK */
  468. snd_soc_update_bits(codec, WM8978_CLOCKING, 0x100, 0);
  469. /* GPIO1 into default mode as input - before configuring PLL */
  470. snd_soc_update_bits(codec, WM8978_GPIO_CONTROL, 7, 0);
  471. /* Turn off PLL */
  472. snd_soc_update_bits(codec, WM8978_POWER_MANAGEMENT_1, 0x20, 0);
  473. wm8978->sysclk = WM8978_MCLK;
  474. wm8978->f_pllout = 0;
  475. wm8978->f_opclk = 0;
  476. }
  477. return ret;
  478. }
  479. /*
  480. * Set ADC and Voice DAC format.
  481. */
  482. static int wm8978_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  483. {
  484. struct snd_soc_codec *codec = codec_dai->codec;
  485. /*
  486. * BCLK polarity mask = 0x100, LRC clock polarity mask = 0x80,
  487. * Data Format mask = 0x18: all will be calculated anew
  488. */
  489. u16 iface = snd_soc_read(codec, WM8978_AUDIO_INTERFACE) & ~0x198;
  490. u16 clk = snd_soc_read(codec, WM8978_CLOCKING);
  491. dev_dbg(codec->dev, "%s\n", __func__);
  492. /* set master/slave audio interface */
  493. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  494. case SND_SOC_DAIFMT_CBM_CFM:
  495. clk |= 1;
  496. break;
  497. case SND_SOC_DAIFMT_CBS_CFS:
  498. clk &= ~1;
  499. break;
  500. default:
  501. return -EINVAL;
  502. }
  503. /* interface format */
  504. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  505. case SND_SOC_DAIFMT_I2S:
  506. iface |= 0x10;
  507. break;
  508. case SND_SOC_DAIFMT_RIGHT_J:
  509. break;
  510. case SND_SOC_DAIFMT_LEFT_J:
  511. iface |= 0x8;
  512. break;
  513. case SND_SOC_DAIFMT_DSP_A:
  514. iface |= 0x18;
  515. break;
  516. default:
  517. return -EINVAL;
  518. }
  519. /* clock inversion */
  520. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  521. case SND_SOC_DAIFMT_NB_NF:
  522. break;
  523. case SND_SOC_DAIFMT_IB_IF:
  524. iface |= 0x180;
  525. break;
  526. case SND_SOC_DAIFMT_IB_NF:
  527. iface |= 0x100;
  528. break;
  529. case SND_SOC_DAIFMT_NB_IF:
  530. iface |= 0x80;
  531. break;
  532. default:
  533. return -EINVAL;
  534. }
  535. snd_soc_write(codec, WM8978_AUDIO_INTERFACE, iface);
  536. snd_soc_write(codec, WM8978_CLOCKING, clk);
  537. return 0;
  538. }
  539. /* MCLK dividers */
  540. static const int mclk_numerator[] = {1, 3, 2, 3, 4, 6, 8, 12};
  541. static const int mclk_denominator[] = {1, 2, 1, 1, 1, 1, 1, 1};
  542. /*
  543. * Set PCM DAI bit size and sample rate.
  544. */
  545. static int wm8978_hw_params(struct snd_pcm_substream *substream,
  546. struct snd_pcm_hw_params *params,
  547. struct snd_soc_dai *dai)
  548. {
  549. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  550. struct snd_soc_device *socdev = rtd->socdev;
  551. struct snd_soc_codec *codec = socdev->card->codec;
  552. struct wm8978_priv *wm8978 = codec->private_data;
  553. /* Word length mask = 0x60 */
  554. u16 iface_ctl = snd_soc_read(codec, WM8978_AUDIO_INTERFACE) & ~0x60;
  555. /* Sampling rate mask = 0xe (for filters) */
  556. u16 add_ctl = snd_soc_read(codec, WM8978_ADDITIONAL_CONTROL) & ~0xe;
  557. u16 clking = snd_soc_read(codec, WM8978_CLOCKING);
  558. enum wm8978_sysclk_src current_clk_id = clking & 0x100 ?
  559. WM8978_PLL : WM8978_MCLK;
  560. unsigned int f_sel, diff, diff_best = INT_MAX;
  561. int i, best = 0;
  562. if (!wm8978->f_mclk)
  563. return -EINVAL;
  564. /* bit size */
  565. switch (params_format(params)) {
  566. case SNDRV_PCM_FORMAT_S16_LE:
  567. break;
  568. case SNDRV_PCM_FORMAT_S20_3LE:
  569. iface_ctl |= 0x20;
  570. break;
  571. case SNDRV_PCM_FORMAT_S24_LE:
  572. iface_ctl |= 0x40;
  573. break;
  574. case SNDRV_PCM_FORMAT_S32_LE:
  575. iface_ctl |= 0x60;
  576. break;
  577. }
  578. /* filter coefficient */
  579. switch (params_rate(params)) {
  580. case 8000:
  581. add_ctl |= 0x5 << 1;
  582. break;
  583. case 11025:
  584. add_ctl |= 0x4 << 1;
  585. break;
  586. case 16000:
  587. add_ctl |= 0x3 << 1;
  588. break;
  589. case 22050:
  590. add_ctl |= 0x2 << 1;
  591. break;
  592. case 32000:
  593. add_ctl |= 0x1 << 1;
  594. break;
  595. case 44100:
  596. case 48000:
  597. break;
  598. }
  599. /* Sampling rate is known now, can configure the MCLK divider */
  600. wm8978->f_256fs = params_rate(params) * 256;
  601. if (wm8978->sysclk == WM8978_MCLK) {
  602. f_sel = wm8978->f_mclk;
  603. } else {
  604. if (!wm8978->f_pllout) {
  605. int ret = wm8978_configure_pll(codec);
  606. if (ret < 0)
  607. return ret;
  608. }
  609. f_sel = wm8978->f_pllout;
  610. }
  611. /*
  612. * In some cases it is possible to reconfigure PLL to a higher frequency
  613. * by raising OPCLKDIV, but normally OPCLK is configured to 256 * fs or
  614. * 512 * fs, so, we should be fine.
  615. */
  616. if (f_sel < wm8978->f_256fs || f_sel > 12 * wm8978->f_256fs)
  617. return -EINVAL;
  618. for (i = 0; i < ARRAY_SIZE(mclk_numerator); i++) {
  619. diff = abs(wm8978->f_256fs * 3 -
  620. f_sel * 3 * mclk_denominator[i] / mclk_numerator[i]);
  621. if (diff < diff_best) {
  622. diff_best = diff;
  623. best = i;
  624. }
  625. if (!diff)
  626. break;
  627. }
  628. if (diff)
  629. dev_warn(codec->dev, "Imprecise clock: %u%s\n",
  630. f_sel * mclk_denominator[best] / mclk_numerator[best],
  631. wm8978->sysclk == WM8978_MCLK ?
  632. ", consider using PLL" : "");
  633. dev_dbg(codec->dev, "%s: fmt %d, rate %u, MCLK divisor #%d\n", __func__,
  634. params_format(params), params_rate(params), best);
  635. /* MCLK divisor mask = 0xe0 */
  636. snd_soc_update_bits(codec, WM8978_CLOCKING, 0xe0, best << 5);
  637. snd_soc_write(codec, WM8978_AUDIO_INTERFACE, iface_ctl);
  638. snd_soc_write(codec, WM8978_ADDITIONAL_CONTROL, add_ctl);
  639. if (wm8978->sysclk != current_clk_id) {
  640. if (wm8978->sysclk == WM8978_PLL)
  641. /* Run CODEC from PLL instead of MCLK */
  642. snd_soc_update_bits(codec, WM8978_CLOCKING,
  643. 0x100, 0x100);
  644. else
  645. /* Clock CODEC directly from MCLK */
  646. snd_soc_update_bits(codec, WM8978_CLOCKING, 0x100, 0);
  647. }
  648. return 0;
  649. }
  650. static int wm8978_mute(struct snd_soc_dai *dai, int mute)
  651. {
  652. struct snd_soc_codec *codec = dai->codec;
  653. dev_dbg(codec->dev, "%s: %d\n", __func__, mute);
  654. if (mute)
  655. snd_soc_update_bits(codec, WM8978_DAC_CONTROL, 0x40, 0x40);
  656. else
  657. snd_soc_update_bits(codec, WM8978_DAC_CONTROL, 0x40, 0);
  658. return 0;
  659. }
  660. static int wm8978_set_bias_level(struct snd_soc_codec *codec,
  661. enum snd_soc_bias_level level)
  662. {
  663. u16 power1 = snd_soc_read(codec, WM8978_POWER_MANAGEMENT_1) & ~3;
  664. switch (level) {
  665. case SND_SOC_BIAS_ON:
  666. case SND_SOC_BIAS_PREPARE:
  667. power1 |= 1; /* VMID 75k */
  668. snd_soc_write(codec, WM8978_POWER_MANAGEMENT_1, power1);
  669. break;
  670. case SND_SOC_BIAS_STANDBY:
  671. /* bit 3: enable bias, bit 2: enable I/O tie off buffer */
  672. power1 |= 0xc;
  673. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  674. /* Initial cap charge at VMID 5k */
  675. snd_soc_write(codec, WM8978_POWER_MANAGEMENT_1,
  676. power1 | 0x3);
  677. mdelay(100);
  678. }
  679. power1 |= 0x2; /* VMID 500k */
  680. snd_soc_write(codec, WM8978_POWER_MANAGEMENT_1, power1);
  681. break;
  682. case SND_SOC_BIAS_OFF:
  683. /* Preserve PLL - OPCLK may be used by someone */
  684. snd_soc_update_bits(codec, WM8978_POWER_MANAGEMENT_1, ~0x20, 0);
  685. snd_soc_write(codec, WM8978_POWER_MANAGEMENT_2, 0);
  686. snd_soc_write(codec, WM8978_POWER_MANAGEMENT_3, 0);
  687. break;
  688. }
  689. dev_dbg(codec->dev, "%s: %d, %x\n", __func__, level, power1);
  690. codec->bias_level = level;
  691. return 0;
  692. }
  693. #define WM8978_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  694. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  695. static struct snd_soc_dai_ops wm8978_dai_ops = {
  696. .hw_params = wm8978_hw_params,
  697. .digital_mute = wm8978_mute,
  698. .set_fmt = wm8978_set_dai_fmt,
  699. .set_clkdiv = wm8978_set_dai_clkdiv,
  700. .set_sysclk = wm8978_set_dai_sysclk,
  701. };
  702. /* Also supports 12kHz */
  703. struct snd_soc_dai wm8978_dai = {
  704. .name = "WM8978 HiFi",
  705. .id = 1,
  706. .playback = {
  707. .stream_name = "Playback",
  708. .channels_min = 1,
  709. .channels_max = 2,
  710. .rates = SNDRV_PCM_RATE_8000_48000,
  711. .formats = WM8978_FORMATS,
  712. },
  713. .capture = {
  714. .stream_name = "Capture",
  715. .channels_min = 1,
  716. .channels_max = 2,
  717. .rates = SNDRV_PCM_RATE_8000_48000,
  718. .formats = WM8978_FORMATS,
  719. },
  720. .ops = &wm8978_dai_ops,
  721. };
  722. EXPORT_SYMBOL_GPL(wm8978_dai);
  723. static int wm8978_suspend(struct platform_device *pdev, pm_message_t state)
  724. {
  725. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  726. struct snd_soc_codec *codec = socdev->card->codec;
  727. wm8978_set_bias_level(codec, SND_SOC_BIAS_OFF);
  728. /* Also switch PLL off */
  729. snd_soc_write(codec, WM8978_POWER_MANAGEMENT_1, 0);
  730. /* Put to sleep */
  731. snd_soc_write(codec, WM8978_POWER_MANAGEMENT_2, 0x40);
  732. return 0;
  733. }
  734. static int wm8978_resume(struct platform_device *pdev)
  735. {
  736. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  737. struct snd_soc_codec *codec = socdev->card->codec;
  738. struct wm8978_priv *wm8978 = codec->private_data;
  739. int i;
  740. u16 *cache = codec->reg_cache;
  741. /* Wake up the codec */
  742. snd_soc_write(codec, WM8978_POWER_MANAGEMENT_2, 0);
  743. /* Sync reg_cache with the hardware */
  744. for (i = 0; i < ARRAY_SIZE(wm8978_reg); i++) {
  745. if (i == WM8978_RESET)
  746. continue;
  747. if (cache[i] != wm8978_reg[i])
  748. snd_soc_write(codec, i, cache[i]);
  749. }
  750. wm8978_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  751. if (wm8978->f_pllout)
  752. /* Switch PLL on */
  753. snd_soc_update_bits(codec, WM8978_POWER_MANAGEMENT_1, 0x20, 0x20);
  754. return 0;
  755. }
  756. static int wm8978_probe(struct platform_device *pdev)
  757. {
  758. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  759. struct snd_soc_codec *codec;
  760. int ret = 0;
  761. if (wm8978_codec == NULL) {
  762. dev_err(&pdev->dev, "Codec device not registered\n");
  763. return -ENODEV;
  764. }
  765. socdev->card->codec = wm8978_codec;
  766. codec = wm8978_codec;
  767. /* register pcms */
  768. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  769. if (ret < 0) {
  770. dev_err(codec->dev, "failed to create pcms: %d\n", ret);
  771. goto pcm_err;
  772. }
  773. snd_soc_add_controls(codec, wm8978_snd_controls,
  774. ARRAY_SIZE(wm8978_snd_controls));
  775. wm8978_add_widgets(codec);
  776. pcm_err:
  777. return ret;
  778. }
  779. /* power down chip */
  780. static int wm8978_remove(struct platform_device *pdev)
  781. {
  782. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  783. snd_soc_free_pcms(socdev);
  784. snd_soc_dapm_free(socdev);
  785. return 0;
  786. }
  787. struct snd_soc_codec_device soc_codec_dev_wm8978 = {
  788. .probe = wm8978_probe,
  789. .remove = wm8978_remove,
  790. .suspend = wm8978_suspend,
  791. .resume = wm8978_resume,
  792. };
  793. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8978);
  794. /*
  795. * These registers contain an "update" bit - bit 8. This means, for example,
  796. * that one can write new DAC digital volume for both channels, but only when
  797. * the update bit is set, will also the volume be updated - simultaneously for
  798. * both channels.
  799. */
  800. static const int update_reg[] = {
  801. WM8978_LEFT_DAC_DIGITAL_VOLUME,
  802. WM8978_RIGHT_DAC_DIGITAL_VOLUME,
  803. WM8978_LEFT_ADC_DIGITAL_VOLUME,
  804. WM8978_RIGHT_ADC_DIGITAL_VOLUME,
  805. WM8978_LEFT_INP_PGA_CONTROL,
  806. WM8978_RIGHT_INP_PGA_CONTROL,
  807. WM8978_LOUT1_HP_CONTROL,
  808. WM8978_ROUT1_HP_CONTROL,
  809. WM8978_LOUT2_SPK_CONTROL,
  810. WM8978_ROUT2_SPK_CONTROL,
  811. };
  812. static __devinit int wm8978_register(struct wm8978_priv *wm8978)
  813. {
  814. int ret, i;
  815. struct snd_soc_codec *codec = &wm8978->codec;
  816. if (wm8978_codec) {
  817. dev_err(codec->dev, "Another WM8978 is registered\n");
  818. return -EINVAL;
  819. }
  820. /*
  821. * Set default system clock to PLL, it is more precise, this is also the
  822. * default hardware setting
  823. */
  824. wm8978->sysclk = WM8978_PLL;
  825. mutex_init(&codec->mutex);
  826. INIT_LIST_HEAD(&codec->dapm_widgets);
  827. INIT_LIST_HEAD(&codec->dapm_paths);
  828. codec->private_data = wm8978;
  829. codec->name = "WM8978";
  830. codec->owner = THIS_MODULE;
  831. codec->bias_level = SND_SOC_BIAS_OFF;
  832. codec->set_bias_level = wm8978_set_bias_level;
  833. codec->dai = &wm8978_dai;
  834. codec->num_dai = 1;
  835. codec->reg_cache_size = WM8978_CACHEREGNUM;
  836. codec->reg_cache = &wm8978->reg_cache;
  837. ret = snd_soc_codec_set_cache_io(codec, 7, 9, SND_SOC_I2C);
  838. if (ret < 0) {
  839. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  840. goto err;
  841. }
  842. memcpy(codec->reg_cache, wm8978_reg, sizeof(wm8978_reg));
  843. /*
  844. * Set the update bit in all registers, that have one. This way all
  845. * writes to those registers will also cause the update bit to be
  846. * written.
  847. */
  848. for (i = 0; i < ARRAY_SIZE(update_reg); i++)
  849. ((u16 *)codec->reg_cache)[update_reg[i]] |= 0x100;
  850. /* Reset the codec */
  851. ret = snd_soc_write(codec, WM8978_RESET, 0);
  852. if (ret < 0) {
  853. dev_err(codec->dev, "Failed to issue reset\n");
  854. goto err;
  855. }
  856. wm8978_dai.dev = codec->dev;
  857. wm8978_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  858. wm8978_codec = codec;
  859. ret = snd_soc_register_codec(codec);
  860. if (ret != 0) {
  861. dev_err(codec->dev, "Failed to register codec: %d\n", ret);
  862. goto err;
  863. }
  864. ret = snd_soc_register_dai(&wm8978_dai);
  865. if (ret != 0) {
  866. dev_err(codec->dev, "Failed to register DAI: %d\n", ret);
  867. goto err_codec;
  868. }
  869. return 0;
  870. err_codec:
  871. snd_soc_unregister_codec(codec);
  872. err:
  873. kfree(wm8978);
  874. return ret;
  875. }
  876. static __devexit void wm8978_unregister(struct wm8978_priv *wm8978)
  877. {
  878. wm8978_set_bias_level(&wm8978->codec, SND_SOC_BIAS_OFF);
  879. snd_soc_unregister_dai(&wm8978_dai);
  880. snd_soc_unregister_codec(&wm8978->codec);
  881. kfree(wm8978);
  882. wm8978_codec = NULL;
  883. }
  884. static __devinit int wm8978_i2c_probe(struct i2c_client *i2c,
  885. const struct i2c_device_id *id)
  886. {
  887. struct wm8978_priv *wm8978;
  888. struct snd_soc_codec *codec;
  889. wm8978 = kzalloc(sizeof(struct wm8978_priv), GFP_KERNEL);
  890. if (wm8978 == NULL)
  891. return -ENOMEM;
  892. codec = &wm8978->codec;
  893. codec->hw_write = (hw_write_t)i2c_master_send;
  894. i2c_set_clientdata(i2c, wm8978);
  895. codec->control_data = i2c;
  896. codec->dev = &i2c->dev;
  897. return wm8978_register(wm8978);
  898. }
  899. static __devexit int wm8978_i2c_remove(struct i2c_client *client)
  900. {
  901. struct wm8978_priv *wm8978 = i2c_get_clientdata(client);
  902. wm8978_unregister(wm8978);
  903. return 0;
  904. }
  905. static const struct i2c_device_id wm8978_i2c_id[] = {
  906. { "wm8978", 0 },
  907. { }
  908. };
  909. MODULE_DEVICE_TABLE(i2c, wm8978_i2c_id);
  910. static struct i2c_driver wm8978_i2c_driver = {
  911. .driver = {
  912. .name = "WM8978",
  913. .owner = THIS_MODULE,
  914. },
  915. .probe = wm8978_i2c_probe,
  916. .remove = __devexit_p(wm8978_i2c_remove),
  917. .id_table = wm8978_i2c_id,
  918. };
  919. static int __init wm8978_modinit(void)
  920. {
  921. return i2c_add_driver(&wm8978_i2c_driver);
  922. }
  923. module_init(wm8978_modinit);
  924. static void __exit wm8978_exit(void)
  925. {
  926. i2c_del_driver(&wm8978_i2c_driver);
  927. }
  928. module_exit(wm8978_exit);
  929. MODULE_DESCRIPTION("ASoC WM8978 codec driver");
  930. MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
  931. MODULE_LICENSE("GPL");