gadget.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. * All rights reserved.
  6. *
  7. * Authors: Felipe Balbi <balbi@ti.com>,
  8. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions, and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce the above copyright
  17. * notice, this list of conditions and the following disclaimer in the
  18. * documentation and/or other materials provided with the distribution.
  19. * 3. The names of the above-listed copyright holders may not be used
  20. * to endorse or promote products derived from this software without
  21. * specific prior written permission.
  22. *
  23. * ALTERNATIVELY, this software may be distributed under the terms of the
  24. * GNU General Public License ("GPL") version 2, as published by the Free
  25. * Software Foundation.
  26. *
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  28. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  29. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  30. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  31. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  32. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  33. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  34. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  35. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  36. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  37. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. */
  39. #include <linux/kernel.h>
  40. #include <linux/delay.h>
  41. #include <linux/slab.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/pm_runtime.h>
  45. #include <linux/interrupt.h>
  46. #include <linux/io.h>
  47. #include <linux/list.h>
  48. #include <linux/dma-mapping.h>
  49. #include <linux/usb/ch9.h>
  50. #include <linux/usb/gadget.h>
  51. #include "core.h"
  52. #include "gadget.h"
  53. #include "io.h"
  54. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  55. void dwc3_map_buffer_to_dma(struct dwc3_request *req)
  56. {
  57. struct dwc3 *dwc = req->dep->dwc;
  58. if (req->request.dma == DMA_ADDR_INVALID) {
  59. req->request.dma = dma_map_single(dwc->dev, req->request.buf,
  60. req->request.length, req->direction
  61. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  62. req->mapped = true;
  63. } else {
  64. dma_sync_single_for_device(dwc->dev, req->request.dma,
  65. req->request.length, req->direction
  66. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  67. req->mapped = false;
  68. }
  69. }
  70. void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
  71. {
  72. struct dwc3 *dwc = req->dep->dwc;
  73. if (req->mapped) {
  74. dma_unmap_single(dwc->dev, req->request.dma,
  75. req->request.length, req->direction
  76. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  77. req->mapped = 0;
  78. } else {
  79. dma_sync_single_for_cpu(dwc->dev, req->request.dma,
  80. req->request.length, req->direction
  81. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  82. }
  83. }
  84. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  85. int status)
  86. {
  87. struct dwc3 *dwc = dep->dwc;
  88. if (req->queued) {
  89. dep->busy_slot++;
  90. /*
  91. * Skip LINK TRB. We can't use req->trb and check for
  92. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  93. * completed (not the LINK TRB).
  94. */
  95. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  96. usb_endpoint_xfer_isoc(dep->desc))
  97. dep->busy_slot++;
  98. }
  99. list_del(&req->list);
  100. if (req->request.status == -EINPROGRESS)
  101. req->request.status = status;
  102. dwc3_unmap_buffer_from_dma(req);
  103. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  104. req, dep->name, req->request.actual,
  105. req->request.length, status);
  106. spin_unlock(&dwc->lock);
  107. req->request.complete(&req->dep->endpoint, &req->request);
  108. spin_lock(&dwc->lock);
  109. }
  110. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  111. {
  112. switch (cmd) {
  113. case DWC3_DEPCMD_DEPSTARTCFG:
  114. return "Start New Configuration";
  115. case DWC3_DEPCMD_ENDTRANSFER:
  116. return "End Transfer";
  117. case DWC3_DEPCMD_UPDATETRANSFER:
  118. return "Update Transfer";
  119. case DWC3_DEPCMD_STARTTRANSFER:
  120. return "Start Transfer";
  121. case DWC3_DEPCMD_CLEARSTALL:
  122. return "Clear Stall";
  123. case DWC3_DEPCMD_SETSTALL:
  124. return "Set Stall";
  125. case DWC3_DEPCMD_GETSEQNUMBER:
  126. return "Get Data Sequence Number";
  127. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  128. return "Set Endpoint Transfer Resource";
  129. case DWC3_DEPCMD_SETEPCONFIG:
  130. return "Set Endpoint Configuration";
  131. default:
  132. return "UNKNOWN command";
  133. }
  134. }
  135. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  136. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  137. {
  138. struct dwc3_ep *dep = dwc->eps[ep];
  139. unsigned long timeout = 500;
  140. u32 reg;
  141. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  142. dep->name,
  143. dwc3_gadget_ep_cmd_string(cmd), params->param0.raw,
  144. params->param1.raw, params->param2.raw);
  145. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0.raw);
  146. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1.raw);
  147. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2.raw);
  148. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  149. do {
  150. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  151. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  152. dev_vdbg(dwc->dev, "CMD Compl Status %d DEPCMD %04x\n",
  153. ((reg & 0xf000) >> 12), reg);
  154. return 0;
  155. }
  156. /*
  157. * XXX Figure out a sane timeout here. 500ms is way too much.
  158. * We can't sleep here, because it is also called from
  159. * interrupt context.
  160. */
  161. timeout--;
  162. if (!timeout)
  163. return -ETIMEDOUT;
  164. mdelay(1);
  165. } while (1);
  166. }
  167. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  168. struct dwc3_trb_hw *trb)
  169. {
  170. u32 offset = trb - dep->trb_pool;
  171. return dep->trb_pool_dma + offset;
  172. }
  173. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  174. {
  175. struct dwc3 *dwc = dep->dwc;
  176. if (dep->trb_pool)
  177. return 0;
  178. if (dep->number == 0 || dep->number == 1)
  179. return 0;
  180. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  181. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  182. &dep->trb_pool_dma, GFP_KERNEL);
  183. if (!dep->trb_pool) {
  184. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  185. dep->name);
  186. return -ENOMEM;
  187. }
  188. return 0;
  189. }
  190. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  191. {
  192. struct dwc3 *dwc = dep->dwc;
  193. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  194. dep->trb_pool, dep->trb_pool_dma);
  195. dep->trb_pool = NULL;
  196. dep->trb_pool_dma = 0;
  197. }
  198. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  199. {
  200. struct dwc3_gadget_ep_cmd_params params;
  201. u32 cmd;
  202. memset(&params, 0x00, sizeof(params));
  203. if (dep->number != 1) {
  204. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  205. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  206. if (dep->number > 1)
  207. cmd |= DWC3_DEPCMD_PARAM(2);
  208. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  209. }
  210. return 0;
  211. }
  212. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  213. const struct usb_endpoint_descriptor *desc)
  214. {
  215. struct dwc3_gadget_ep_cmd_params params;
  216. memset(&params, 0x00, sizeof(params));
  217. params.param0.depcfg.ep_type = usb_endpoint_type(desc);
  218. params.param0.depcfg.max_packet_size = usb_endpoint_maxp(desc);
  219. params.param1.depcfg.xfer_complete_enable = true;
  220. params.param1.depcfg.xfer_not_ready_enable = true;
  221. if (usb_endpoint_xfer_isoc(desc))
  222. params.param1.depcfg.xfer_in_progress_enable = true;
  223. /*
  224. * We are doing 1:1 mapping for endpoints, meaning
  225. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  226. * so on. We consider the direction bit as part of the physical
  227. * endpoint number. So USB endpoint 0x81 is 0x03.
  228. */
  229. params.param1.depcfg.ep_number = dep->number;
  230. /*
  231. * We must use the lower 16 TX FIFOs even though
  232. * HW might have more
  233. */
  234. if (dep->direction)
  235. params.param0.depcfg.fifo_number = dep->number >> 1;
  236. if (desc->bInterval) {
  237. params.param1.depcfg.binterval_m1 = desc->bInterval - 1;
  238. dep->interval = 1 << (desc->bInterval - 1);
  239. }
  240. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  241. DWC3_DEPCMD_SETEPCONFIG, &params);
  242. }
  243. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  244. {
  245. struct dwc3_gadget_ep_cmd_params params;
  246. memset(&params, 0x00, sizeof(params));
  247. params.param0.depxfercfg.number_xfer_resources = 1;
  248. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  249. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  250. }
  251. /**
  252. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  253. * @dep: endpoint to be initialized
  254. * @desc: USB Endpoint Descriptor
  255. *
  256. * Caller should take care of locking
  257. */
  258. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  259. const struct usb_endpoint_descriptor *desc)
  260. {
  261. struct dwc3 *dwc = dep->dwc;
  262. u32 reg;
  263. int ret = -ENOMEM;
  264. if (!(dep->flags & DWC3_EP_ENABLED)) {
  265. ret = dwc3_gadget_start_config(dwc, dep);
  266. if (ret)
  267. return ret;
  268. }
  269. ret = dwc3_gadget_set_ep_config(dwc, dep, desc);
  270. if (ret)
  271. return ret;
  272. if (!(dep->flags & DWC3_EP_ENABLED)) {
  273. struct dwc3_trb_hw *trb_st_hw;
  274. struct dwc3_trb_hw *trb_link_hw;
  275. struct dwc3_trb trb_link;
  276. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  277. if (ret)
  278. return ret;
  279. dep->desc = desc;
  280. dep->type = usb_endpoint_type(desc);
  281. dep->flags |= DWC3_EP_ENABLED;
  282. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  283. reg |= DWC3_DALEPENA_EP(dep->number);
  284. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  285. if (!usb_endpoint_xfer_isoc(desc))
  286. return 0;
  287. memset(&trb_link, 0, sizeof(trb_link));
  288. /* Link TRB for ISOC. The HWO but is never reset */
  289. trb_st_hw = &dep->trb_pool[0];
  290. trb_link.bplh = dwc3_trb_dma_offset(dep, trb_st_hw);
  291. trb_link.trbctl = DWC3_TRBCTL_LINK_TRB;
  292. trb_link.hwo = true;
  293. trb_link_hw = &dep->trb_pool[DWC3_TRB_NUM - 1];
  294. dwc3_trb_to_hw(&trb_link, trb_link_hw);
  295. }
  296. return 0;
  297. }
  298. static void dwc3_gadget_nuke_reqs(struct dwc3_ep *dep, const int status)
  299. {
  300. struct dwc3_request *req;
  301. while (!list_empty(&dep->request_list)) {
  302. req = next_request(&dep->request_list);
  303. dwc3_gadget_giveback(dep, req, status);
  304. }
  305. /* nuke queued TRBs as well on command complete */
  306. dep->flags |= DWC3_EP_WILL_SHUTDOWN;
  307. }
  308. /**
  309. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  310. * @dep: the endpoint to disable
  311. *
  312. * Caller should take care of locking
  313. */
  314. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  315. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  316. {
  317. struct dwc3 *dwc = dep->dwc;
  318. u32 reg;
  319. dep->flags &= ~DWC3_EP_ENABLED;
  320. dwc3_stop_active_transfer(dwc, dep->number);
  321. dwc3_gadget_nuke_reqs(dep, -ESHUTDOWN);
  322. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  323. reg &= ~DWC3_DALEPENA_EP(dep->number);
  324. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  325. dep->desc = NULL;
  326. dep->type = 0;
  327. return 0;
  328. }
  329. /* -------------------------------------------------------------------------- */
  330. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  331. const struct usb_endpoint_descriptor *desc)
  332. {
  333. return -EINVAL;
  334. }
  335. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  336. {
  337. return -EINVAL;
  338. }
  339. /* -------------------------------------------------------------------------- */
  340. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  341. const struct usb_endpoint_descriptor *desc)
  342. {
  343. struct dwc3_ep *dep;
  344. struct dwc3 *dwc;
  345. unsigned long flags;
  346. int ret;
  347. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  348. pr_debug("dwc3: invalid parameters\n");
  349. return -EINVAL;
  350. }
  351. if (!desc->wMaxPacketSize) {
  352. pr_debug("dwc3: missing wMaxPacketSize\n");
  353. return -EINVAL;
  354. }
  355. dep = to_dwc3_ep(ep);
  356. dwc = dep->dwc;
  357. switch (usb_endpoint_type(desc)) {
  358. case USB_ENDPOINT_XFER_CONTROL:
  359. strncat(dep->name, "-control", sizeof(dep->name));
  360. break;
  361. case USB_ENDPOINT_XFER_ISOC:
  362. strncat(dep->name, "-isoc", sizeof(dep->name));
  363. break;
  364. case USB_ENDPOINT_XFER_BULK:
  365. strncat(dep->name, "-bulk", sizeof(dep->name));
  366. break;
  367. case USB_ENDPOINT_XFER_INT:
  368. strncat(dep->name, "-int", sizeof(dep->name));
  369. break;
  370. default:
  371. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  372. }
  373. if (dep->flags & DWC3_EP_ENABLED) {
  374. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  375. dep->name);
  376. return 0;
  377. }
  378. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  379. spin_lock_irqsave(&dwc->lock, flags);
  380. ret = __dwc3_gadget_ep_enable(dep, desc);
  381. spin_unlock_irqrestore(&dwc->lock, flags);
  382. return ret;
  383. }
  384. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  385. {
  386. struct dwc3_ep *dep;
  387. struct dwc3 *dwc;
  388. unsigned long flags;
  389. int ret;
  390. if (!ep) {
  391. pr_debug("dwc3: invalid parameters\n");
  392. return -EINVAL;
  393. }
  394. dep = to_dwc3_ep(ep);
  395. dwc = dep->dwc;
  396. if (!(dep->flags & DWC3_EP_ENABLED)) {
  397. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  398. dep->name);
  399. return 0;
  400. }
  401. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  402. dep->number >> 1,
  403. (dep->number & 1) ? "in" : "out");
  404. spin_lock_irqsave(&dwc->lock, flags);
  405. ret = __dwc3_gadget_ep_disable(dep);
  406. spin_unlock_irqrestore(&dwc->lock, flags);
  407. return ret;
  408. }
  409. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  410. gfp_t gfp_flags)
  411. {
  412. struct dwc3_request *req;
  413. struct dwc3_ep *dep = to_dwc3_ep(ep);
  414. struct dwc3 *dwc = dep->dwc;
  415. req = kzalloc(sizeof(*req), gfp_flags);
  416. if (!req) {
  417. dev_err(dwc->dev, "not enough memory\n");
  418. return NULL;
  419. }
  420. req->epnum = dep->number;
  421. req->dep = dep;
  422. req->request.dma = DMA_ADDR_INVALID;
  423. return &req->request;
  424. }
  425. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  426. struct usb_request *request)
  427. {
  428. struct dwc3_request *req = to_dwc3_request(request);
  429. kfree(req);
  430. }
  431. /*
  432. * dwc3_prepare_trbs - setup TRBs from requests
  433. * @dep: endpoint for which requests are being prepared
  434. * @starting: true if the endpoint is idle and no requests are queued.
  435. *
  436. * The functions goes through the requests list and setups TRBs for the
  437. * transfers. The functions returns once there are not more TRBs available or
  438. * it run out of requests.
  439. */
  440. static struct dwc3_request *dwc3_prepare_trbs(struct dwc3_ep *dep,
  441. bool starting)
  442. {
  443. struct dwc3_request *req, *n, *ret = NULL;
  444. struct dwc3_trb_hw *trb_hw;
  445. struct dwc3_trb trb;
  446. u32 trbs_left;
  447. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  448. /* the first request must not be queued */
  449. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  450. /*
  451. * if busy & slot are equal than it is either full or empty. If we are
  452. * starting to proceed requests then we are empty. Otherwise we ar
  453. * full and don't do anything
  454. */
  455. if (!trbs_left) {
  456. if (!starting)
  457. return NULL;
  458. trbs_left = DWC3_TRB_NUM;
  459. /*
  460. * In case we start from scratch, we queue the ISOC requests
  461. * starting from slot 1. This is done because we use ring
  462. * buffer and have no LST bit to stop us. Instead, we place
  463. * IOC bit TRB_NUM/4. We try to avoid to having an interrupt
  464. * after the first request so we start at slot 1 and have
  465. * 7 requests proceed before we hit the first IOC.
  466. * Other transfer types don't use the ring buffer and are
  467. * processed from the first TRB until the last one. Since we
  468. * don't wrap around we have to start at the beginning.
  469. */
  470. if (usb_endpoint_xfer_isoc(dep->desc)) {
  471. dep->busy_slot = 1;
  472. dep->free_slot = 1;
  473. } else {
  474. dep->busy_slot = 0;
  475. dep->free_slot = 0;
  476. }
  477. }
  478. /* The last TRB is a link TRB, not used for xfer */
  479. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
  480. return NULL;
  481. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  482. unsigned int last_one = 0;
  483. unsigned int cur_slot;
  484. trb_hw = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  485. cur_slot = dep->free_slot;
  486. dep->free_slot++;
  487. /* Skip the LINK-TRB on ISOC */
  488. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  489. usb_endpoint_xfer_isoc(dep->desc))
  490. continue;
  491. dwc3_gadget_move_request_queued(req);
  492. memset(&trb, 0, sizeof(trb));
  493. trbs_left--;
  494. /* Is our TRB pool empty? */
  495. if (!trbs_left)
  496. last_one = 1;
  497. /* Is this the last request? */
  498. if (list_empty(&dep->request_list))
  499. last_one = 1;
  500. /*
  501. * FIXME we shouldn't need to set LST bit always but we are
  502. * facing some weird problem with the Hardware where it doesn't
  503. * complete even though it has been previously started.
  504. *
  505. * While we're debugging the problem, as a workaround to
  506. * multiple TRBs handling, use only one TRB at a time.
  507. */
  508. last_one = 1;
  509. req->trb = trb_hw;
  510. if (!ret)
  511. ret = req;
  512. trb.bplh = req->request.dma;
  513. if (usb_endpoint_xfer_isoc(dep->desc)) {
  514. trb.isp_imi = true;
  515. trb.csp = true;
  516. } else {
  517. trb.lst = last_one;
  518. }
  519. switch (usb_endpoint_type(dep->desc)) {
  520. case USB_ENDPOINT_XFER_CONTROL:
  521. trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
  522. break;
  523. case USB_ENDPOINT_XFER_ISOC:
  524. trb.trbctl = DWC3_TRBCTL_ISOCHRONOUS;
  525. /* IOC every DWC3_TRB_NUM / 4 so we can refill */
  526. if (!(cur_slot % (DWC3_TRB_NUM / 4)))
  527. trb.ioc = last_one;
  528. break;
  529. case USB_ENDPOINT_XFER_BULK:
  530. case USB_ENDPOINT_XFER_INT:
  531. trb.trbctl = DWC3_TRBCTL_NORMAL;
  532. break;
  533. default:
  534. /*
  535. * This is only possible with faulty memory because we
  536. * checked it already :)
  537. */
  538. BUG();
  539. }
  540. trb.length = req->request.length;
  541. trb.hwo = true;
  542. dwc3_trb_to_hw(&trb, trb_hw);
  543. req->trb_dma = dwc3_trb_dma_offset(dep, trb_hw);
  544. if (last_one)
  545. break;
  546. }
  547. return ret;
  548. }
  549. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  550. int start_new)
  551. {
  552. struct dwc3_gadget_ep_cmd_params params;
  553. struct dwc3_request *req;
  554. struct dwc3 *dwc = dep->dwc;
  555. int ret;
  556. u32 cmd;
  557. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  558. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  559. return -EBUSY;
  560. }
  561. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  562. /*
  563. * If we are getting here after a short-out-packet we don't enqueue any
  564. * new requests as we try to set the IOC bit only on the last request.
  565. */
  566. if (start_new) {
  567. if (list_empty(&dep->req_queued))
  568. dwc3_prepare_trbs(dep, start_new);
  569. /* req points to the first request which will be sent */
  570. req = next_request(&dep->req_queued);
  571. } else {
  572. /*
  573. * req points to the first request where HWO changed
  574. * from 0 to 1
  575. */
  576. req = dwc3_prepare_trbs(dep, start_new);
  577. }
  578. if (!req) {
  579. dep->flags |= DWC3_EP_PENDING_REQUEST;
  580. return 0;
  581. }
  582. memset(&params, 0, sizeof(params));
  583. params.param0.depstrtxfer.transfer_desc_addr_high =
  584. upper_32_bits(req->trb_dma);
  585. params.param1.depstrtxfer.transfer_desc_addr_low =
  586. lower_32_bits(req->trb_dma);
  587. if (start_new)
  588. cmd = DWC3_DEPCMD_STARTTRANSFER;
  589. else
  590. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  591. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  592. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  593. if (ret < 0) {
  594. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  595. /*
  596. * FIXME we need to iterate over the list of requests
  597. * here and stop, unmap, free and del each of the linked
  598. * requests instead of we do now.
  599. */
  600. dwc3_unmap_buffer_from_dma(req);
  601. list_del(&req->list);
  602. return ret;
  603. }
  604. dep->flags |= DWC3_EP_BUSY;
  605. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  606. dep->number);
  607. if (!dep->res_trans_idx)
  608. printk_once(KERN_ERR "%s() res_trans_idx is invalid\n", __func__);
  609. return 0;
  610. }
  611. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  612. {
  613. req->request.actual = 0;
  614. req->request.status = -EINPROGRESS;
  615. req->direction = dep->direction;
  616. req->epnum = dep->number;
  617. /*
  618. * We only add to our list of requests now and
  619. * start consuming the list once we get XferNotReady
  620. * IRQ.
  621. *
  622. * That way, we avoid doing anything that we don't need
  623. * to do now and defer it until the point we receive a
  624. * particular token from the Host side.
  625. *
  626. * This will also avoid Host cancelling URBs due to too
  627. * many NACKs.
  628. */
  629. dwc3_map_buffer_to_dma(req);
  630. list_add_tail(&req->list, &dep->request_list);
  631. /*
  632. * There is one special case: XferNotReady with
  633. * empty list of requests. We need to kick the
  634. * transfer here in that situation, otherwise
  635. * we will be NAKing forever.
  636. *
  637. * If we get XferNotReady before gadget driver
  638. * has a chance to queue a request, we will ACK
  639. * the IRQ but won't be able to receive the data
  640. * until the next request is queued. The following
  641. * code is handling exactly that.
  642. */
  643. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  644. int ret;
  645. int start_trans;
  646. start_trans = 1;
  647. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  648. dep->flags & DWC3_EP_BUSY)
  649. start_trans = 0;
  650. ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
  651. if (ret && ret != -EBUSY) {
  652. struct dwc3 *dwc = dep->dwc;
  653. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  654. dep->name);
  655. }
  656. };
  657. return 0;
  658. }
  659. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  660. gfp_t gfp_flags)
  661. {
  662. struct dwc3_request *req = to_dwc3_request(request);
  663. struct dwc3_ep *dep = to_dwc3_ep(ep);
  664. struct dwc3 *dwc = dep->dwc;
  665. unsigned long flags;
  666. int ret;
  667. if (!dep->desc) {
  668. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  669. request, ep->name);
  670. return -ESHUTDOWN;
  671. }
  672. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  673. request, ep->name, request->length);
  674. spin_lock_irqsave(&dwc->lock, flags);
  675. ret = __dwc3_gadget_ep_queue(dep, req);
  676. spin_unlock_irqrestore(&dwc->lock, flags);
  677. return ret;
  678. }
  679. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  680. struct usb_request *request)
  681. {
  682. struct dwc3_request *req = to_dwc3_request(request);
  683. struct dwc3_request *r = NULL;
  684. struct dwc3_ep *dep = to_dwc3_ep(ep);
  685. struct dwc3 *dwc = dep->dwc;
  686. unsigned long flags;
  687. int ret = 0;
  688. spin_lock_irqsave(&dwc->lock, flags);
  689. list_for_each_entry(r, &dep->request_list, list) {
  690. if (r == req)
  691. break;
  692. }
  693. if (r != req) {
  694. list_for_each_entry(r, &dep->req_queued, list) {
  695. if (r == req)
  696. break;
  697. }
  698. if (r == req) {
  699. /* wait until it is processed */
  700. dwc3_stop_active_transfer(dwc, dep->number);
  701. goto out0;
  702. }
  703. dev_err(dwc->dev, "request %p was not queued to %s\n",
  704. request, ep->name);
  705. ret = -EINVAL;
  706. goto out0;
  707. }
  708. /* giveback the request */
  709. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  710. out0:
  711. spin_unlock_irqrestore(&dwc->lock, flags);
  712. return ret;
  713. }
  714. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  715. {
  716. struct dwc3_gadget_ep_cmd_params params;
  717. struct dwc3 *dwc = dep->dwc;
  718. int ret;
  719. memset(&params, 0x00, sizeof(params));
  720. if (value) {
  721. if (dep->number == 0 || dep->number == 1)
  722. dwc->ep0state = EP0_STALL;
  723. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  724. DWC3_DEPCMD_SETSTALL, &params);
  725. if (ret)
  726. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  727. value ? "set" : "clear",
  728. dep->name);
  729. else
  730. dep->flags |= DWC3_EP_STALL;
  731. } else {
  732. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  733. DWC3_DEPCMD_CLEARSTALL, &params);
  734. if (ret)
  735. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  736. value ? "set" : "clear",
  737. dep->name);
  738. else
  739. dep->flags &= ~DWC3_EP_STALL;
  740. }
  741. return ret;
  742. }
  743. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  744. {
  745. struct dwc3_ep *dep = to_dwc3_ep(ep);
  746. struct dwc3 *dwc = dep->dwc;
  747. unsigned long flags;
  748. int ret;
  749. spin_lock_irqsave(&dwc->lock, flags);
  750. if (usb_endpoint_xfer_isoc(dep->desc)) {
  751. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  752. ret = -EINVAL;
  753. goto out;
  754. }
  755. ret = __dwc3_gadget_ep_set_halt(dep, value);
  756. out:
  757. spin_unlock_irqrestore(&dwc->lock, flags);
  758. return ret;
  759. }
  760. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  761. {
  762. struct dwc3_ep *dep = to_dwc3_ep(ep);
  763. dep->flags |= DWC3_EP_WEDGE;
  764. return usb_ep_set_halt(ep);
  765. }
  766. /* -------------------------------------------------------------------------- */
  767. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  768. .bLength = USB_DT_ENDPOINT_SIZE,
  769. .bDescriptorType = USB_DT_ENDPOINT,
  770. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  771. };
  772. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  773. .enable = dwc3_gadget_ep0_enable,
  774. .disable = dwc3_gadget_ep0_disable,
  775. .alloc_request = dwc3_gadget_ep_alloc_request,
  776. .free_request = dwc3_gadget_ep_free_request,
  777. .queue = dwc3_gadget_ep0_queue,
  778. .dequeue = dwc3_gadget_ep_dequeue,
  779. .set_halt = dwc3_gadget_ep_set_halt,
  780. .set_wedge = dwc3_gadget_ep_set_wedge,
  781. };
  782. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  783. .enable = dwc3_gadget_ep_enable,
  784. .disable = dwc3_gadget_ep_disable,
  785. .alloc_request = dwc3_gadget_ep_alloc_request,
  786. .free_request = dwc3_gadget_ep_free_request,
  787. .queue = dwc3_gadget_ep_queue,
  788. .dequeue = dwc3_gadget_ep_dequeue,
  789. .set_halt = dwc3_gadget_ep_set_halt,
  790. .set_wedge = dwc3_gadget_ep_set_wedge,
  791. };
  792. /* -------------------------------------------------------------------------- */
  793. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  794. {
  795. struct dwc3 *dwc = gadget_to_dwc(g);
  796. u32 reg;
  797. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  798. return DWC3_DSTS_SOFFN(reg);
  799. }
  800. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  801. {
  802. struct dwc3 *dwc = gadget_to_dwc(g);
  803. unsigned long timeout;
  804. unsigned long flags;
  805. u32 reg;
  806. int ret = 0;
  807. u8 link_state;
  808. u8 speed;
  809. spin_lock_irqsave(&dwc->lock, flags);
  810. /*
  811. * According to the Databook Remote wakeup request should
  812. * be issued only when the device is in early suspend state.
  813. *
  814. * We can check that via USB Link State bits in DSTS register.
  815. */
  816. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  817. speed = reg & DWC3_DSTS_CONNECTSPD;
  818. if (speed == DWC3_DSTS_SUPERSPEED) {
  819. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  820. ret = -EINVAL;
  821. goto out;
  822. }
  823. link_state = DWC3_DSTS_USBLNKST(reg);
  824. switch (link_state) {
  825. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  826. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  827. break;
  828. default:
  829. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  830. link_state);
  831. ret = -EINVAL;
  832. goto out;
  833. }
  834. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  835. /*
  836. * Switch link state to Recovery. In HS/FS/LS this means
  837. * RemoteWakeup Request
  838. */
  839. reg |= DWC3_DCTL_ULSTCHNG_RECOVERY;
  840. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  841. /* wait for at least 2000us */
  842. usleep_range(2000, 2500);
  843. /* write zeroes to Link Change Request */
  844. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  845. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  846. /* pool until Link State change to ON */
  847. timeout = jiffies + msecs_to_jiffies(100);
  848. while (!(time_after(jiffies, timeout))) {
  849. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  850. /* in HS, means ON */
  851. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  852. break;
  853. }
  854. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  855. dev_err(dwc->dev, "failed to send remote wakeup\n");
  856. ret = -EINVAL;
  857. }
  858. out:
  859. spin_unlock_irqrestore(&dwc->lock, flags);
  860. return ret;
  861. }
  862. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  863. int is_selfpowered)
  864. {
  865. struct dwc3 *dwc = gadget_to_dwc(g);
  866. dwc->is_selfpowered = !!is_selfpowered;
  867. return 0;
  868. }
  869. static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  870. {
  871. u32 reg;
  872. unsigned long timeout = 500;
  873. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  874. if (is_on)
  875. reg |= DWC3_DCTL_RUN_STOP;
  876. else
  877. reg &= ~DWC3_DCTL_RUN_STOP;
  878. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  879. do {
  880. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  881. if (is_on) {
  882. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  883. break;
  884. } else {
  885. if (reg & DWC3_DSTS_DEVCTRLHLT)
  886. break;
  887. }
  888. /*
  889. * XXX reduce the 500ms delay
  890. */
  891. timeout--;
  892. if (!timeout)
  893. break;
  894. mdelay(1);
  895. } while (1);
  896. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  897. dwc->gadget_driver
  898. ? dwc->gadget_driver->function : "no-function",
  899. is_on ? "connect" : "disconnect");
  900. }
  901. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  902. {
  903. struct dwc3 *dwc = gadget_to_dwc(g);
  904. unsigned long flags;
  905. is_on = !!is_on;
  906. spin_lock_irqsave(&dwc->lock, flags);
  907. dwc3_gadget_run_stop(dwc, is_on);
  908. spin_unlock_irqrestore(&dwc->lock, flags);
  909. return 0;
  910. }
  911. static int dwc3_gadget_start(struct usb_gadget *g,
  912. struct usb_gadget_driver *driver)
  913. {
  914. struct dwc3 *dwc = gadget_to_dwc(g);
  915. struct dwc3_ep *dep;
  916. unsigned long flags;
  917. int ret = 0;
  918. u32 reg;
  919. spin_lock_irqsave(&dwc->lock, flags);
  920. if (dwc->gadget_driver) {
  921. dev_err(dwc->dev, "%s is already bound to %s\n",
  922. dwc->gadget.name,
  923. dwc->gadget_driver->driver.name);
  924. ret = -EBUSY;
  925. goto err0;
  926. }
  927. dwc->gadget_driver = driver;
  928. dwc->gadget.dev.driver = &driver->driver;
  929. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  930. /*
  931. * REVISIT: power down scale might be different
  932. * depending on PHY used, need to pass that via platform_data
  933. */
  934. reg |= DWC3_GCTL_PWRDNSCALE(0x61a)
  935. | DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_DEVICE);
  936. reg &= ~DWC3_GCTL_DISSCRAMBLE;
  937. /*
  938. * WORKAROUND: DWC3 revisions <1.90a have a bug
  939. * when The device fails to connect at SuperSpeed
  940. * and falls back to high-speed mode which causes
  941. * the device to enter in a Connect/Disconnect loop
  942. */
  943. if (dwc->revision < DWC3_REVISION_190A)
  944. reg |= DWC3_GCTL_U2RSTECN;
  945. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  946. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  947. reg &= ~(DWC3_DCFG_SPEED_MASK);
  948. reg |= DWC3_DCFG_SUPERSPEED;
  949. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  950. /* Start with SuperSpeed Default */
  951. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  952. dep = dwc->eps[0];
  953. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  954. if (ret) {
  955. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  956. goto err0;
  957. }
  958. dep = dwc->eps[1];
  959. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  960. if (ret) {
  961. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  962. goto err1;
  963. }
  964. /* begin to receive SETUP packets */
  965. dwc->ep0state = EP0_IDLE;
  966. dwc3_ep0_out_start(dwc);
  967. spin_unlock_irqrestore(&dwc->lock, flags);
  968. return 0;
  969. err1:
  970. __dwc3_gadget_ep_disable(dwc->eps[0]);
  971. err0:
  972. spin_unlock_irqrestore(&dwc->lock, flags);
  973. return ret;
  974. }
  975. static int dwc3_gadget_stop(struct usb_gadget *g,
  976. struct usb_gadget_driver *driver)
  977. {
  978. struct dwc3 *dwc = gadget_to_dwc(g);
  979. unsigned long flags;
  980. spin_lock_irqsave(&dwc->lock, flags);
  981. __dwc3_gadget_ep_disable(dwc->eps[0]);
  982. __dwc3_gadget_ep_disable(dwc->eps[1]);
  983. dwc->gadget_driver = NULL;
  984. dwc->gadget.dev.driver = NULL;
  985. spin_unlock_irqrestore(&dwc->lock, flags);
  986. return 0;
  987. }
  988. static const struct usb_gadget_ops dwc3_gadget_ops = {
  989. .get_frame = dwc3_gadget_get_frame,
  990. .wakeup = dwc3_gadget_wakeup,
  991. .set_selfpowered = dwc3_gadget_set_selfpowered,
  992. .pullup = dwc3_gadget_pullup,
  993. .udc_start = dwc3_gadget_start,
  994. .udc_stop = dwc3_gadget_stop,
  995. };
  996. /* -------------------------------------------------------------------------- */
  997. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  998. {
  999. struct dwc3_ep *dep;
  1000. u8 epnum;
  1001. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1002. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1003. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1004. if (!dep) {
  1005. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1006. epnum);
  1007. return -ENOMEM;
  1008. }
  1009. dep->dwc = dwc;
  1010. dep->number = epnum;
  1011. dwc->eps[epnum] = dep;
  1012. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1013. (epnum & 1) ? "in" : "out");
  1014. dep->endpoint.name = dep->name;
  1015. dep->direction = (epnum & 1);
  1016. if (epnum == 0 || epnum == 1) {
  1017. dep->endpoint.maxpacket = 512;
  1018. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1019. if (!epnum)
  1020. dwc->gadget.ep0 = &dep->endpoint;
  1021. } else {
  1022. int ret;
  1023. dep->endpoint.maxpacket = 1024;
  1024. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1025. list_add_tail(&dep->endpoint.ep_list,
  1026. &dwc->gadget.ep_list);
  1027. ret = dwc3_alloc_trb_pool(dep);
  1028. if (ret) {
  1029. dev_err(dwc->dev, "%s: failed to allocate TRB pool\n", dep->name);
  1030. return ret;
  1031. }
  1032. }
  1033. INIT_LIST_HEAD(&dep->request_list);
  1034. INIT_LIST_HEAD(&dep->req_queued);
  1035. }
  1036. return 0;
  1037. }
  1038. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1039. {
  1040. struct dwc3_ep *dep;
  1041. u8 epnum;
  1042. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1043. dep = dwc->eps[epnum];
  1044. dwc3_free_trb_pool(dep);
  1045. if (epnum != 0 && epnum != 1)
  1046. list_del(&dep->endpoint.ep_list);
  1047. kfree(dep);
  1048. }
  1049. }
  1050. static void dwc3_gadget_release(struct device *dev)
  1051. {
  1052. dev_dbg(dev, "%s\n", __func__);
  1053. }
  1054. /* -------------------------------------------------------------------------- */
  1055. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1056. const struct dwc3_event_depevt *event, int status)
  1057. {
  1058. struct dwc3_request *req;
  1059. struct dwc3_trb trb;
  1060. unsigned int count;
  1061. unsigned int s_pkt = 0;
  1062. do {
  1063. req = next_request(&dep->req_queued);
  1064. if (!req)
  1065. break;
  1066. dwc3_trb_to_nat(req->trb, &trb);
  1067. if (trb.hwo && status != -ESHUTDOWN)
  1068. /*
  1069. * We continue despite the error. There is not much we
  1070. * can do. If we don't clean in up we loop for ever. If
  1071. * we skip the TRB than it gets overwritten reused after
  1072. * a while since we use them in a ring buffer. a BUG()
  1073. * would help. Lets hope that if this occures, someone
  1074. * fixes the root cause instead of looking away :)
  1075. */
  1076. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1077. dep->name, req->trb);
  1078. count = trb.length;
  1079. if (dep->direction) {
  1080. if (count) {
  1081. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1082. dep->name);
  1083. status = -ECONNRESET;
  1084. }
  1085. } else {
  1086. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1087. s_pkt = 1;
  1088. }
  1089. /*
  1090. * We assume here we will always receive the entire data block
  1091. * which we should receive. Meaning, if we program RX to
  1092. * receive 4K but we receive only 2K, we assume that's all we
  1093. * should receive and we simply bounce the request back to the
  1094. * gadget driver for further processing.
  1095. */
  1096. req->request.actual += req->request.length - count;
  1097. dwc3_gadget_giveback(dep, req, status);
  1098. if (s_pkt)
  1099. break;
  1100. if ((event->status & DEPEVT_STATUS_LST) && trb.lst)
  1101. break;
  1102. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1103. break;
  1104. } while (1);
  1105. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1106. return 0;
  1107. return 1;
  1108. }
  1109. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1110. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1111. int start_new)
  1112. {
  1113. unsigned status = 0;
  1114. int clean_busy;
  1115. if (event->status & DEPEVT_STATUS_BUSERR)
  1116. status = -ECONNRESET;
  1117. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1118. if (clean_busy)
  1119. dep->flags &= ~DWC3_EP_BUSY;
  1120. }
  1121. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  1122. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1123. {
  1124. u32 uf;
  1125. if (list_empty(&dep->request_list)) {
  1126. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  1127. dep->name);
  1128. return;
  1129. }
  1130. if (event->parameters) {
  1131. u32 mask;
  1132. mask = ~(dep->interval - 1);
  1133. uf = event->parameters & mask;
  1134. /* 4 micro frames in the future */
  1135. uf += dep->interval * 4;
  1136. } else {
  1137. uf = 0;
  1138. }
  1139. __dwc3_gadget_kick_transfer(dep, uf, 1);
  1140. }
  1141. static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
  1142. const struct dwc3_event_depevt *event)
  1143. {
  1144. struct dwc3 *dwc = dep->dwc;
  1145. struct dwc3_event_depevt mod_ev = *event;
  1146. /*
  1147. * We were asked to remove one requests. It is possible that this
  1148. * request and a few other were started together and have the same
  1149. * transfer index. Since we stopped the complete endpoint we don't
  1150. * know how many requests were already completed (and not yet)
  1151. * reported and how could be done (later). We purge them all until
  1152. * the end of the list.
  1153. */
  1154. mod_ev.status = DEPEVT_STATUS_LST;
  1155. dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
  1156. dep->flags &= ~DWC3_EP_BUSY;
  1157. /* pending requets are ignored and are queued on XferNotReady */
  1158. if (dep->flags & DWC3_EP_WILL_SHUTDOWN) {
  1159. while (!list_empty(&dep->req_queued)) {
  1160. struct dwc3_request *req;
  1161. req = next_request(&dep->req_queued);
  1162. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  1163. }
  1164. dep->flags &= DWC3_EP_WILL_SHUTDOWN;
  1165. }
  1166. }
  1167. static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
  1168. const struct dwc3_event_depevt *event)
  1169. {
  1170. u32 param = event->parameters;
  1171. u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
  1172. switch (cmd_type) {
  1173. case DWC3_DEPCMD_ENDTRANSFER:
  1174. dwc3_process_ep_cmd_complete(dep, event);
  1175. break;
  1176. case DWC3_DEPCMD_STARTTRANSFER:
  1177. dep->res_trans_idx = param & 0x7f;
  1178. break;
  1179. default:
  1180. printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
  1181. __func__, cmd_type);
  1182. break;
  1183. };
  1184. }
  1185. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1186. const struct dwc3_event_depevt *event)
  1187. {
  1188. struct dwc3_ep *dep;
  1189. u8 epnum = event->endpoint_number;
  1190. dep = dwc->eps[epnum];
  1191. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1192. dwc3_ep_event_string(event->endpoint_event));
  1193. if (epnum == 0 || epnum == 1) {
  1194. dwc3_ep0_interrupt(dwc, event);
  1195. return;
  1196. }
  1197. switch (event->endpoint_event) {
  1198. case DWC3_DEPEVT_XFERCOMPLETE:
  1199. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1200. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1201. dep->name);
  1202. return;
  1203. }
  1204. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1205. break;
  1206. case DWC3_DEPEVT_XFERINPROGRESS:
  1207. if (!usb_endpoint_xfer_isoc(dep->desc)) {
  1208. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1209. dep->name);
  1210. return;
  1211. }
  1212. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1213. break;
  1214. case DWC3_DEPEVT_XFERNOTREADY:
  1215. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1216. dwc3_gadget_start_isoc(dwc, dep, event);
  1217. } else {
  1218. int ret;
  1219. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1220. dep->name, event->status
  1221. ? "Transfer Active"
  1222. : "Transfer Not Active");
  1223. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1224. if (!ret || ret == -EBUSY)
  1225. return;
  1226. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1227. dep->name);
  1228. }
  1229. break;
  1230. case DWC3_DEPEVT_RXTXFIFOEVT:
  1231. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1232. break;
  1233. case DWC3_DEPEVT_STREAMEVT:
  1234. dev_dbg(dwc->dev, "%s Stream Event\n", dep->name);
  1235. break;
  1236. case DWC3_DEPEVT_EPCMDCMPLT:
  1237. dwc3_ep_cmd_compl(dep, event);
  1238. break;
  1239. }
  1240. }
  1241. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1242. {
  1243. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1244. spin_unlock(&dwc->lock);
  1245. dwc->gadget_driver->disconnect(&dwc->gadget);
  1246. spin_lock(&dwc->lock);
  1247. }
  1248. }
  1249. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1250. {
  1251. struct dwc3_ep *dep;
  1252. struct dwc3_gadget_ep_cmd_params params;
  1253. u32 cmd;
  1254. int ret;
  1255. dep = dwc->eps[epnum];
  1256. if (dep->res_trans_idx) {
  1257. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1258. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1259. cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
  1260. memset(&params, 0, sizeof(params));
  1261. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1262. WARN_ON_ONCE(ret);
  1263. }
  1264. }
  1265. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1266. {
  1267. u32 epnum;
  1268. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1269. struct dwc3_ep *dep;
  1270. dep = dwc->eps[epnum];
  1271. if (!(dep->flags & DWC3_EP_ENABLED))
  1272. continue;
  1273. __dwc3_gadget_ep_disable(dep);
  1274. }
  1275. }
  1276. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1277. {
  1278. u32 epnum;
  1279. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1280. struct dwc3_ep *dep;
  1281. struct dwc3_gadget_ep_cmd_params params;
  1282. int ret;
  1283. dep = dwc->eps[epnum];
  1284. if (!(dep->flags & DWC3_EP_STALL))
  1285. continue;
  1286. dep->flags &= ~DWC3_EP_STALL;
  1287. memset(&params, 0, sizeof(params));
  1288. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1289. DWC3_DEPCMD_CLEARSTALL, &params);
  1290. WARN_ON_ONCE(ret);
  1291. }
  1292. }
  1293. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1294. {
  1295. dev_vdbg(dwc->dev, "%s\n", __func__);
  1296. #if 0
  1297. XXX
  1298. U1/U2 is powersave optimization. Skip it for now. Anyway we need to
  1299. enable it before we can disable it.
  1300. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1301. reg &= ~DWC3_DCTL_INITU1ENA;
  1302. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1303. reg &= ~DWC3_DCTL_INITU2ENA;
  1304. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1305. #endif
  1306. dwc3_stop_active_transfers(dwc);
  1307. dwc3_disconnect_gadget(dwc);
  1308. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1309. }
  1310. static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
  1311. {
  1312. u32 reg;
  1313. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1314. if (on)
  1315. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1316. else
  1317. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1318. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1319. }
  1320. static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
  1321. {
  1322. u32 reg;
  1323. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1324. if (on)
  1325. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1326. else
  1327. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1328. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1329. }
  1330. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1331. {
  1332. u32 reg;
  1333. dev_vdbg(dwc->dev, "%s\n", __func__);
  1334. /* Enable PHYs */
  1335. dwc3_gadget_usb2_phy_power(dwc, true);
  1336. dwc3_gadget_usb3_phy_power(dwc, true);
  1337. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1338. dwc3_disconnect_gadget(dwc);
  1339. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1340. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1341. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1342. dwc3_stop_active_transfers(dwc);
  1343. dwc3_clear_stall_all_ep(dwc);
  1344. /* Reset device address to zero */
  1345. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1346. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1347. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1348. /*
  1349. * Wait for RxFifo to drain
  1350. *
  1351. * REVISIT probably shouldn't wait forever.
  1352. * In case Hardware ends up in a screwed up
  1353. * case, we error out, notify the user and,
  1354. * maybe, WARN() or BUG() but leave the rest
  1355. * of the kernel working fine.
  1356. *
  1357. * REVISIT the below is rather CPU intensive,
  1358. * maybe we should read and if it doesn't work
  1359. * sleep (not busy wait) for a few useconds.
  1360. *
  1361. * REVISIT why wait until the RXFIFO is empty anyway?
  1362. */
  1363. while (!(dwc3_readl(dwc->regs, DWC3_DSTS)
  1364. & DWC3_DSTS_RXFIFOEMPTY))
  1365. cpu_relax();
  1366. }
  1367. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1368. {
  1369. u32 reg;
  1370. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1371. /*
  1372. * We change the clock only at SS but I dunno why I would want to do
  1373. * this. Maybe it becomes part of the power saving plan.
  1374. */
  1375. if (speed != DWC3_DSTS_SUPERSPEED)
  1376. return;
  1377. /*
  1378. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1379. * each time on Connect Done.
  1380. */
  1381. if (!usb30_clock)
  1382. return;
  1383. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1384. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1385. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1386. }
  1387. static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
  1388. {
  1389. switch (speed) {
  1390. case USB_SPEED_SUPER:
  1391. dwc3_gadget_usb2_phy_power(dwc, false);
  1392. break;
  1393. case USB_SPEED_HIGH:
  1394. case USB_SPEED_FULL:
  1395. case USB_SPEED_LOW:
  1396. dwc3_gadget_usb3_phy_power(dwc, false);
  1397. break;
  1398. }
  1399. }
  1400. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1401. {
  1402. struct dwc3_gadget_ep_cmd_params params;
  1403. struct dwc3_ep *dep;
  1404. int ret;
  1405. u32 reg;
  1406. u8 speed;
  1407. dev_vdbg(dwc->dev, "%s\n", __func__);
  1408. memset(&params, 0x00, sizeof(params));
  1409. dwc->ep0state = EP0_IDLE;
  1410. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1411. speed = reg & DWC3_DSTS_CONNECTSPD;
  1412. dwc->speed = speed;
  1413. dwc3_update_ram_clk_sel(dwc, speed);
  1414. switch (speed) {
  1415. case DWC3_DCFG_SUPERSPEED:
  1416. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1417. dwc->gadget.ep0->maxpacket = 512;
  1418. dwc->gadget.speed = USB_SPEED_SUPER;
  1419. break;
  1420. case DWC3_DCFG_HIGHSPEED:
  1421. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1422. dwc->gadget.ep0->maxpacket = 64;
  1423. dwc->gadget.speed = USB_SPEED_HIGH;
  1424. break;
  1425. case DWC3_DCFG_FULLSPEED2:
  1426. case DWC3_DCFG_FULLSPEED1:
  1427. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1428. dwc->gadget.ep0->maxpacket = 64;
  1429. dwc->gadget.speed = USB_SPEED_FULL;
  1430. break;
  1431. case DWC3_DCFG_LOWSPEED:
  1432. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1433. dwc->gadget.ep0->maxpacket = 8;
  1434. dwc->gadget.speed = USB_SPEED_LOW;
  1435. break;
  1436. }
  1437. /* Disable unneded PHY */
  1438. dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
  1439. dep = dwc->eps[0];
  1440. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1441. if (ret) {
  1442. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1443. return;
  1444. }
  1445. dep = dwc->eps[1];
  1446. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1447. if (ret) {
  1448. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1449. return;
  1450. }
  1451. /*
  1452. * Configure PHY via GUSB3PIPECTLn if required.
  1453. *
  1454. * Update GTXFIFOSIZn
  1455. *
  1456. * In both cases reset values should be sufficient.
  1457. */
  1458. }
  1459. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1460. {
  1461. dev_vdbg(dwc->dev, "%s\n", __func__);
  1462. /*
  1463. * TODO take core out of low power mode when that's
  1464. * implemented.
  1465. */
  1466. dwc->gadget_driver->resume(&dwc->gadget);
  1467. }
  1468. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1469. unsigned int evtinfo)
  1470. {
  1471. dev_vdbg(dwc->dev, "%s\n", __func__);
  1472. /* The fith bit says SuperSpeed yes or no. */
  1473. dwc->link_state = evtinfo & DWC3_LINK_STATE_MASK;
  1474. }
  1475. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1476. const struct dwc3_event_devt *event)
  1477. {
  1478. switch (event->type) {
  1479. case DWC3_DEVICE_EVENT_DISCONNECT:
  1480. dwc3_gadget_disconnect_interrupt(dwc);
  1481. break;
  1482. case DWC3_DEVICE_EVENT_RESET:
  1483. dwc3_gadget_reset_interrupt(dwc);
  1484. break;
  1485. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1486. dwc3_gadget_conndone_interrupt(dwc);
  1487. break;
  1488. case DWC3_DEVICE_EVENT_WAKEUP:
  1489. dwc3_gadget_wakeup_interrupt(dwc);
  1490. break;
  1491. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1492. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1493. break;
  1494. case DWC3_DEVICE_EVENT_EOPF:
  1495. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1496. break;
  1497. case DWC3_DEVICE_EVENT_SOF:
  1498. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1499. break;
  1500. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1501. dev_vdbg(dwc->dev, "Erratic Error\n");
  1502. break;
  1503. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1504. dev_vdbg(dwc->dev, "Command Complete\n");
  1505. break;
  1506. case DWC3_DEVICE_EVENT_OVERFLOW:
  1507. dev_vdbg(dwc->dev, "Overflow\n");
  1508. break;
  1509. default:
  1510. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1511. }
  1512. }
  1513. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1514. const union dwc3_event *event)
  1515. {
  1516. /* Endpoint IRQ, handle it and return early */
  1517. if (event->type.is_devspec == 0) {
  1518. /* depevt */
  1519. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1520. }
  1521. switch (event->type.type) {
  1522. case DWC3_EVENT_TYPE_DEV:
  1523. dwc3_gadget_interrupt(dwc, &event->devt);
  1524. break;
  1525. /* REVISIT what to do with Carkit and I2C events ? */
  1526. default:
  1527. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1528. }
  1529. }
  1530. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1531. {
  1532. struct dwc3_event_buffer *evt;
  1533. int left;
  1534. u32 count;
  1535. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1536. count &= DWC3_GEVNTCOUNT_MASK;
  1537. if (!count)
  1538. return IRQ_NONE;
  1539. evt = dwc->ev_buffs[buf];
  1540. left = count;
  1541. while (left > 0) {
  1542. union dwc3_event event;
  1543. memcpy(&event.raw, (evt->buf + evt->lpos), sizeof(event.raw));
  1544. dwc3_process_event_entry(dwc, &event);
  1545. /*
  1546. * XXX we wrap around correctly to the next entry as almost all
  1547. * entries are 4 bytes in size. There is one entry which has 12
  1548. * bytes which is a regular entry followed by 8 bytes data. ATM
  1549. * I don't know how things are organized if were get next to the
  1550. * a boundary so I worry about that once we try to handle that.
  1551. */
  1552. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1553. left -= 4;
  1554. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1555. }
  1556. return IRQ_HANDLED;
  1557. }
  1558. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1559. {
  1560. struct dwc3 *dwc = _dwc;
  1561. int i;
  1562. irqreturn_t ret = IRQ_NONE;
  1563. spin_lock(&dwc->lock);
  1564. for (i = 0; i < DWC3_EVENT_BUFFERS_NUM; i++) {
  1565. irqreturn_t status;
  1566. status = dwc3_process_event_buf(dwc, i);
  1567. if (status == IRQ_HANDLED)
  1568. ret = status;
  1569. }
  1570. spin_unlock(&dwc->lock);
  1571. return ret;
  1572. }
  1573. /**
  1574. * dwc3_gadget_init - Initializes gadget related registers
  1575. * @dwc: Pointer to out controller context structure
  1576. *
  1577. * Returns 0 on success otherwise negative errno.
  1578. */
  1579. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1580. {
  1581. u32 reg;
  1582. int ret;
  1583. int irq;
  1584. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1585. &dwc->ctrl_req_addr, GFP_KERNEL);
  1586. if (!dwc->ctrl_req) {
  1587. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1588. ret = -ENOMEM;
  1589. goto err0;
  1590. }
  1591. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1592. &dwc->ep0_trb_addr, GFP_KERNEL);
  1593. if (!dwc->ep0_trb) {
  1594. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1595. ret = -ENOMEM;
  1596. goto err1;
  1597. }
  1598. dwc->setup_buf = dma_alloc_coherent(dwc->dev,
  1599. sizeof(*dwc->setup_buf) * 2,
  1600. &dwc->setup_buf_addr, GFP_KERNEL);
  1601. if (!dwc->setup_buf) {
  1602. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1603. ret = -ENOMEM;
  1604. goto err2;
  1605. }
  1606. dev_set_name(&dwc->gadget.dev, "gadget");
  1607. dwc->gadget.ops = &dwc3_gadget_ops;
  1608. dwc->gadget.is_dualspeed = true;
  1609. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1610. dwc->gadget.dev.parent = dwc->dev;
  1611. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1612. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1613. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1614. dwc->gadget.dev.release = dwc3_gadget_release;
  1615. dwc->gadget.name = "dwc3-gadget";
  1616. /*
  1617. * REVISIT: Here we should clear all pending IRQs to be
  1618. * sure we're starting from a well known location.
  1619. */
  1620. ret = dwc3_gadget_init_endpoints(dwc);
  1621. if (ret)
  1622. goto err3;
  1623. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1624. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1625. "dwc3", dwc);
  1626. if (ret) {
  1627. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1628. irq, ret);
  1629. goto err4;
  1630. }
  1631. /* Enable all but Start and End of Frame IRQs */
  1632. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1633. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1634. DWC3_DEVTEN_CMDCMPLTEN |
  1635. DWC3_DEVTEN_ERRTICERREN |
  1636. DWC3_DEVTEN_WKUPEVTEN |
  1637. DWC3_DEVTEN_ULSTCNGEN |
  1638. DWC3_DEVTEN_CONNECTDONEEN |
  1639. DWC3_DEVTEN_USBRSTEN |
  1640. DWC3_DEVTEN_DISCONNEVTEN);
  1641. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1642. ret = device_register(&dwc->gadget.dev);
  1643. if (ret) {
  1644. dev_err(dwc->dev, "failed to register gadget device\n");
  1645. put_device(&dwc->gadget.dev);
  1646. goto err5;
  1647. }
  1648. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  1649. if (ret) {
  1650. dev_err(dwc->dev, "failed to register udc\n");
  1651. goto err6;
  1652. }
  1653. return 0;
  1654. err6:
  1655. device_unregister(&dwc->gadget.dev);
  1656. err5:
  1657. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1658. free_irq(irq, dwc);
  1659. err4:
  1660. dwc3_gadget_free_endpoints(dwc);
  1661. err3:
  1662. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1663. dwc->setup_buf, dwc->setup_buf_addr);
  1664. err2:
  1665. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1666. dwc->ep0_trb, dwc->ep0_trb_addr);
  1667. err1:
  1668. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1669. dwc->ctrl_req, dwc->ctrl_req_addr);
  1670. err0:
  1671. return ret;
  1672. }
  1673. void dwc3_gadget_exit(struct dwc3 *dwc)
  1674. {
  1675. int irq;
  1676. int i;
  1677. usb_del_gadget_udc(&dwc->gadget);
  1678. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1679. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1680. free_irq(irq, dwc);
  1681. for (i = 0; i < ARRAY_SIZE(dwc->eps); i++)
  1682. __dwc3_gadget_ep_disable(dwc->eps[i]);
  1683. dwc3_gadget_free_endpoints(dwc);
  1684. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1685. dwc->setup_buf, dwc->setup_buf_addr);
  1686. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1687. dwc->ep0_trb, dwc->ep0_trb_addr);
  1688. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1689. dwc->ctrl_req, dwc->ctrl_req_addr);
  1690. device_unregister(&dwc->gadget.dev);
  1691. }