wm8350.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716
  1. /*
  2. * wm8350.c -- WM8350 ALSA SoC audio driver
  3. *
  4. * Copyright (C) 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/mfd/wm8350/audio.h>
  20. #include <linux/mfd/wm8350/core.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include <trace/events/asoc.h>
  29. #include "wm8350.h"
  30. #define WM8350_OUTn_0dB 0x39
  31. #define WM8350_RAMP_NONE 0
  32. #define WM8350_RAMP_UP 1
  33. #define WM8350_RAMP_DOWN 2
  34. /* We only include the analogue supplies here; the digital supplies
  35. * need to be available well before this driver can be probed.
  36. */
  37. static const char *supply_names[] = {
  38. "AVDD",
  39. "HPVDD",
  40. };
  41. struct wm8350_output {
  42. u16 active;
  43. u16 left_vol;
  44. u16 right_vol;
  45. u16 ramp;
  46. u16 mute;
  47. };
  48. struct wm8350_jack_data {
  49. struct snd_soc_jack *jack;
  50. struct delayed_work work;
  51. int report;
  52. int short_report;
  53. };
  54. struct wm8350_data {
  55. struct snd_soc_codec codec;
  56. struct wm8350_output out1;
  57. struct wm8350_output out2;
  58. struct wm8350_jack_data hpl;
  59. struct wm8350_jack_data hpr;
  60. struct wm8350_jack_data mic;
  61. struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
  62. int fll_freq_out;
  63. int fll_freq_in;
  64. };
  65. static unsigned int wm8350_codec_cache_read(struct snd_soc_codec *codec,
  66. unsigned int reg)
  67. {
  68. struct wm8350 *wm8350 = codec->control_data;
  69. return wm8350->reg_cache[reg];
  70. }
  71. static unsigned int wm8350_codec_read(struct snd_soc_codec *codec,
  72. unsigned int reg)
  73. {
  74. struct wm8350 *wm8350 = codec->control_data;
  75. return wm8350_reg_read(wm8350, reg);
  76. }
  77. static int wm8350_codec_write(struct snd_soc_codec *codec, unsigned int reg,
  78. unsigned int value)
  79. {
  80. struct wm8350 *wm8350 = codec->control_data;
  81. return wm8350_reg_write(wm8350, reg, value);
  82. }
  83. /*
  84. * Ramp OUT1 PGA volume to minimise pops at stream startup and shutdown.
  85. */
  86. static inline int wm8350_out1_ramp_step(struct snd_soc_codec *codec)
  87. {
  88. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  89. struct wm8350_output *out1 = &wm8350_data->out1;
  90. struct wm8350 *wm8350 = codec->control_data;
  91. int left_complete = 0, right_complete = 0;
  92. u16 reg, val;
  93. /* left channel */
  94. reg = wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME);
  95. val = (reg & WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  96. if (out1->ramp == WM8350_RAMP_UP) {
  97. /* ramp step up */
  98. if (val < out1->left_vol) {
  99. val++;
  100. reg &= ~WM8350_OUT1L_VOL_MASK;
  101. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  102. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  103. } else
  104. left_complete = 1;
  105. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  106. /* ramp step down */
  107. if (val > 0) {
  108. val--;
  109. reg &= ~WM8350_OUT1L_VOL_MASK;
  110. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  111. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  112. } else
  113. left_complete = 1;
  114. } else
  115. return 1;
  116. /* right channel */
  117. reg = wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME);
  118. val = (reg & WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  119. if (out1->ramp == WM8350_RAMP_UP) {
  120. /* ramp step up */
  121. if (val < out1->right_vol) {
  122. val++;
  123. reg &= ~WM8350_OUT1R_VOL_MASK;
  124. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  125. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  126. } else
  127. right_complete = 1;
  128. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  129. /* ramp step down */
  130. if (val > 0) {
  131. val--;
  132. reg &= ~WM8350_OUT1R_VOL_MASK;
  133. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  134. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  135. } else
  136. right_complete = 1;
  137. }
  138. /* only hit the update bit if either volume has changed this step */
  139. if (!left_complete || !right_complete)
  140. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME, WM8350_OUT1_VU);
  141. return left_complete & right_complete;
  142. }
  143. /*
  144. * Ramp OUT2 PGA volume to minimise pops at stream startup and shutdown.
  145. */
  146. static inline int wm8350_out2_ramp_step(struct snd_soc_codec *codec)
  147. {
  148. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  149. struct wm8350_output *out2 = &wm8350_data->out2;
  150. struct wm8350 *wm8350 = codec->control_data;
  151. int left_complete = 0, right_complete = 0;
  152. u16 reg, val;
  153. /* left channel */
  154. reg = wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME);
  155. val = (reg & WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  156. if (out2->ramp == WM8350_RAMP_UP) {
  157. /* ramp step up */
  158. if (val < out2->left_vol) {
  159. val++;
  160. reg &= ~WM8350_OUT2L_VOL_MASK;
  161. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  162. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  163. } else
  164. left_complete = 1;
  165. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  166. /* ramp step down */
  167. if (val > 0) {
  168. val--;
  169. reg &= ~WM8350_OUT2L_VOL_MASK;
  170. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  171. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  172. } else
  173. left_complete = 1;
  174. } else
  175. return 1;
  176. /* right channel */
  177. reg = wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME);
  178. val = (reg & WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  179. if (out2->ramp == WM8350_RAMP_UP) {
  180. /* ramp step up */
  181. if (val < out2->right_vol) {
  182. val++;
  183. reg &= ~WM8350_OUT2R_VOL_MASK;
  184. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  185. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  186. } else
  187. right_complete = 1;
  188. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  189. /* ramp step down */
  190. if (val > 0) {
  191. val--;
  192. reg &= ~WM8350_OUT2R_VOL_MASK;
  193. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  194. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  195. } else
  196. right_complete = 1;
  197. }
  198. /* only hit the update bit if either volume has changed this step */
  199. if (!left_complete || !right_complete)
  200. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME, WM8350_OUT2_VU);
  201. return left_complete & right_complete;
  202. }
  203. /*
  204. * This work ramps both output PGAs at stream start/stop time to
  205. * minimise pop associated with DAPM power switching.
  206. * It's best to enable Zero Cross when ramping occurs to minimise any
  207. * zipper noises.
  208. */
  209. static void wm8350_pga_work(struct work_struct *work)
  210. {
  211. struct snd_soc_dapm_context *dapm =
  212. container_of(work, struct snd_soc_dapm_context, delayed_work.work);
  213. struct snd_soc_codec *codec = dapm->codec;
  214. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  215. struct wm8350_output *out1 = &wm8350_data->out1,
  216. *out2 = &wm8350_data->out2;
  217. int i, out1_complete, out2_complete;
  218. /* do we need to ramp at all ? */
  219. if (out1->ramp == WM8350_RAMP_NONE && out2->ramp == WM8350_RAMP_NONE)
  220. return;
  221. /* PGA volumes have 6 bits of resolution to ramp */
  222. for (i = 0; i <= 63; i++) {
  223. out1_complete = 1, out2_complete = 1;
  224. if (out1->ramp != WM8350_RAMP_NONE)
  225. out1_complete = wm8350_out1_ramp_step(codec);
  226. if (out2->ramp != WM8350_RAMP_NONE)
  227. out2_complete = wm8350_out2_ramp_step(codec);
  228. /* ramp finished ? */
  229. if (out1_complete && out2_complete)
  230. break;
  231. /* we need to delay longer on the up ramp */
  232. if (out1->ramp == WM8350_RAMP_UP ||
  233. out2->ramp == WM8350_RAMP_UP) {
  234. /* delay is longer over 0dB as increases are larger */
  235. if (i >= WM8350_OUTn_0dB)
  236. schedule_timeout_interruptible(msecs_to_jiffies
  237. (2));
  238. else
  239. schedule_timeout_interruptible(msecs_to_jiffies
  240. (1));
  241. } else
  242. udelay(50); /* doesn't matter if we delay longer */
  243. }
  244. out1->ramp = WM8350_RAMP_NONE;
  245. out2->ramp = WM8350_RAMP_NONE;
  246. }
  247. /*
  248. * WM8350 Controls
  249. */
  250. static int pga_event(struct snd_soc_dapm_widget *w,
  251. struct snd_kcontrol *kcontrol, int event)
  252. {
  253. struct snd_soc_codec *codec = w->codec;
  254. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  255. struct wm8350_output *out;
  256. switch (w->shift) {
  257. case 0:
  258. case 1:
  259. out = &wm8350_data->out1;
  260. break;
  261. case 2:
  262. case 3:
  263. out = &wm8350_data->out2;
  264. break;
  265. default:
  266. BUG();
  267. return -1;
  268. }
  269. switch (event) {
  270. case SND_SOC_DAPM_POST_PMU:
  271. out->ramp = WM8350_RAMP_UP;
  272. out->active = 1;
  273. if (!delayed_work_pending(&codec->dapm.delayed_work))
  274. schedule_delayed_work(&codec->dapm.delayed_work,
  275. msecs_to_jiffies(1));
  276. break;
  277. case SND_SOC_DAPM_PRE_PMD:
  278. out->ramp = WM8350_RAMP_DOWN;
  279. out->active = 0;
  280. if (!delayed_work_pending(&codec->dapm.delayed_work))
  281. schedule_delayed_work(&codec->dapm.delayed_work,
  282. msecs_to_jiffies(1));
  283. break;
  284. }
  285. return 0;
  286. }
  287. static int wm8350_put_volsw_2r_vu(struct snd_kcontrol *kcontrol,
  288. struct snd_ctl_elem_value *ucontrol)
  289. {
  290. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  291. struct wm8350_data *wm8350_priv = snd_soc_codec_get_drvdata(codec);
  292. struct wm8350_output *out = NULL;
  293. struct soc_mixer_control *mc =
  294. (struct soc_mixer_control *)kcontrol->private_value;
  295. int ret;
  296. unsigned int reg = mc->reg;
  297. u16 val;
  298. /* For OUT1 and OUT2 we shadow the values and only actually write
  299. * them out when active in order to ensure the amplifier comes on
  300. * as quietly as possible. */
  301. switch (reg) {
  302. case WM8350_LOUT1_VOLUME:
  303. out = &wm8350_priv->out1;
  304. break;
  305. case WM8350_LOUT2_VOLUME:
  306. out = &wm8350_priv->out2;
  307. break;
  308. default:
  309. break;
  310. }
  311. if (out) {
  312. out->left_vol = ucontrol->value.integer.value[0];
  313. out->right_vol = ucontrol->value.integer.value[1];
  314. if (!out->active)
  315. return 1;
  316. }
  317. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  318. if (ret < 0)
  319. return ret;
  320. /* now hit the volume update bits (always bit 8) */
  321. val = wm8350_codec_read(codec, reg);
  322. wm8350_codec_write(codec, reg, val | WM8350_OUT1_VU);
  323. return 1;
  324. }
  325. static int wm8350_get_volsw_2r(struct snd_kcontrol *kcontrol,
  326. struct snd_ctl_elem_value *ucontrol)
  327. {
  328. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  329. struct wm8350_data *wm8350_priv = snd_soc_codec_get_drvdata(codec);
  330. struct wm8350_output *out1 = &wm8350_priv->out1;
  331. struct wm8350_output *out2 = &wm8350_priv->out2;
  332. struct soc_mixer_control *mc =
  333. (struct soc_mixer_control *)kcontrol->private_value;
  334. unsigned int reg = mc->reg;
  335. /* If these are cached registers use the cache */
  336. switch (reg) {
  337. case WM8350_LOUT1_VOLUME:
  338. ucontrol->value.integer.value[0] = out1->left_vol;
  339. ucontrol->value.integer.value[1] = out1->right_vol;
  340. return 0;
  341. case WM8350_LOUT2_VOLUME:
  342. ucontrol->value.integer.value[0] = out2->left_vol;
  343. ucontrol->value.integer.value[1] = out2->right_vol;
  344. return 0;
  345. default:
  346. break;
  347. }
  348. return snd_soc_get_volsw(kcontrol, ucontrol);
  349. }
  350. static const char *wm8350_deemp[] = { "None", "32kHz", "44.1kHz", "48kHz" };
  351. static const char *wm8350_pol[] = { "Normal", "Inv R", "Inv L", "Inv L & R" };
  352. static const char *wm8350_dacmutem[] = { "Normal", "Soft" };
  353. static const char *wm8350_dacmutes[] = { "Fast", "Slow" };
  354. static const char *wm8350_adcfilter[] = { "None", "High Pass" };
  355. static const char *wm8350_adchp[] = { "44.1kHz", "8kHz", "16kHz", "32kHz" };
  356. static const char *wm8350_lr[] = { "Left", "Right" };
  357. static const struct soc_enum wm8350_enum[] = {
  358. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 4, 4, wm8350_deemp),
  359. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 0, 4, wm8350_pol),
  360. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 14, 2, wm8350_dacmutem),
  361. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 13, 2, wm8350_dacmutes),
  362. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 15, 2, wm8350_adcfilter),
  363. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 8, 4, wm8350_adchp),
  364. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 0, 4, wm8350_pol),
  365. SOC_ENUM_SINGLE(WM8350_INPUT_MIXER_VOLUME, 15, 2, wm8350_lr),
  366. };
  367. static DECLARE_TLV_DB_SCALE(pre_amp_tlv, -1200, 3525, 0);
  368. static DECLARE_TLV_DB_SCALE(out_pga_tlv, -5700, 600, 0);
  369. static DECLARE_TLV_DB_SCALE(dac_pcm_tlv, -7163, 36, 1);
  370. static DECLARE_TLV_DB_SCALE(adc_pcm_tlv, -12700, 50, 1);
  371. static DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 1);
  372. static const unsigned int capture_sd_tlv[] = {
  373. TLV_DB_RANGE_HEAD(2),
  374. 0, 12, TLV_DB_SCALE_ITEM(-3600, 300, 1),
  375. 13, 15, TLV_DB_SCALE_ITEM(0, 0, 0),
  376. };
  377. static const struct snd_kcontrol_new wm8350_snd_controls[] = {
  378. SOC_ENUM("Playback Deemphasis", wm8350_enum[0]),
  379. SOC_ENUM("Playback DAC Inversion", wm8350_enum[1]),
  380. SOC_DOUBLE_R_EXT_TLV("Playback PCM Volume",
  381. WM8350_DAC_DIGITAL_VOLUME_L,
  382. WM8350_DAC_DIGITAL_VOLUME_R,
  383. 0, 255, 0, wm8350_get_volsw_2r,
  384. wm8350_put_volsw_2r_vu, dac_pcm_tlv),
  385. SOC_ENUM("Playback PCM Mute Function", wm8350_enum[2]),
  386. SOC_ENUM("Playback PCM Mute Speed", wm8350_enum[3]),
  387. SOC_ENUM("Capture PCM Filter", wm8350_enum[4]),
  388. SOC_ENUM("Capture PCM HP Filter", wm8350_enum[5]),
  389. SOC_ENUM("Capture ADC Inversion", wm8350_enum[6]),
  390. SOC_DOUBLE_R_EXT_TLV("Capture PCM Volume",
  391. WM8350_ADC_DIGITAL_VOLUME_L,
  392. WM8350_ADC_DIGITAL_VOLUME_R,
  393. 0, 255, 0, wm8350_get_volsw_2r,
  394. wm8350_put_volsw_2r_vu, adc_pcm_tlv),
  395. SOC_DOUBLE_TLV("Capture Sidetone Volume",
  396. WM8350_ADC_DIVIDER,
  397. 8, 4, 15, 1, capture_sd_tlv),
  398. SOC_DOUBLE_R_EXT_TLV("Capture Volume",
  399. WM8350_LEFT_INPUT_VOLUME,
  400. WM8350_RIGHT_INPUT_VOLUME,
  401. 2, 63, 0, wm8350_get_volsw_2r,
  402. wm8350_put_volsw_2r_vu, pre_amp_tlv),
  403. SOC_DOUBLE_R("Capture ZC Switch",
  404. WM8350_LEFT_INPUT_VOLUME,
  405. WM8350_RIGHT_INPUT_VOLUME, 13, 1, 0),
  406. SOC_SINGLE_TLV("Left Input Left Sidetone Volume",
  407. WM8350_OUTPUT_LEFT_MIXER_VOLUME, 1, 7, 0, out_mix_tlv),
  408. SOC_SINGLE_TLV("Left Input Right Sidetone Volume",
  409. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  410. 5, 7, 0, out_mix_tlv),
  411. SOC_SINGLE_TLV("Left Input Bypass Volume",
  412. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  413. 9, 7, 0, out_mix_tlv),
  414. SOC_SINGLE_TLV("Right Input Left Sidetone Volume",
  415. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  416. 1, 7, 0, out_mix_tlv),
  417. SOC_SINGLE_TLV("Right Input Right Sidetone Volume",
  418. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  419. 5, 7, 0, out_mix_tlv),
  420. SOC_SINGLE_TLV("Right Input Bypass Volume",
  421. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  422. 13, 7, 0, out_mix_tlv),
  423. SOC_SINGLE("Left Input Mixer +20dB Switch",
  424. WM8350_INPUT_MIXER_VOLUME_L, 0, 1, 0),
  425. SOC_SINGLE("Right Input Mixer +20dB Switch",
  426. WM8350_INPUT_MIXER_VOLUME_R, 0, 1, 0),
  427. SOC_SINGLE_TLV("Out4 Capture Volume",
  428. WM8350_INPUT_MIXER_VOLUME,
  429. 1, 7, 0, out_mix_tlv),
  430. SOC_DOUBLE_R_EXT_TLV("Out1 Playback Volume",
  431. WM8350_LOUT1_VOLUME,
  432. WM8350_ROUT1_VOLUME,
  433. 2, 63, 0, wm8350_get_volsw_2r,
  434. wm8350_put_volsw_2r_vu, out_pga_tlv),
  435. SOC_DOUBLE_R("Out1 Playback ZC Switch",
  436. WM8350_LOUT1_VOLUME,
  437. WM8350_ROUT1_VOLUME, 13, 1, 0),
  438. SOC_DOUBLE_R_EXT_TLV("Out2 Playback Volume",
  439. WM8350_LOUT2_VOLUME,
  440. WM8350_ROUT2_VOLUME,
  441. 2, 63, 0, wm8350_get_volsw_2r,
  442. wm8350_put_volsw_2r_vu, out_pga_tlv),
  443. SOC_DOUBLE_R("Out2 Playback ZC Switch", WM8350_LOUT2_VOLUME,
  444. WM8350_ROUT2_VOLUME, 13, 1, 0),
  445. SOC_SINGLE("Out2 Right Invert Switch", WM8350_ROUT2_VOLUME, 10, 1, 0),
  446. SOC_SINGLE_TLV("Out2 Beep Volume", WM8350_BEEP_VOLUME,
  447. 5, 7, 0, out_mix_tlv),
  448. SOC_DOUBLE_R("Out1 Playback Switch",
  449. WM8350_LOUT1_VOLUME,
  450. WM8350_ROUT1_VOLUME,
  451. 14, 1, 1),
  452. SOC_DOUBLE_R("Out2 Playback Switch",
  453. WM8350_LOUT2_VOLUME,
  454. WM8350_ROUT2_VOLUME,
  455. 14, 1, 1),
  456. };
  457. /*
  458. * DAPM Controls
  459. */
  460. /* Left Playback Mixer */
  461. static const struct snd_kcontrol_new wm8350_left_play_mixer_controls[] = {
  462. SOC_DAPM_SINGLE("Playback Switch",
  463. WM8350_LEFT_MIXER_CONTROL, 11, 1, 0),
  464. SOC_DAPM_SINGLE("Left Bypass Switch",
  465. WM8350_LEFT_MIXER_CONTROL, 2, 1, 0),
  466. SOC_DAPM_SINGLE("Right Playback Switch",
  467. WM8350_LEFT_MIXER_CONTROL, 12, 1, 0),
  468. SOC_DAPM_SINGLE("Left Sidetone Switch",
  469. WM8350_LEFT_MIXER_CONTROL, 0, 1, 0),
  470. SOC_DAPM_SINGLE("Right Sidetone Switch",
  471. WM8350_LEFT_MIXER_CONTROL, 1, 1, 0),
  472. };
  473. /* Right Playback Mixer */
  474. static const struct snd_kcontrol_new wm8350_right_play_mixer_controls[] = {
  475. SOC_DAPM_SINGLE("Playback Switch",
  476. WM8350_RIGHT_MIXER_CONTROL, 12, 1, 0),
  477. SOC_DAPM_SINGLE("Right Bypass Switch",
  478. WM8350_RIGHT_MIXER_CONTROL, 3, 1, 0),
  479. SOC_DAPM_SINGLE("Left Playback Switch",
  480. WM8350_RIGHT_MIXER_CONTROL, 11, 1, 0),
  481. SOC_DAPM_SINGLE("Left Sidetone Switch",
  482. WM8350_RIGHT_MIXER_CONTROL, 0, 1, 0),
  483. SOC_DAPM_SINGLE("Right Sidetone Switch",
  484. WM8350_RIGHT_MIXER_CONTROL, 1, 1, 0),
  485. };
  486. /* Out4 Mixer */
  487. static const struct snd_kcontrol_new wm8350_out4_mixer_controls[] = {
  488. SOC_DAPM_SINGLE("Right Playback Switch",
  489. WM8350_OUT4_MIXER_CONTROL, 12, 1, 0),
  490. SOC_DAPM_SINGLE("Left Playback Switch",
  491. WM8350_OUT4_MIXER_CONTROL, 11, 1, 0),
  492. SOC_DAPM_SINGLE("Right Capture Switch",
  493. WM8350_OUT4_MIXER_CONTROL, 9, 1, 0),
  494. SOC_DAPM_SINGLE("Out3 Playback Switch",
  495. WM8350_OUT4_MIXER_CONTROL, 2, 1, 0),
  496. SOC_DAPM_SINGLE("Right Mixer Switch",
  497. WM8350_OUT4_MIXER_CONTROL, 1, 1, 0),
  498. SOC_DAPM_SINGLE("Left Mixer Switch",
  499. WM8350_OUT4_MIXER_CONTROL, 0, 1, 0),
  500. };
  501. /* Out3 Mixer */
  502. static const struct snd_kcontrol_new wm8350_out3_mixer_controls[] = {
  503. SOC_DAPM_SINGLE("Left Playback Switch",
  504. WM8350_OUT3_MIXER_CONTROL, 11, 1, 0),
  505. SOC_DAPM_SINGLE("Left Capture Switch",
  506. WM8350_OUT3_MIXER_CONTROL, 8, 1, 0),
  507. SOC_DAPM_SINGLE("Out4 Playback Switch",
  508. WM8350_OUT3_MIXER_CONTROL, 3, 1, 0),
  509. SOC_DAPM_SINGLE("Left Mixer Switch",
  510. WM8350_OUT3_MIXER_CONTROL, 0, 1, 0),
  511. };
  512. /* Left Input Mixer */
  513. static const struct snd_kcontrol_new wm8350_left_capt_mixer_controls[] = {
  514. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  515. WM8350_INPUT_MIXER_VOLUME_L, 1, 7, 0, out_mix_tlv),
  516. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  517. WM8350_INPUT_MIXER_VOLUME_L, 9, 7, 0, out_mix_tlv),
  518. SOC_DAPM_SINGLE("PGA Capture Switch",
  519. WM8350_LEFT_INPUT_VOLUME, 14, 1, 1),
  520. };
  521. /* Right Input Mixer */
  522. static const struct snd_kcontrol_new wm8350_right_capt_mixer_controls[] = {
  523. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  524. WM8350_INPUT_MIXER_VOLUME_R, 5, 7, 0, out_mix_tlv),
  525. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  526. WM8350_INPUT_MIXER_VOLUME_R, 13, 7, 0, out_mix_tlv),
  527. SOC_DAPM_SINGLE("PGA Capture Switch",
  528. WM8350_RIGHT_INPUT_VOLUME, 14, 1, 1),
  529. };
  530. /* Left Mic Mixer */
  531. static const struct snd_kcontrol_new wm8350_left_mic_mixer_controls[] = {
  532. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 1, 1, 0),
  533. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 0, 1, 0),
  534. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 2, 1, 0),
  535. };
  536. /* Right Mic Mixer */
  537. static const struct snd_kcontrol_new wm8350_right_mic_mixer_controls[] = {
  538. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 9, 1, 0),
  539. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 8, 1, 0),
  540. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 10, 1, 0),
  541. };
  542. /* Beep Switch */
  543. static const struct snd_kcontrol_new wm8350_beep_switch_controls =
  544. SOC_DAPM_SINGLE("Switch", WM8350_BEEP_VOLUME, 15, 1, 1);
  545. /* Out4 Capture Mux */
  546. static const struct snd_kcontrol_new wm8350_out4_capture_controls =
  547. SOC_DAPM_ENUM("Route", wm8350_enum[7]);
  548. static const struct snd_soc_dapm_widget wm8350_dapm_widgets[] = {
  549. SND_SOC_DAPM_PGA("IN3R PGA", WM8350_POWER_MGMT_2, 11, 0, NULL, 0),
  550. SND_SOC_DAPM_PGA("IN3L PGA", WM8350_POWER_MGMT_2, 10, 0, NULL, 0),
  551. SND_SOC_DAPM_PGA_E("Right Out2 PGA", WM8350_POWER_MGMT_3, 3, 0, NULL,
  552. 0, pga_event,
  553. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  554. SND_SOC_DAPM_PGA_E("Left Out2 PGA", WM8350_POWER_MGMT_3, 2, 0, NULL, 0,
  555. pga_event,
  556. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  557. SND_SOC_DAPM_PGA_E("Right Out1 PGA", WM8350_POWER_MGMT_3, 1, 0, NULL,
  558. 0, pga_event,
  559. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  560. SND_SOC_DAPM_PGA_E("Left Out1 PGA", WM8350_POWER_MGMT_3, 0, 0, NULL, 0,
  561. pga_event,
  562. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  563. SND_SOC_DAPM_MIXER("Right Capture Mixer", WM8350_POWER_MGMT_2,
  564. 7, 0, &wm8350_right_capt_mixer_controls[0],
  565. ARRAY_SIZE(wm8350_right_capt_mixer_controls)),
  566. SND_SOC_DAPM_MIXER("Left Capture Mixer", WM8350_POWER_MGMT_2,
  567. 6, 0, &wm8350_left_capt_mixer_controls[0],
  568. ARRAY_SIZE(wm8350_left_capt_mixer_controls)),
  569. SND_SOC_DAPM_MIXER("Out4 Mixer", WM8350_POWER_MGMT_2, 5, 0,
  570. &wm8350_out4_mixer_controls[0],
  571. ARRAY_SIZE(wm8350_out4_mixer_controls)),
  572. SND_SOC_DAPM_MIXER("Out3 Mixer", WM8350_POWER_MGMT_2, 4, 0,
  573. &wm8350_out3_mixer_controls[0],
  574. ARRAY_SIZE(wm8350_out3_mixer_controls)),
  575. SND_SOC_DAPM_MIXER("Right Playback Mixer", WM8350_POWER_MGMT_2, 1, 0,
  576. &wm8350_right_play_mixer_controls[0],
  577. ARRAY_SIZE(wm8350_right_play_mixer_controls)),
  578. SND_SOC_DAPM_MIXER("Left Playback Mixer", WM8350_POWER_MGMT_2, 0, 0,
  579. &wm8350_left_play_mixer_controls[0],
  580. ARRAY_SIZE(wm8350_left_play_mixer_controls)),
  581. SND_SOC_DAPM_MIXER("Left Mic Mixer", WM8350_POWER_MGMT_2, 8, 0,
  582. &wm8350_left_mic_mixer_controls[0],
  583. ARRAY_SIZE(wm8350_left_mic_mixer_controls)),
  584. SND_SOC_DAPM_MIXER("Right Mic Mixer", WM8350_POWER_MGMT_2, 9, 0,
  585. &wm8350_right_mic_mixer_controls[0],
  586. ARRAY_SIZE(wm8350_right_mic_mixer_controls)),
  587. /* virtual mixer for Beep and Out2R */
  588. SND_SOC_DAPM_MIXER("Out2 Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  589. SND_SOC_DAPM_SWITCH("Beep", WM8350_POWER_MGMT_3, 7, 0,
  590. &wm8350_beep_switch_controls),
  591. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  592. WM8350_POWER_MGMT_4, 3, 0),
  593. SND_SOC_DAPM_ADC("Left ADC", "Left Capture",
  594. WM8350_POWER_MGMT_4, 2, 0),
  595. SND_SOC_DAPM_DAC("Right DAC", "Right Playback",
  596. WM8350_POWER_MGMT_4, 5, 0),
  597. SND_SOC_DAPM_DAC("Left DAC", "Left Playback",
  598. WM8350_POWER_MGMT_4, 4, 0),
  599. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8350_POWER_MGMT_1, 4, 0),
  600. SND_SOC_DAPM_MUX("Out4 Capture Channel", SND_SOC_NOPM, 0, 0,
  601. &wm8350_out4_capture_controls),
  602. SND_SOC_DAPM_OUTPUT("OUT1R"),
  603. SND_SOC_DAPM_OUTPUT("OUT1L"),
  604. SND_SOC_DAPM_OUTPUT("OUT2R"),
  605. SND_SOC_DAPM_OUTPUT("OUT2L"),
  606. SND_SOC_DAPM_OUTPUT("OUT3"),
  607. SND_SOC_DAPM_OUTPUT("OUT4"),
  608. SND_SOC_DAPM_INPUT("IN1RN"),
  609. SND_SOC_DAPM_INPUT("IN1RP"),
  610. SND_SOC_DAPM_INPUT("IN2R"),
  611. SND_SOC_DAPM_INPUT("IN1LP"),
  612. SND_SOC_DAPM_INPUT("IN1LN"),
  613. SND_SOC_DAPM_INPUT("IN2L"),
  614. SND_SOC_DAPM_INPUT("IN3R"),
  615. SND_SOC_DAPM_INPUT("IN3L"),
  616. };
  617. static const struct snd_soc_dapm_route audio_map[] = {
  618. /* left playback mixer */
  619. {"Left Playback Mixer", "Playback Switch", "Left DAC"},
  620. {"Left Playback Mixer", "Left Bypass Switch", "IN3L PGA"},
  621. {"Left Playback Mixer", "Right Playback Switch", "Right DAC"},
  622. {"Left Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  623. {"Left Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  624. /* right playback mixer */
  625. {"Right Playback Mixer", "Playback Switch", "Right DAC"},
  626. {"Right Playback Mixer", "Right Bypass Switch", "IN3R PGA"},
  627. {"Right Playback Mixer", "Left Playback Switch", "Left DAC"},
  628. {"Right Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  629. {"Right Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  630. /* out4 playback mixer */
  631. {"Out4 Mixer", "Right Playback Switch", "Right DAC"},
  632. {"Out4 Mixer", "Left Playback Switch", "Left DAC"},
  633. {"Out4 Mixer", "Right Capture Switch", "Right Capture Mixer"},
  634. {"Out4 Mixer", "Out3 Playback Switch", "Out3 Mixer"},
  635. {"Out4 Mixer", "Right Mixer Switch", "Right Playback Mixer"},
  636. {"Out4 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  637. {"OUT4", NULL, "Out4 Mixer"},
  638. /* out3 playback mixer */
  639. {"Out3 Mixer", "Left Playback Switch", "Left DAC"},
  640. {"Out3 Mixer", "Left Capture Switch", "Left Capture Mixer"},
  641. {"Out3 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  642. {"Out3 Mixer", "Out4 Playback Switch", "Out4 Mixer"},
  643. {"OUT3", NULL, "Out3 Mixer"},
  644. /* out2 */
  645. {"Right Out2 PGA", NULL, "Right Playback Mixer"},
  646. {"Left Out2 PGA", NULL, "Left Playback Mixer"},
  647. {"OUT2L", NULL, "Left Out2 PGA"},
  648. {"OUT2R", NULL, "Right Out2 PGA"},
  649. /* out1 */
  650. {"Right Out1 PGA", NULL, "Right Playback Mixer"},
  651. {"Left Out1 PGA", NULL, "Left Playback Mixer"},
  652. {"OUT1L", NULL, "Left Out1 PGA"},
  653. {"OUT1R", NULL, "Right Out1 PGA"},
  654. /* ADCs */
  655. {"Left ADC", NULL, "Left Capture Mixer"},
  656. {"Right ADC", NULL, "Right Capture Mixer"},
  657. /* Left capture mixer */
  658. {"Left Capture Mixer", "L2 Capture Volume", "IN2L"},
  659. {"Left Capture Mixer", "L3 Capture Volume", "IN3L PGA"},
  660. {"Left Capture Mixer", "PGA Capture Switch", "Left Mic Mixer"},
  661. {"Left Capture Mixer", NULL, "Out4 Capture Channel"},
  662. /* Right capture mixer */
  663. {"Right Capture Mixer", "L2 Capture Volume", "IN2R"},
  664. {"Right Capture Mixer", "L3 Capture Volume", "IN3R PGA"},
  665. {"Right Capture Mixer", "PGA Capture Switch", "Right Mic Mixer"},
  666. {"Right Capture Mixer", NULL, "Out4 Capture Channel"},
  667. /* L3 Inputs */
  668. {"IN3L PGA", NULL, "IN3L"},
  669. {"IN3R PGA", NULL, "IN3R"},
  670. /* Left Mic mixer */
  671. {"Left Mic Mixer", "INN Capture Switch", "IN1LN"},
  672. {"Left Mic Mixer", "INP Capture Switch", "IN1LP"},
  673. {"Left Mic Mixer", "IN2 Capture Switch", "IN2L"},
  674. /* Right Mic mixer */
  675. {"Right Mic Mixer", "INN Capture Switch", "IN1RN"},
  676. {"Right Mic Mixer", "INP Capture Switch", "IN1RP"},
  677. {"Right Mic Mixer", "IN2 Capture Switch", "IN2R"},
  678. /* out 4 capture */
  679. {"Out4 Capture Channel", NULL, "Out4 Mixer"},
  680. /* Beep */
  681. {"Beep", NULL, "IN3R PGA"},
  682. };
  683. static int wm8350_add_widgets(struct snd_soc_codec *codec)
  684. {
  685. struct snd_soc_dapm_context *dapm = &codec->dapm;
  686. int ret;
  687. ret = snd_soc_dapm_new_controls(dapm,
  688. wm8350_dapm_widgets,
  689. ARRAY_SIZE(wm8350_dapm_widgets));
  690. if (ret != 0) {
  691. dev_err(codec->dev, "dapm control register failed\n");
  692. return ret;
  693. }
  694. /* set up audio paths */
  695. ret = snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
  696. if (ret != 0) {
  697. dev_err(codec->dev, "DAPM route register failed\n");
  698. return ret;
  699. }
  700. return 0;
  701. }
  702. static int wm8350_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  703. int clk_id, unsigned int freq, int dir)
  704. {
  705. struct snd_soc_codec *codec = codec_dai->codec;
  706. struct wm8350 *wm8350 = codec->control_data;
  707. u16 fll_4;
  708. switch (clk_id) {
  709. case WM8350_MCLK_SEL_MCLK:
  710. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  711. WM8350_MCLK_SEL);
  712. break;
  713. case WM8350_MCLK_SEL_PLL_MCLK:
  714. case WM8350_MCLK_SEL_PLL_DAC:
  715. case WM8350_MCLK_SEL_PLL_ADC:
  716. case WM8350_MCLK_SEL_PLL_32K:
  717. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  718. WM8350_MCLK_SEL);
  719. fll_4 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_4) &
  720. ~WM8350_FLL_CLK_SRC_MASK;
  721. wm8350_codec_write(codec, WM8350_FLL_CONTROL_4, fll_4 | clk_id);
  722. break;
  723. }
  724. /* MCLK direction */
  725. if (dir == SND_SOC_CLOCK_OUT)
  726. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  727. WM8350_MCLK_DIR);
  728. else
  729. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  730. WM8350_MCLK_DIR);
  731. return 0;
  732. }
  733. static int wm8350_set_clkdiv(struct snd_soc_dai *codec_dai, int div_id, int div)
  734. {
  735. struct snd_soc_codec *codec = codec_dai->codec;
  736. u16 val;
  737. switch (div_id) {
  738. case WM8350_ADC_CLKDIV:
  739. val = wm8350_codec_read(codec, WM8350_ADC_DIVIDER) &
  740. ~WM8350_ADC_CLKDIV_MASK;
  741. wm8350_codec_write(codec, WM8350_ADC_DIVIDER, val | div);
  742. break;
  743. case WM8350_DAC_CLKDIV:
  744. val = wm8350_codec_read(codec, WM8350_DAC_CLOCK_CONTROL) &
  745. ~WM8350_DAC_CLKDIV_MASK;
  746. wm8350_codec_write(codec, WM8350_DAC_CLOCK_CONTROL, val | div);
  747. break;
  748. case WM8350_BCLK_CLKDIV:
  749. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  750. ~WM8350_BCLK_DIV_MASK;
  751. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  752. break;
  753. case WM8350_OPCLK_CLKDIV:
  754. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  755. ~WM8350_OPCLK_DIV_MASK;
  756. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  757. break;
  758. case WM8350_SYS_CLKDIV:
  759. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  760. ~WM8350_MCLK_DIV_MASK;
  761. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  762. break;
  763. case WM8350_DACLR_CLKDIV:
  764. val = wm8350_codec_read(codec, WM8350_DAC_LR_RATE) &
  765. ~WM8350_DACLRC_RATE_MASK;
  766. wm8350_codec_write(codec, WM8350_DAC_LR_RATE, val | div);
  767. break;
  768. case WM8350_ADCLR_CLKDIV:
  769. val = wm8350_codec_read(codec, WM8350_ADC_LR_RATE) &
  770. ~WM8350_ADCLRC_RATE_MASK;
  771. wm8350_codec_write(codec, WM8350_ADC_LR_RATE, val | div);
  772. break;
  773. default:
  774. return -EINVAL;
  775. }
  776. return 0;
  777. }
  778. static int wm8350_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  779. {
  780. struct snd_soc_codec *codec = codec_dai->codec;
  781. u16 iface = wm8350_codec_read(codec, WM8350_AI_FORMATING) &
  782. ~(WM8350_AIF_BCLK_INV | WM8350_AIF_LRCLK_INV | WM8350_AIF_FMT_MASK);
  783. u16 master = wm8350_codec_read(codec, WM8350_AI_DAC_CONTROL) &
  784. ~WM8350_BCLK_MSTR;
  785. u16 dac_lrc = wm8350_codec_read(codec, WM8350_DAC_LR_RATE) &
  786. ~WM8350_DACLRC_ENA;
  787. u16 adc_lrc = wm8350_codec_read(codec, WM8350_ADC_LR_RATE) &
  788. ~WM8350_ADCLRC_ENA;
  789. /* set master/slave audio interface */
  790. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  791. case SND_SOC_DAIFMT_CBM_CFM:
  792. master |= WM8350_BCLK_MSTR;
  793. dac_lrc |= WM8350_DACLRC_ENA;
  794. adc_lrc |= WM8350_ADCLRC_ENA;
  795. break;
  796. case SND_SOC_DAIFMT_CBS_CFS:
  797. break;
  798. default:
  799. return -EINVAL;
  800. }
  801. /* interface format */
  802. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  803. case SND_SOC_DAIFMT_I2S:
  804. iface |= 0x2 << 8;
  805. break;
  806. case SND_SOC_DAIFMT_RIGHT_J:
  807. break;
  808. case SND_SOC_DAIFMT_LEFT_J:
  809. iface |= 0x1 << 8;
  810. break;
  811. case SND_SOC_DAIFMT_DSP_A:
  812. iface |= 0x3 << 8;
  813. break;
  814. case SND_SOC_DAIFMT_DSP_B:
  815. iface |= 0x3 << 8 | WM8350_AIF_LRCLK_INV;
  816. break;
  817. default:
  818. return -EINVAL;
  819. }
  820. /* clock inversion */
  821. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  822. case SND_SOC_DAIFMT_NB_NF:
  823. break;
  824. case SND_SOC_DAIFMT_IB_IF:
  825. iface |= WM8350_AIF_LRCLK_INV | WM8350_AIF_BCLK_INV;
  826. break;
  827. case SND_SOC_DAIFMT_IB_NF:
  828. iface |= WM8350_AIF_BCLK_INV;
  829. break;
  830. case SND_SOC_DAIFMT_NB_IF:
  831. iface |= WM8350_AIF_LRCLK_INV;
  832. break;
  833. default:
  834. return -EINVAL;
  835. }
  836. wm8350_codec_write(codec, WM8350_AI_FORMATING, iface);
  837. wm8350_codec_write(codec, WM8350_AI_DAC_CONTROL, master);
  838. wm8350_codec_write(codec, WM8350_DAC_LR_RATE, dac_lrc);
  839. wm8350_codec_write(codec, WM8350_ADC_LR_RATE, adc_lrc);
  840. return 0;
  841. }
  842. static int wm8350_pcm_trigger(struct snd_pcm_substream *substream,
  843. int cmd, struct snd_soc_dai *codec_dai)
  844. {
  845. struct snd_soc_codec *codec = codec_dai->codec;
  846. int master = wm8350_codec_cache_read(codec, WM8350_AI_DAC_CONTROL) &
  847. WM8350_BCLK_MSTR;
  848. int enabled = 0;
  849. /* Check that the DACs or ADCs are enabled since they are
  850. * required for LRC in master mode. The DACs or ADCs need a
  851. * valid audio path i.e. pin -> ADC or DAC -> pin before
  852. * the LRC will be enabled in master mode. */
  853. if (!master || cmd != SNDRV_PCM_TRIGGER_START)
  854. return 0;
  855. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  856. enabled = wm8350_codec_cache_read(codec, WM8350_POWER_MGMT_4) &
  857. (WM8350_ADCR_ENA | WM8350_ADCL_ENA);
  858. } else {
  859. enabled = wm8350_codec_cache_read(codec, WM8350_POWER_MGMT_4) &
  860. (WM8350_DACR_ENA | WM8350_DACL_ENA);
  861. }
  862. if (!enabled) {
  863. dev_err(codec->dev,
  864. "%s: invalid audio path - no clocks available\n",
  865. __func__);
  866. return -EINVAL;
  867. }
  868. return 0;
  869. }
  870. static int wm8350_pcm_hw_params(struct snd_pcm_substream *substream,
  871. struct snd_pcm_hw_params *params,
  872. struct snd_soc_dai *codec_dai)
  873. {
  874. struct snd_soc_codec *codec = codec_dai->codec;
  875. struct wm8350 *wm8350 = codec->control_data;
  876. u16 iface = wm8350_codec_read(codec, WM8350_AI_FORMATING) &
  877. ~WM8350_AIF_WL_MASK;
  878. /* bit size */
  879. switch (params_format(params)) {
  880. case SNDRV_PCM_FORMAT_S16_LE:
  881. break;
  882. case SNDRV_PCM_FORMAT_S20_3LE:
  883. iface |= 0x1 << 10;
  884. break;
  885. case SNDRV_PCM_FORMAT_S24_LE:
  886. iface |= 0x2 << 10;
  887. break;
  888. case SNDRV_PCM_FORMAT_S32_LE:
  889. iface |= 0x3 << 10;
  890. break;
  891. }
  892. wm8350_codec_write(codec, WM8350_AI_FORMATING, iface);
  893. /* The sloping stopband filter is recommended for use with
  894. * lower sample rates to improve performance.
  895. */
  896. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  897. if (params_rate(params) < 24000)
  898. wm8350_set_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  899. WM8350_DAC_SB_FILT);
  900. else
  901. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  902. WM8350_DAC_SB_FILT);
  903. }
  904. return 0;
  905. }
  906. static int wm8350_mute(struct snd_soc_dai *dai, int mute)
  907. {
  908. struct snd_soc_codec *codec = dai->codec;
  909. struct wm8350 *wm8350 = codec->control_data;
  910. if (mute)
  911. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  912. else
  913. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  914. return 0;
  915. }
  916. /* FLL divisors */
  917. struct _fll_div {
  918. int div; /* FLL_OUTDIV */
  919. int n;
  920. int k;
  921. int ratio; /* FLL_FRATIO */
  922. };
  923. /* The size in bits of the fll divide multiplied by 10
  924. * to allow rounding later */
  925. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  926. static inline int fll_factors(struct _fll_div *fll_div, unsigned int input,
  927. unsigned int output)
  928. {
  929. u64 Kpart;
  930. unsigned int t1, t2, K, Nmod;
  931. if (output >= 2815250 && output <= 3125000)
  932. fll_div->div = 0x4;
  933. else if (output >= 5625000 && output <= 6250000)
  934. fll_div->div = 0x3;
  935. else if (output >= 11250000 && output <= 12500000)
  936. fll_div->div = 0x2;
  937. else if (output >= 22500000 && output <= 25000000)
  938. fll_div->div = 0x1;
  939. else {
  940. printk(KERN_ERR "wm8350: fll freq %d out of range\n", output);
  941. return -EINVAL;
  942. }
  943. if (input > 48000)
  944. fll_div->ratio = 1;
  945. else
  946. fll_div->ratio = 8;
  947. t1 = output * (1 << (fll_div->div + 1));
  948. t2 = input * fll_div->ratio;
  949. fll_div->n = t1 / t2;
  950. Nmod = t1 % t2;
  951. if (Nmod) {
  952. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  953. do_div(Kpart, t2);
  954. K = Kpart & 0xFFFFFFFF;
  955. /* Check if we need to round */
  956. if ((K % 10) >= 5)
  957. K += 5;
  958. /* Move down to proper range now rounding is done */
  959. K /= 10;
  960. fll_div->k = K;
  961. } else
  962. fll_div->k = 0;
  963. return 0;
  964. }
  965. static int wm8350_set_fll(struct snd_soc_dai *codec_dai,
  966. int pll_id, int source, unsigned int freq_in,
  967. unsigned int freq_out)
  968. {
  969. struct snd_soc_codec *codec = codec_dai->codec;
  970. struct wm8350 *wm8350 = codec->control_data;
  971. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  972. struct _fll_div fll_div;
  973. int ret = 0;
  974. u16 fll_1, fll_4;
  975. if (freq_in == priv->fll_freq_in && freq_out == priv->fll_freq_out)
  976. return 0;
  977. /* power down FLL - we need to do this for reconfiguration */
  978. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  979. WM8350_FLL_ENA | WM8350_FLL_OSC_ENA);
  980. if (freq_out == 0 || freq_in == 0)
  981. return ret;
  982. ret = fll_factors(&fll_div, freq_in, freq_out);
  983. if (ret < 0)
  984. return ret;
  985. dev_dbg(wm8350->dev,
  986. "FLL in %u FLL out %u N 0x%x K 0x%x div %d ratio %d",
  987. freq_in, freq_out, fll_div.n, fll_div.k, fll_div.div,
  988. fll_div.ratio);
  989. /* set up N.K & dividers */
  990. fll_1 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_1) &
  991. ~(WM8350_FLL_OUTDIV_MASK | WM8350_FLL_RSP_RATE_MASK | 0xc000);
  992. wm8350_codec_write(codec, WM8350_FLL_CONTROL_1,
  993. fll_1 | (fll_div.div << 8) | 0x50);
  994. wm8350_codec_write(codec, WM8350_FLL_CONTROL_2,
  995. (fll_div.ratio << 11) | (fll_div.
  996. n & WM8350_FLL_N_MASK));
  997. wm8350_codec_write(codec, WM8350_FLL_CONTROL_3, fll_div.k);
  998. fll_4 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_4) &
  999. ~(WM8350_FLL_FRAC | WM8350_FLL_SLOW_LOCK_REF);
  1000. wm8350_codec_write(codec, WM8350_FLL_CONTROL_4,
  1001. fll_4 | (fll_div.k ? WM8350_FLL_FRAC : 0) |
  1002. (fll_div.ratio == 8 ? WM8350_FLL_SLOW_LOCK_REF : 0));
  1003. /* power FLL on */
  1004. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_OSC_ENA);
  1005. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_ENA);
  1006. priv->fll_freq_out = freq_out;
  1007. priv->fll_freq_in = freq_in;
  1008. return 0;
  1009. }
  1010. static int wm8350_set_bias_level(struct snd_soc_codec *codec,
  1011. enum snd_soc_bias_level level)
  1012. {
  1013. struct wm8350 *wm8350 = codec->control_data;
  1014. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1015. struct wm8350_audio_platform_data *platform =
  1016. wm8350->codec.platform_data;
  1017. u16 pm1;
  1018. int ret;
  1019. switch (level) {
  1020. case SND_SOC_BIAS_ON:
  1021. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1022. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1023. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1024. pm1 | WM8350_VMID_50K |
  1025. platform->codec_current_on << 14);
  1026. break;
  1027. case SND_SOC_BIAS_PREPARE:
  1028. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1);
  1029. pm1 &= ~WM8350_VMID_MASK;
  1030. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1031. pm1 | WM8350_VMID_50K);
  1032. break;
  1033. case SND_SOC_BIAS_STANDBY:
  1034. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1035. ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies),
  1036. priv->supplies);
  1037. if (ret != 0)
  1038. return ret;
  1039. /* Enable the system clock */
  1040. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4,
  1041. WM8350_SYSCLK_ENA);
  1042. /* mute DAC & outputs */
  1043. wm8350_set_bits(wm8350, WM8350_DAC_MUTE,
  1044. WM8350_DAC_MUTE_ENA);
  1045. /* discharge cap memory */
  1046. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1047. platform->dis_out1 |
  1048. (platform->dis_out2 << 2) |
  1049. (platform->dis_out3 << 4) |
  1050. (platform->dis_out4 << 6));
  1051. /* wait for discharge */
  1052. schedule_timeout_interruptible(msecs_to_jiffies
  1053. (platform->
  1054. cap_discharge_msecs));
  1055. /* enable antipop */
  1056. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1057. (platform->vmid_s_curve << 8));
  1058. /* ramp up vmid */
  1059. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1060. (platform->
  1061. codec_current_charge << 14) |
  1062. WM8350_VMID_5K | WM8350_VMIDEN |
  1063. WM8350_VBUFEN);
  1064. /* wait for vmid */
  1065. schedule_timeout_interruptible(msecs_to_jiffies
  1066. (platform->
  1067. vmid_charge_msecs));
  1068. /* turn on vmid 300k */
  1069. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1070. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1071. pm1 |= WM8350_VMID_300K |
  1072. (platform->codec_current_standby << 14);
  1073. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1074. pm1);
  1075. /* enable analogue bias */
  1076. pm1 |= WM8350_BIASEN;
  1077. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1078. /* disable antipop */
  1079. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1080. } else {
  1081. /* turn on vmid 300k and reduce current */
  1082. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1083. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1084. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1085. pm1 | WM8350_VMID_300K |
  1086. (platform->
  1087. codec_current_standby << 14));
  1088. }
  1089. break;
  1090. case SND_SOC_BIAS_OFF:
  1091. /* mute DAC & enable outputs */
  1092. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  1093. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_3,
  1094. WM8350_OUT1L_ENA | WM8350_OUT1R_ENA |
  1095. WM8350_OUT2L_ENA | WM8350_OUT2R_ENA);
  1096. /* enable anti pop S curve */
  1097. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1098. (platform->vmid_s_curve << 8));
  1099. /* turn off vmid */
  1100. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1101. ~WM8350_VMIDEN;
  1102. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1103. /* wait */
  1104. schedule_timeout_interruptible(msecs_to_jiffies
  1105. (platform->
  1106. vmid_discharge_msecs));
  1107. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1108. (platform->vmid_s_curve << 8) |
  1109. platform->dis_out1 |
  1110. (platform->dis_out2 << 2) |
  1111. (platform->dis_out3 << 4) |
  1112. (platform->dis_out4 << 6));
  1113. /* turn off VBuf and drain */
  1114. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1115. ~(WM8350_VBUFEN | WM8350_VMID_MASK);
  1116. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1117. pm1 | WM8350_OUTPUT_DRAIN_EN);
  1118. /* wait */
  1119. schedule_timeout_interruptible(msecs_to_jiffies
  1120. (platform->drain_msecs));
  1121. pm1 &= ~WM8350_BIASEN;
  1122. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1123. /* disable anti-pop */
  1124. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1125. wm8350_clear_bits(wm8350, WM8350_LOUT1_VOLUME,
  1126. WM8350_OUT1L_ENA);
  1127. wm8350_clear_bits(wm8350, WM8350_ROUT1_VOLUME,
  1128. WM8350_OUT1R_ENA);
  1129. wm8350_clear_bits(wm8350, WM8350_LOUT2_VOLUME,
  1130. WM8350_OUT2L_ENA);
  1131. wm8350_clear_bits(wm8350, WM8350_ROUT2_VOLUME,
  1132. WM8350_OUT2R_ENA);
  1133. /* disable clock gen */
  1134. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  1135. WM8350_SYSCLK_ENA);
  1136. regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
  1137. priv->supplies);
  1138. break;
  1139. }
  1140. codec->dapm.bias_level = level;
  1141. return 0;
  1142. }
  1143. static int wm8350_suspend(struct snd_soc_codec *codec)
  1144. {
  1145. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1146. return 0;
  1147. }
  1148. static int wm8350_resume(struct snd_soc_codec *codec)
  1149. {
  1150. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1151. return 0;
  1152. }
  1153. static void wm8350_hp_work(struct wm8350_data *priv,
  1154. struct wm8350_jack_data *jack,
  1155. u16 mask)
  1156. {
  1157. struct wm8350 *wm8350 = priv->codec.control_data;
  1158. u16 reg;
  1159. int report;
  1160. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1161. if (reg & mask)
  1162. report = jack->report;
  1163. else
  1164. report = 0;
  1165. snd_soc_jack_report(jack->jack, report, jack->report);
  1166. }
  1167. static void wm8350_hpl_work(struct work_struct *work)
  1168. {
  1169. struct wm8350_data *priv =
  1170. container_of(work, struct wm8350_data, hpl.work.work);
  1171. wm8350_hp_work(priv, &priv->hpl, WM8350_JACK_L_LVL);
  1172. }
  1173. static void wm8350_hpr_work(struct work_struct *work)
  1174. {
  1175. struct wm8350_data *priv =
  1176. container_of(work, struct wm8350_data, hpr.work.work);
  1177. wm8350_hp_work(priv, &priv->hpr, WM8350_JACK_R_LVL);
  1178. }
  1179. static irqreturn_t wm8350_hp_jack_handler(int irq, void *data)
  1180. {
  1181. struct wm8350_data *priv = data;
  1182. struct wm8350 *wm8350 = priv->codec.control_data;
  1183. struct wm8350_jack_data *jack = NULL;
  1184. switch (irq - wm8350->irq_base) {
  1185. case WM8350_IRQ_CODEC_JCK_DET_L:
  1186. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1187. trace_snd_soc_jack_irq("WM8350 HPL");
  1188. #endif
  1189. jack = &priv->hpl;
  1190. break;
  1191. case WM8350_IRQ_CODEC_JCK_DET_R:
  1192. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1193. trace_snd_soc_jack_irq("WM8350 HPR");
  1194. #endif
  1195. jack = &priv->hpr;
  1196. break;
  1197. default:
  1198. BUG();
  1199. }
  1200. if (device_may_wakeup(wm8350->dev))
  1201. pm_wakeup_event(wm8350->dev, 250);
  1202. schedule_delayed_work(&jack->work, 200);
  1203. return IRQ_HANDLED;
  1204. }
  1205. /**
  1206. * wm8350_hp_jack_detect - Enable headphone jack detection.
  1207. *
  1208. * @codec: WM8350 codec
  1209. * @which: left or right jack detect signal
  1210. * @jack: jack to report detection events on
  1211. * @report: value to report
  1212. *
  1213. * Enables the headphone jack detection of the WM8350. If no report
  1214. * is specified then detection is disabled.
  1215. */
  1216. int wm8350_hp_jack_detect(struct snd_soc_codec *codec, enum wm8350_jack which,
  1217. struct snd_soc_jack *jack, int report)
  1218. {
  1219. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1220. struct wm8350 *wm8350 = codec->control_data;
  1221. int irq;
  1222. int ena;
  1223. switch (which) {
  1224. case WM8350_JDL:
  1225. priv->hpl.jack = jack;
  1226. priv->hpl.report = report;
  1227. irq = WM8350_IRQ_CODEC_JCK_DET_L;
  1228. ena = WM8350_JDL_ENA;
  1229. break;
  1230. case WM8350_JDR:
  1231. priv->hpr.jack = jack;
  1232. priv->hpr.report = report;
  1233. irq = WM8350_IRQ_CODEC_JCK_DET_R;
  1234. ena = WM8350_JDR_ENA;
  1235. break;
  1236. default:
  1237. return -EINVAL;
  1238. }
  1239. if (report) {
  1240. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1241. wm8350_set_bits(wm8350, WM8350_JACK_DETECT, ena);
  1242. } else {
  1243. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT, ena);
  1244. }
  1245. /* Sync status */
  1246. wm8350_hp_jack_handler(irq + wm8350->irq_base, priv);
  1247. return 0;
  1248. }
  1249. EXPORT_SYMBOL_GPL(wm8350_hp_jack_detect);
  1250. static irqreturn_t wm8350_mic_handler(int irq, void *data)
  1251. {
  1252. struct wm8350_data *priv = data;
  1253. struct wm8350 *wm8350 = priv->codec.control_data;
  1254. u16 reg;
  1255. int report = 0;
  1256. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1257. trace_snd_soc_jack_irq("WM8350 mic");
  1258. #endif
  1259. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1260. if (reg & WM8350_JACK_MICSCD_LVL)
  1261. report |= priv->mic.short_report;
  1262. if (reg & WM8350_JACK_MICSD_LVL)
  1263. report |= priv->mic.report;
  1264. snd_soc_jack_report(priv->mic.jack, report,
  1265. priv->mic.report | priv->mic.short_report);
  1266. return IRQ_HANDLED;
  1267. }
  1268. /**
  1269. * wm8350_mic_jack_detect - Enable microphone jack detection.
  1270. *
  1271. * @codec: WM8350 codec
  1272. * @jack: jack to report detection events on
  1273. * @detect_report: value to report when presence detected
  1274. * @short_report: value to report when microphone short detected
  1275. *
  1276. * Enables the microphone jack detection of the WM8350. If both reports
  1277. * are specified as zero then detection is disabled.
  1278. */
  1279. int wm8350_mic_jack_detect(struct snd_soc_codec *codec,
  1280. struct snd_soc_jack *jack,
  1281. int detect_report, int short_report)
  1282. {
  1283. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1284. struct wm8350 *wm8350 = codec->control_data;
  1285. priv->mic.jack = jack;
  1286. priv->mic.report = detect_report;
  1287. priv->mic.short_report = short_report;
  1288. if (detect_report || short_report) {
  1289. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1290. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_1,
  1291. WM8350_MIC_DET_ENA);
  1292. } else {
  1293. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_1,
  1294. WM8350_MIC_DET_ENA);
  1295. }
  1296. return 0;
  1297. }
  1298. EXPORT_SYMBOL_GPL(wm8350_mic_jack_detect);
  1299. #define WM8350_RATES (SNDRV_PCM_RATE_8000_96000)
  1300. #define WM8350_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1301. SNDRV_PCM_FMTBIT_S20_3LE |\
  1302. SNDRV_PCM_FMTBIT_S24_LE)
  1303. static const struct snd_soc_dai_ops wm8350_dai_ops = {
  1304. .hw_params = wm8350_pcm_hw_params,
  1305. .digital_mute = wm8350_mute,
  1306. .trigger = wm8350_pcm_trigger,
  1307. .set_fmt = wm8350_set_dai_fmt,
  1308. .set_sysclk = wm8350_set_dai_sysclk,
  1309. .set_pll = wm8350_set_fll,
  1310. .set_clkdiv = wm8350_set_clkdiv,
  1311. };
  1312. static struct snd_soc_dai_driver wm8350_dai = {
  1313. .name = "wm8350-hifi",
  1314. .playback = {
  1315. .stream_name = "Playback",
  1316. .channels_min = 1,
  1317. .channels_max = 2,
  1318. .rates = WM8350_RATES,
  1319. .formats = WM8350_FORMATS,
  1320. },
  1321. .capture = {
  1322. .stream_name = "Capture",
  1323. .channels_min = 1,
  1324. .channels_max = 2,
  1325. .rates = WM8350_RATES,
  1326. .formats = WM8350_FORMATS,
  1327. },
  1328. .ops = &wm8350_dai_ops,
  1329. };
  1330. static int wm8350_codec_probe(struct snd_soc_codec *codec)
  1331. {
  1332. struct wm8350 *wm8350 = dev_get_platdata(codec->dev);
  1333. struct wm8350_data *priv;
  1334. struct wm8350_output *out1;
  1335. struct wm8350_output *out2;
  1336. int ret, i;
  1337. if (wm8350->codec.platform_data == NULL) {
  1338. dev_err(codec->dev, "No audio platform data supplied\n");
  1339. return -EINVAL;
  1340. }
  1341. priv = devm_kzalloc(codec->dev, sizeof(struct wm8350_data),
  1342. GFP_KERNEL);
  1343. if (priv == NULL)
  1344. return -ENOMEM;
  1345. snd_soc_codec_set_drvdata(codec, priv);
  1346. for (i = 0; i < ARRAY_SIZE(supply_names); i++)
  1347. priv->supplies[i].supply = supply_names[i];
  1348. ret = regulator_bulk_get(wm8350->dev, ARRAY_SIZE(priv->supplies),
  1349. priv->supplies);
  1350. if (ret != 0)
  1351. return ret;
  1352. wm8350->codec.codec = codec;
  1353. codec->control_data = wm8350;
  1354. /* Put the codec into reset if it wasn't already */
  1355. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1356. INIT_DELAYED_WORK(&codec->dapm.delayed_work, wm8350_pga_work);
  1357. INIT_DELAYED_WORK(&priv->hpl.work, wm8350_hpl_work);
  1358. INIT_DELAYED_WORK(&priv->hpr.work, wm8350_hpr_work);
  1359. /* Enable the codec */
  1360. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1361. /* Enable robust clocking mode in ADC */
  1362. wm8350_codec_write(codec, WM8350_SECURITY, 0xa7);
  1363. wm8350_codec_write(codec, 0xde, 0x13);
  1364. wm8350_codec_write(codec, WM8350_SECURITY, 0);
  1365. /* read OUT1 & OUT2 volumes */
  1366. out1 = &priv->out1;
  1367. out2 = &priv->out2;
  1368. out1->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME) &
  1369. WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1370. out1->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME) &
  1371. WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1372. out2->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME) &
  1373. WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1374. out2->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME) &
  1375. WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1376. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME, 0);
  1377. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME, 0);
  1378. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME, 0);
  1379. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME, 0);
  1380. /* Latch VU bits & mute */
  1381. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME,
  1382. WM8350_OUT1_VU | WM8350_OUT1L_MUTE);
  1383. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME,
  1384. WM8350_OUT2_VU | WM8350_OUT2L_MUTE);
  1385. wm8350_set_bits(wm8350, WM8350_ROUT1_VOLUME,
  1386. WM8350_OUT1_VU | WM8350_OUT1R_MUTE);
  1387. wm8350_set_bits(wm8350, WM8350_ROUT2_VOLUME,
  1388. WM8350_OUT2_VU | WM8350_OUT2R_MUTE);
  1389. /* Make sure AIF tristating is disabled by default */
  1390. wm8350_clear_bits(wm8350, WM8350_AI_FORMATING, WM8350_AIF_TRI);
  1391. /* Make sure we've got a sane companding setup too */
  1392. wm8350_clear_bits(wm8350, WM8350_ADC_DAC_COMP,
  1393. WM8350_DAC_COMP | WM8350_LOOPBACK);
  1394. /* Make sure jack detect is disabled to start off with */
  1395. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1396. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1397. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L,
  1398. wm8350_hp_jack_handler, 0, "Left jack detect",
  1399. priv);
  1400. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R,
  1401. wm8350_hp_jack_handler, 0, "Right jack detect",
  1402. priv);
  1403. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_MICSCD,
  1404. wm8350_mic_handler, 0, "Microphone short", priv);
  1405. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_MICD,
  1406. wm8350_mic_handler, 0, "Microphone detect", priv);
  1407. snd_soc_add_controls(codec, wm8350_snd_controls,
  1408. ARRAY_SIZE(wm8350_snd_controls));
  1409. wm8350_add_widgets(codec);
  1410. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1411. return 0;
  1412. }
  1413. static int wm8350_codec_remove(struct snd_soc_codec *codec)
  1414. {
  1415. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1416. struct wm8350 *wm8350 = dev_get_platdata(codec->dev);
  1417. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1418. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1419. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1420. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_MICD, priv);
  1421. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_MICSCD, priv);
  1422. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L, priv);
  1423. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R, priv);
  1424. priv->hpl.jack = NULL;
  1425. priv->hpr.jack = NULL;
  1426. priv->mic.jack = NULL;
  1427. cancel_delayed_work_sync(&priv->hpl.work);
  1428. cancel_delayed_work_sync(&priv->hpr.work);
  1429. /* if there was any work waiting then we run it now and
  1430. * wait for its completion */
  1431. flush_delayed_work_sync(&codec->dapm.delayed_work);
  1432. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1433. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1434. regulator_bulk_free(ARRAY_SIZE(priv->supplies), priv->supplies);
  1435. return 0;
  1436. }
  1437. static struct snd_soc_codec_driver soc_codec_dev_wm8350 = {
  1438. .probe = wm8350_codec_probe,
  1439. .remove = wm8350_codec_remove,
  1440. .suspend = wm8350_suspend,
  1441. .resume = wm8350_resume,
  1442. .read = wm8350_codec_read,
  1443. .write = wm8350_codec_write,
  1444. .set_bias_level = wm8350_set_bias_level,
  1445. };
  1446. static int __devinit wm8350_probe(struct platform_device *pdev)
  1447. {
  1448. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8350,
  1449. &wm8350_dai, 1);
  1450. }
  1451. static int __devexit wm8350_remove(struct platform_device *pdev)
  1452. {
  1453. snd_soc_unregister_codec(&pdev->dev);
  1454. return 0;
  1455. }
  1456. static struct platform_driver wm8350_codec_driver = {
  1457. .driver = {
  1458. .name = "wm8350-codec",
  1459. .owner = THIS_MODULE,
  1460. },
  1461. .probe = wm8350_probe,
  1462. .remove = __devexit_p(wm8350_remove),
  1463. };
  1464. module_platform_driver(wm8350_codec_driver);
  1465. MODULE_DESCRIPTION("ASoC WM8350 driver");
  1466. MODULE_AUTHOR("Liam Girdwood");
  1467. MODULE_LICENSE("GPL");
  1468. MODULE_ALIAS("platform:wm8350-codec");