platsmp.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * linux/arch/arm/mach-tegra/platsmp.c
  3. *
  4. * Copyright (C) 2002 ARM Ltd.
  5. * All Rights Reserved
  6. *
  7. * Copyright (C) 2009 Palm
  8. * All Rights Reserved
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/errno.h>
  16. #include <linux/delay.h>
  17. #include <linux/device.h>
  18. #include <linux/jiffies.h>
  19. #include <linux/smp.h>
  20. #include <linux/io.h>
  21. #include <linux/irqchip/arm-gic.h>
  22. #include <linux/clk/tegra.h>
  23. #include <asm/cacheflush.h>
  24. #include <asm/mach-types.h>
  25. #include <asm/smp_scu.h>
  26. #include <asm/smp_plat.h>
  27. #include <mach/powergate.h>
  28. #include "fuse.h"
  29. #include "flowctrl.h"
  30. #include "reset.h"
  31. #include "common.h"
  32. #include "iomap.h"
  33. static cpumask_t tegra_cpu_init_mask;
  34. static void __cpuinit tegra_secondary_init(unsigned int cpu)
  35. {
  36. /*
  37. * if any interrupts are already enabled for the primary
  38. * core (e.g. timer irq), then they will not have been enabled
  39. * for us: do so
  40. */
  41. gic_secondary_init(0);
  42. cpumask_set_cpu(cpu, &tegra_cpu_init_mask);
  43. }
  44. static int tegra20_boot_secondary(unsigned int cpu, struct task_struct *idle)
  45. {
  46. cpu = cpu_logical_map(cpu);
  47. /*
  48. * Force the CPU into reset. The CPU must remain in reset when
  49. * the flow controller state is cleared (which will cause the
  50. * flow controller to stop driving reset if the CPU has been
  51. * power-gated via the flow controller). This will have no
  52. * effect on first boot of the CPU since it should already be
  53. * in reset.
  54. */
  55. tegra_put_cpu_in_reset(cpu);
  56. /*
  57. * Unhalt the CPU. If the flow controller was used to
  58. * power-gate the CPU this will cause the flow controller to
  59. * stop driving reset. The CPU will remain in reset because the
  60. * clock and reset block is now driving reset.
  61. */
  62. flowctrl_write_cpu_halt(cpu, 0);
  63. tegra_enable_cpu_clock(cpu);
  64. flowctrl_write_cpu_csr(cpu, 0); /* Clear flow controller CSR. */
  65. tegra_cpu_out_of_reset(cpu);
  66. return 0;
  67. }
  68. static int tegra30_boot_secondary(unsigned int cpu, struct task_struct *idle)
  69. {
  70. int ret, pwrgateid;
  71. unsigned long timeout;
  72. cpu = cpu_logical_map(cpu);
  73. pwrgateid = tegra_cpu_powergate_id(cpu);
  74. if (pwrgateid < 0)
  75. return pwrgateid;
  76. tegra_put_cpu_in_reset(cpu);
  77. flowctrl_write_cpu_halt(cpu, 0);
  78. /*
  79. * The power up sequence of cold boot CPU and warm boot CPU
  80. * was different.
  81. *
  82. * For warm boot CPU that was resumed from CPU hotplug, the
  83. * power will be resumed automatically after un-halting the
  84. * flow controller of the warm boot CPU. We need to wait for
  85. * the confirmaiton that the CPU is powered then removing
  86. * the IO clamps.
  87. * For cold boot CPU, do not wait. After the cold boot CPU be
  88. * booted, it will run to tegra_secondary_init() and set
  89. * tegra_cpu_init_mask which influences what tegra30_boot_secondary()
  90. * next time around.
  91. */
  92. if (cpumask_test_cpu(cpu, &tegra_cpu_init_mask)) {
  93. timeout = jiffies + msecs_to_jiffies(50);
  94. do {
  95. if (tegra_powergate_is_powered(pwrgateid))
  96. goto remove_clamps;
  97. udelay(10);
  98. } while (time_before(jiffies, timeout));
  99. }
  100. /*
  101. * The power status of the cold boot CPU is power gated as
  102. * default. To power up the cold boot CPU, the power should
  103. * be un-gated by un-toggling the power gate register
  104. * manually.
  105. */
  106. if (!tegra_powergate_is_powered(pwrgateid)) {
  107. ret = tegra_powergate_power_on(pwrgateid);
  108. if (ret)
  109. return ret;
  110. /* Wait for the power to come up. */
  111. timeout = jiffies + msecs_to_jiffies(100);
  112. while (tegra_powergate_is_powered(pwrgateid)) {
  113. if (time_after(jiffies, timeout))
  114. return -ETIMEDOUT;
  115. udelay(10);
  116. }
  117. }
  118. remove_clamps:
  119. /* CPU partition is powered. Enable the CPU clock. */
  120. tegra_enable_cpu_clock(cpu);
  121. udelay(10);
  122. /* Remove I/O clamps. */
  123. ret = tegra_powergate_remove_clamping(pwrgateid);
  124. if (ret)
  125. return ret;
  126. udelay(10);
  127. flowctrl_write_cpu_csr(cpu, 0); /* Clear flow controller CSR. */
  128. tegra_cpu_out_of_reset(cpu);
  129. return 0;
  130. }
  131. static int __cpuinit tegra_boot_secondary(unsigned int cpu,
  132. struct task_struct *idle)
  133. {
  134. if (IS_ENABLED(CONFIG_ARCH_TEGRA_2x_SOC) && tegra_chip_id == TEGRA20)
  135. return tegra20_boot_secondary(cpu, idle);
  136. if (IS_ENABLED(CONFIG_ARCH_TEGRA_3x_SOC) && tegra_chip_id == TEGRA30)
  137. return tegra30_boot_secondary(cpu, idle);
  138. return -EINVAL;
  139. }
  140. static void __init tegra_smp_prepare_cpus(unsigned int max_cpus)
  141. {
  142. /* Always mark the boot CPU (CPU0) as initialized. */
  143. cpumask_set_cpu(0, &tegra_cpu_init_mask);
  144. if (scu_a9_has_base())
  145. scu_enable(IO_ADDRESS(scu_a9_get_base()));
  146. }
  147. struct smp_operations tegra_smp_ops __initdata = {
  148. .smp_prepare_cpus = tegra_smp_prepare_cpus,
  149. .smp_secondary_init = tegra_secondary_init,
  150. .smp_boot_secondary = tegra_boot_secondary,
  151. #ifdef CONFIG_HOTPLUG_CPU
  152. .cpu_kill = tegra_cpu_kill,
  153. .cpu_die = tegra_cpu_die,
  154. .cpu_disable = tegra_cpu_disable,
  155. #endif
  156. };