x86.c 118 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright (C) 2008 Qumranet, Inc.
  8. * Copyright IBM Corporation, 2008
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Amit Shah <amit.shah@qumranet.com>
  14. * Ben-Ami Yassour <benami@il.ibm.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include <linux/kvm_host.h>
  21. #include "irq.h"
  22. #include "mmu.h"
  23. #include "i8254.h"
  24. #include "tss.h"
  25. #include "kvm_cache_regs.h"
  26. #include "x86.h"
  27. #include <linux/clocksource.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/kvm.h>
  30. #include <linux/fs.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/module.h>
  33. #include <linux/mman.h>
  34. #include <linux/highmem.h>
  35. #include <linux/iommu.h>
  36. #include <linux/intel-iommu.h>
  37. #include <linux/cpufreq.h>
  38. #include <trace/events/kvm.h>
  39. #undef TRACE_INCLUDE_FILE
  40. #define CREATE_TRACE_POINTS
  41. #include "trace.h"
  42. #include <asm/uaccess.h>
  43. #include <asm/msr.h>
  44. #include <asm/desc.h>
  45. #include <asm/mtrr.h>
  46. #include <asm/mce.h>
  47. #define MAX_IO_MSRS 256
  48. #define CR0_RESERVED_BITS \
  49. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  50. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  51. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  52. #define CR4_RESERVED_BITS \
  53. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  54. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  55. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
  56. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
  57. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  58. #define KVM_MAX_MCE_BANKS 32
  59. #define KVM_MCE_CAP_SUPPORTED MCG_CTL_P
  60. /* EFER defaults:
  61. * - enable syscall per default because its emulated by KVM
  62. * - enable LME and LMA per default on 64 bit KVM
  63. */
  64. #ifdef CONFIG_X86_64
  65. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
  66. #else
  67. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
  68. #endif
  69. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  70. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  71. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  72. struct kvm_cpuid_entry2 __user *entries);
  73. struct kvm_x86_ops *kvm_x86_ops;
  74. EXPORT_SYMBOL_GPL(kvm_x86_ops);
  75. int ignore_msrs = 0;
  76. module_param_named(ignore_msrs, ignore_msrs, bool, S_IRUGO | S_IWUSR);
  77. struct kvm_stats_debugfs_item debugfs_entries[] = {
  78. { "pf_fixed", VCPU_STAT(pf_fixed) },
  79. { "pf_guest", VCPU_STAT(pf_guest) },
  80. { "tlb_flush", VCPU_STAT(tlb_flush) },
  81. { "invlpg", VCPU_STAT(invlpg) },
  82. { "exits", VCPU_STAT(exits) },
  83. { "io_exits", VCPU_STAT(io_exits) },
  84. { "mmio_exits", VCPU_STAT(mmio_exits) },
  85. { "signal_exits", VCPU_STAT(signal_exits) },
  86. { "irq_window", VCPU_STAT(irq_window_exits) },
  87. { "nmi_window", VCPU_STAT(nmi_window_exits) },
  88. { "halt_exits", VCPU_STAT(halt_exits) },
  89. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  90. { "hypercalls", VCPU_STAT(hypercalls) },
  91. { "request_irq", VCPU_STAT(request_irq_exits) },
  92. { "irq_exits", VCPU_STAT(irq_exits) },
  93. { "host_state_reload", VCPU_STAT(host_state_reload) },
  94. { "efer_reload", VCPU_STAT(efer_reload) },
  95. { "fpu_reload", VCPU_STAT(fpu_reload) },
  96. { "insn_emulation", VCPU_STAT(insn_emulation) },
  97. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  98. { "irq_injections", VCPU_STAT(irq_injections) },
  99. { "nmi_injections", VCPU_STAT(nmi_injections) },
  100. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  101. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  102. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  103. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  104. { "mmu_flooded", VM_STAT(mmu_flooded) },
  105. { "mmu_recycled", VM_STAT(mmu_recycled) },
  106. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  107. { "mmu_unsync", VM_STAT(mmu_unsync) },
  108. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  109. { "largepages", VM_STAT(lpages) },
  110. { NULL }
  111. };
  112. unsigned long segment_base(u16 selector)
  113. {
  114. struct descriptor_table gdt;
  115. struct desc_struct *d;
  116. unsigned long table_base;
  117. unsigned long v;
  118. if (selector == 0)
  119. return 0;
  120. asm("sgdt %0" : "=m"(gdt));
  121. table_base = gdt.base;
  122. if (selector & 4) { /* from ldt */
  123. u16 ldt_selector;
  124. asm("sldt %0" : "=g"(ldt_selector));
  125. table_base = segment_base(ldt_selector);
  126. }
  127. d = (struct desc_struct *)(table_base + (selector & ~7));
  128. v = d->base0 | ((unsigned long)d->base1 << 16) |
  129. ((unsigned long)d->base2 << 24);
  130. #ifdef CONFIG_X86_64
  131. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  132. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  133. #endif
  134. return v;
  135. }
  136. EXPORT_SYMBOL_GPL(segment_base);
  137. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  138. {
  139. if (irqchip_in_kernel(vcpu->kvm))
  140. return vcpu->arch.apic_base;
  141. else
  142. return vcpu->arch.apic_base;
  143. }
  144. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  145. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  146. {
  147. /* TODO: reserve bits check */
  148. if (irqchip_in_kernel(vcpu->kvm))
  149. kvm_lapic_set_base(vcpu, data);
  150. else
  151. vcpu->arch.apic_base = data;
  152. }
  153. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  154. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  155. {
  156. WARN_ON(vcpu->arch.exception.pending);
  157. vcpu->arch.exception.pending = true;
  158. vcpu->arch.exception.has_error_code = false;
  159. vcpu->arch.exception.nr = nr;
  160. }
  161. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  162. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, unsigned long addr,
  163. u32 error_code)
  164. {
  165. ++vcpu->stat.pf_guest;
  166. if (vcpu->arch.exception.pending) {
  167. switch(vcpu->arch.exception.nr) {
  168. case DF_VECTOR:
  169. /* triple fault -> shutdown */
  170. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  171. return;
  172. case PF_VECTOR:
  173. vcpu->arch.exception.nr = DF_VECTOR;
  174. vcpu->arch.exception.error_code = 0;
  175. return;
  176. default:
  177. /* replace previous exception with a new one in a hope
  178. that instruction re-execution will regenerate lost
  179. exception */
  180. vcpu->arch.exception.pending = false;
  181. break;
  182. }
  183. }
  184. vcpu->arch.cr2 = addr;
  185. kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
  186. }
  187. void kvm_inject_nmi(struct kvm_vcpu *vcpu)
  188. {
  189. vcpu->arch.nmi_pending = 1;
  190. }
  191. EXPORT_SYMBOL_GPL(kvm_inject_nmi);
  192. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  193. {
  194. WARN_ON(vcpu->arch.exception.pending);
  195. vcpu->arch.exception.pending = true;
  196. vcpu->arch.exception.has_error_code = true;
  197. vcpu->arch.exception.nr = nr;
  198. vcpu->arch.exception.error_code = error_code;
  199. }
  200. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  201. static void __queue_exception(struct kvm_vcpu *vcpu)
  202. {
  203. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  204. vcpu->arch.exception.has_error_code,
  205. vcpu->arch.exception.error_code);
  206. }
  207. /*
  208. * Load the pae pdptrs. Return true is they are all valid.
  209. */
  210. int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3)
  211. {
  212. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  213. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  214. int i;
  215. int ret;
  216. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  217. ret = kvm_read_guest_page(vcpu->kvm, pdpt_gfn, pdpte,
  218. offset * sizeof(u64), sizeof(pdpte));
  219. if (ret < 0) {
  220. ret = 0;
  221. goto out;
  222. }
  223. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  224. if (is_present_gpte(pdpte[i]) &&
  225. (pdpte[i] & vcpu->arch.mmu.rsvd_bits_mask[0][2])) {
  226. ret = 0;
  227. goto out;
  228. }
  229. }
  230. ret = 1;
  231. memcpy(vcpu->arch.pdptrs, pdpte, sizeof(vcpu->arch.pdptrs));
  232. __set_bit(VCPU_EXREG_PDPTR,
  233. (unsigned long *)&vcpu->arch.regs_avail);
  234. __set_bit(VCPU_EXREG_PDPTR,
  235. (unsigned long *)&vcpu->arch.regs_dirty);
  236. out:
  237. return ret;
  238. }
  239. EXPORT_SYMBOL_GPL(load_pdptrs);
  240. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  241. {
  242. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  243. bool changed = true;
  244. int r;
  245. if (is_long_mode(vcpu) || !is_pae(vcpu))
  246. return false;
  247. if (!test_bit(VCPU_EXREG_PDPTR,
  248. (unsigned long *)&vcpu->arch.regs_avail))
  249. return true;
  250. r = kvm_read_guest(vcpu->kvm, vcpu->arch.cr3 & ~31u, pdpte, sizeof(pdpte));
  251. if (r < 0)
  252. goto out;
  253. changed = memcmp(pdpte, vcpu->arch.pdptrs, sizeof(pdpte)) != 0;
  254. out:
  255. return changed;
  256. }
  257. void kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  258. {
  259. if (cr0 & CR0_RESERVED_BITS) {
  260. printk(KERN_DEBUG "set_cr0: 0x%lx #GP, reserved bits 0x%lx\n",
  261. cr0, vcpu->arch.cr0);
  262. kvm_inject_gp(vcpu, 0);
  263. return;
  264. }
  265. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD)) {
  266. printk(KERN_DEBUG "set_cr0: #GP, CD == 0 && NW == 1\n");
  267. kvm_inject_gp(vcpu, 0);
  268. return;
  269. }
  270. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE)) {
  271. printk(KERN_DEBUG "set_cr0: #GP, set PG flag "
  272. "and a clear PE flag\n");
  273. kvm_inject_gp(vcpu, 0);
  274. return;
  275. }
  276. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  277. #ifdef CONFIG_X86_64
  278. if ((vcpu->arch.shadow_efer & EFER_LME)) {
  279. int cs_db, cs_l;
  280. if (!is_pae(vcpu)) {
  281. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  282. "in long mode while PAE is disabled\n");
  283. kvm_inject_gp(vcpu, 0);
  284. return;
  285. }
  286. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  287. if (cs_l) {
  288. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  289. "in long mode while CS.L == 1\n");
  290. kvm_inject_gp(vcpu, 0);
  291. return;
  292. }
  293. } else
  294. #endif
  295. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  296. printk(KERN_DEBUG "set_cr0: #GP, pdptrs "
  297. "reserved bits\n");
  298. kvm_inject_gp(vcpu, 0);
  299. return;
  300. }
  301. }
  302. kvm_x86_ops->set_cr0(vcpu, cr0);
  303. vcpu->arch.cr0 = cr0;
  304. kvm_mmu_reset_context(vcpu);
  305. return;
  306. }
  307. EXPORT_SYMBOL_GPL(kvm_set_cr0);
  308. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  309. {
  310. kvm_set_cr0(vcpu, (vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f));
  311. }
  312. EXPORT_SYMBOL_GPL(kvm_lmsw);
  313. void kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  314. {
  315. unsigned long old_cr4 = vcpu->arch.cr4;
  316. unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE;
  317. if (cr4 & CR4_RESERVED_BITS) {
  318. printk(KERN_DEBUG "set_cr4: #GP, reserved bits\n");
  319. kvm_inject_gp(vcpu, 0);
  320. return;
  321. }
  322. if (is_long_mode(vcpu)) {
  323. if (!(cr4 & X86_CR4_PAE)) {
  324. printk(KERN_DEBUG "set_cr4: #GP, clearing PAE while "
  325. "in long mode\n");
  326. kvm_inject_gp(vcpu, 0);
  327. return;
  328. }
  329. } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
  330. && ((cr4 ^ old_cr4) & pdptr_bits)
  331. && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  332. printk(KERN_DEBUG "set_cr4: #GP, pdptrs reserved bits\n");
  333. kvm_inject_gp(vcpu, 0);
  334. return;
  335. }
  336. if (cr4 & X86_CR4_VMXE) {
  337. printk(KERN_DEBUG "set_cr4: #GP, setting VMXE\n");
  338. kvm_inject_gp(vcpu, 0);
  339. return;
  340. }
  341. kvm_x86_ops->set_cr4(vcpu, cr4);
  342. vcpu->arch.cr4 = cr4;
  343. vcpu->arch.mmu.base_role.cr4_pge = (cr4 & X86_CR4_PGE) && !tdp_enabled;
  344. kvm_mmu_reset_context(vcpu);
  345. }
  346. EXPORT_SYMBOL_GPL(kvm_set_cr4);
  347. void kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  348. {
  349. if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
  350. kvm_mmu_sync_roots(vcpu);
  351. kvm_mmu_flush_tlb(vcpu);
  352. return;
  353. }
  354. if (is_long_mode(vcpu)) {
  355. if (cr3 & CR3_L_MODE_RESERVED_BITS) {
  356. printk(KERN_DEBUG "set_cr3: #GP, reserved bits\n");
  357. kvm_inject_gp(vcpu, 0);
  358. return;
  359. }
  360. } else {
  361. if (is_pae(vcpu)) {
  362. if (cr3 & CR3_PAE_RESERVED_BITS) {
  363. printk(KERN_DEBUG
  364. "set_cr3: #GP, reserved bits\n");
  365. kvm_inject_gp(vcpu, 0);
  366. return;
  367. }
  368. if (is_paging(vcpu) && !load_pdptrs(vcpu, cr3)) {
  369. printk(KERN_DEBUG "set_cr3: #GP, pdptrs "
  370. "reserved bits\n");
  371. kvm_inject_gp(vcpu, 0);
  372. return;
  373. }
  374. }
  375. /*
  376. * We don't check reserved bits in nonpae mode, because
  377. * this isn't enforced, and VMware depends on this.
  378. */
  379. }
  380. /*
  381. * Does the new cr3 value map to physical memory? (Note, we
  382. * catch an invalid cr3 even in real-mode, because it would
  383. * cause trouble later on when we turn on paging anyway.)
  384. *
  385. * A real CPU would silently accept an invalid cr3 and would
  386. * attempt to use it - with largely undefined (and often hard
  387. * to debug) behavior on the guest side.
  388. */
  389. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  390. kvm_inject_gp(vcpu, 0);
  391. else {
  392. vcpu->arch.cr3 = cr3;
  393. vcpu->arch.mmu.new_cr3(vcpu);
  394. }
  395. }
  396. EXPORT_SYMBOL_GPL(kvm_set_cr3);
  397. void kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  398. {
  399. if (cr8 & CR8_RESERVED_BITS) {
  400. printk(KERN_DEBUG "set_cr8: #GP, reserved bits 0x%lx\n", cr8);
  401. kvm_inject_gp(vcpu, 0);
  402. return;
  403. }
  404. if (irqchip_in_kernel(vcpu->kvm))
  405. kvm_lapic_set_tpr(vcpu, cr8);
  406. else
  407. vcpu->arch.cr8 = cr8;
  408. }
  409. EXPORT_SYMBOL_GPL(kvm_set_cr8);
  410. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
  411. {
  412. if (irqchip_in_kernel(vcpu->kvm))
  413. return kvm_lapic_get_cr8(vcpu);
  414. else
  415. return vcpu->arch.cr8;
  416. }
  417. EXPORT_SYMBOL_GPL(kvm_get_cr8);
  418. static inline u32 bit(int bitno)
  419. {
  420. return 1 << (bitno & 31);
  421. }
  422. /*
  423. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  424. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  425. *
  426. * This list is modified at module load time to reflect the
  427. * capabilities of the host cpu.
  428. */
  429. static u32 msrs_to_save[] = {
  430. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  431. MSR_K6_STAR,
  432. #ifdef CONFIG_X86_64
  433. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  434. #endif
  435. MSR_IA32_TSC, MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  436. MSR_IA32_PERF_STATUS, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA
  437. };
  438. static unsigned num_msrs_to_save;
  439. static u32 emulated_msrs[] = {
  440. MSR_IA32_MISC_ENABLE,
  441. };
  442. static void set_efer(struct kvm_vcpu *vcpu, u64 efer)
  443. {
  444. if (efer & efer_reserved_bits) {
  445. printk(KERN_DEBUG "set_efer: 0x%llx #GP, reserved bits\n",
  446. efer);
  447. kvm_inject_gp(vcpu, 0);
  448. return;
  449. }
  450. if (is_paging(vcpu)
  451. && (vcpu->arch.shadow_efer & EFER_LME) != (efer & EFER_LME)) {
  452. printk(KERN_DEBUG "set_efer: #GP, change LME while paging\n");
  453. kvm_inject_gp(vcpu, 0);
  454. return;
  455. }
  456. if (efer & EFER_FFXSR) {
  457. struct kvm_cpuid_entry2 *feat;
  458. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  459. if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT))) {
  460. printk(KERN_DEBUG "set_efer: #GP, enable FFXSR w/o CPUID capability\n");
  461. kvm_inject_gp(vcpu, 0);
  462. return;
  463. }
  464. }
  465. if (efer & EFER_SVME) {
  466. struct kvm_cpuid_entry2 *feat;
  467. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  468. if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM))) {
  469. printk(KERN_DEBUG "set_efer: #GP, enable SVM w/o SVM\n");
  470. kvm_inject_gp(vcpu, 0);
  471. return;
  472. }
  473. }
  474. kvm_x86_ops->set_efer(vcpu, efer);
  475. efer &= ~EFER_LMA;
  476. efer |= vcpu->arch.shadow_efer & EFER_LMA;
  477. vcpu->arch.shadow_efer = efer;
  478. vcpu->arch.mmu.base_role.nxe = (efer & EFER_NX) && !tdp_enabled;
  479. kvm_mmu_reset_context(vcpu);
  480. }
  481. void kvm_enable_efer_bits(u64 mask)
  482. {
  483. efer_reserved_bits &= ~mask;
  484. }
  485. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  486. /*
  487. * Writes msr value into into the appropriate "register".
  488. * Returns 0 on success, non-0 otherwise.
  489. * Assumes vcpu_load() was already called.
  490. */
  491. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  492. {
  493. return kvm_x86_ops->set_msr(vcpu, msr_index, data);
  494. }
  495. /*
  496. * Adapt set_msr() to msr_io()'s calling convention
  497. */
  498. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  499. {
  500. return kvm_set_msr(vcpu, index, *data);
  501. }
  502. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  503. {
  504. static int version;
  505. struct pvclock_wall_clock wc;
  506. struct timespec now, sys, boot;
  507. if (!wall_clock)
  508. return;
  509. version++;
  510. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  511. /*
  512. * The guest calculates current wall clock time by adding
  513. * system time (updated by kvm_write_guest_time below) to the
  514. * wall clock specified here. guest system time equals host
  515. * system time for us, thus we must fill in host boot time here.
  516. */
  517. now = current_kernel_time();
  518. ktime_get_ts(&sys);
  519. boot = ns_to_timespec(timespec_to_ns(&now) - timespec_to_ns(&sys));
  520. wc.sec = boot.tv_sec;
  521. wc.nsec = boot.tv_nsec;
  522. wc.version = version;
  523. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  524. version++;
  525. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  526. }
  527. static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
  528. {
  529. uint32_t quotient, remainder;
  530. /* Don't try to replace with do_div(), this one calculates
  531. * "(dividend << 32) / divisor" */
  532. __asm__ ( "divl %4"
  533. : "=a" (quotient), "=d" (remainder)
  534. : "0" (0), "1" (dividend), "r" (divisor) );
  535. return quotient;
  536. }
  537. static void kvm_set_time_scale(uint32_t tsc_khz, struct pvclock_vcpu_time_info *hv_clock)
  538. {
  539. uint64_t nsecs = 1000000000LL;
  540. int32_t shift = 0;
  541. uint64_t tps64;
  542. uint32_t tps32;
  543. tps64 = tsc_khz * 1000LL;
  544. while (tps64 > nsecs*2) {
  545. tps64 >>= 1;
  546. shift--;
  547. }
  548. tps32 = (uint32_t)tps64;
  549. while (tps32 <= (uint32_t)nsecs) {
  550. tps32 <<= 1;
  551. shift++;
  552. }
  553. hv_clock->tsc_shift = shift;
  554. hv_clock->tsc_to_system_mul = div_frac(nsecs, tps32);
  555. pr_debug("%s: tsc_khz %u, tsc_shift %d, tsc_mul %u\n",
  556. __func__, tsc_khz, hv_clock->tsc_shift,
  557. hv_clock->tsc_to_system_mul);
  558. }
  559. static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
  560. static void kvm_write_guest_time(struct kvm_vcpu *v)
  561. {
  562. struct timespec ts;
  563. unsigned long flags;
  564. struct kvm_vcpu_arch *vcpu = &v->arch;
  565. void *shared_kaddr;
  566. unsigned long this_tsc_khz;
  567. if ((!vcpu->time_page))
  568. return;
  569. this_tsc_khz = get_cpu_var(cpu_tsc_khz);
  570. if (unlikely(vcpu->hv_clock_tsc_khz != this_tsc_khz)) {
  571. kvm_set_time_scale(this_tsc_khz, &vcpu->hv_clock);
  572. vcpu->hv_clock_tsc_khz = this_tsc_khz;
  573. }
  574. put_cpu_var(cpu_tsc_khz);
  575. /* Keep irq disabled to prevent changes to the clock */
  576. local_irq_save(flags);
  577. kvm_get_msr(v, MSR_IA32_TSC, &vcpu->hv_clock.tsc_timestamp);
  578. ktime_get_ts(&ts);
  579. local_irq_restore(flags);
  580. /* With all the info we got, fill in the values */
  581. vcpu->hv_clock.system_time = ts.tv_nsec +
  582. (NSEC_PER_SEC * (u64)ts.tv_sec);
  583. /*
  584. * The interface expects us to write an even number signaling that the
  585. * update is finished. Since the guest won't see the intermediate
  586. * state, we just increase by 2 at the end.
  587. */
  588. vcpu->hv_clock.version += 2;
  589. shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
  590. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  591. sizeof(vcpu->hv_clock));
  592. kunmap_atomic(shared_kaddr, KM_USER0);
  593. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  594. }
  595. static int kvm_request_guest_time_update(struct kvm_vcpu *v)
  596. {
  597. struct kvm_vcpu_arch *vcpu = &v->arch;
  598. if (!vcpu->time_page)
  599. return 0;
  600. set_bit(KVM_REQ_KVMCLOCK_UPDATE, &v->requests);
  601. return 1;
  602. }
  603. static bool msr_mtrr_valid(unsigned msr)
  604. {
  605. switch (msr) {
  606. case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
  607. case MSR_MTRRfix64K_00000:
  608. case MSR_MTRRfix16K_80000:
  609. case MSR_MTRRfix16K_A0000:
  610. case MSR_MTRRfix4K_C0000:
  611. case MSR_MTRRfix4K_C8000:
  612. case MSR_MTRRfix4K_D0000:
  613. case MSR_MTRRfix4K_D8000:
  614. case MSR_MTRRfix4K_E0000:
  615. case MSR_MTRRfix4K_E8000:
  616. case MSR_MTRRfix4K_F0000:
  617. case MSR_MTRRfix4K_F8000:
  618. case MSR_MTRRdefType:
  619. case MSR_IA32_CR_PAT:
  620. return true;
  621. case 0x2f8:
  622. return true;
  623. }
  624. return false;
  625. }
  626. static bool valid_pat_type(unsigned t)
  627. {
  628. return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */
  629. }
  630. static bool valid_mtrr_type(unsigned t)
  631. {
  632. return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */
  633. }
  634. static bool mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  635. {
  636. int i;
  637. if (!msr_mtrr_valid(msr))
  638. return false;
  639. if (msr == MSR_IA32_CR_PAT) {
  640. for (i = 0; i < 8; i++)
  641. if (!valid_pat_type((data >> (i * 8)) & 0xff))
  642. return false;
  643. return true;
  644. } else if (msr == MSR_MTRRdefType) {
  645. if (data & ~0xcff)
  646. return false;
  647. return valid_mtrr_type(data & 0xff);
  648. } else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) {
  649. for (i = 0; i < 8 ; i++)
  650. if (!valid_mtrr_type((data >> (i * 8)) & 0xff))
  651. return false;
  652. return true;
  653. }
  654. /* variable MTRRs */
  655. return valid_mtrr_type(data & 0xff);
  656. }
  657. static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  658. {
  659. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  660. if (!mtrr_valid(vcpu, msr, data))
  661. return 1;
  662. if (msr == MSR_MTRRdefType) {
  663. vcpu->arch.mtrr_state.def_type = data;
  664. vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
  665. } else if (msr == MSR_MTRRfix64K_00000)
  666. p[0] = data;
  667. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  668. p[1 + msr - MSR_MTRRfix16K_80000] = data;
  669. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  670. p[3 + msr - MSR_MTRRfix4K_C0000] = data;
  671. else if (msr == MSR_IA32_CR_PAT)
  672. vcpu->arch.pat = data;
  673. else { /* Variable MTRRs */
  674. int idx, is_mtrr_mask;
  675. u64 *pt;
  676. idx = (msr - 0x200) / 2;
  677. is_mtrr_mask = msr - 0x200 - 2 * idx;
  678. if (!is_mtrr_mask)
  679. pt =
  680. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  681. else
  682. pt =
  683. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  684. *pt = data;
  685. }
  686. kvm_mmu_reset_context(vcpu);
  687. return 0;
  688. }
  689. static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  690. {
  691. u64 mcg_cap = vcpu->arch.mcg_cap;
  692. unsigned bank_num = mcg_cap & 0xff;
  693. switch (msr) {
  694. case MSR_IA32_MCG_STATUS:
  695. vcpu->arch.mcg_status = data;
  696. break;
  697. case MSR_IA32_MCG_CTL:
  698. if (!(mcg_cap & MCG_CTL_P))
  699. return 1;
  700. if (data != 0 && data != ~(u64)0)
  701. return -1;
  702. vcpu->arch.mcg_ctl = data;
  703. break;
  704. default:
  705. if (msr >= MSR_IA32_MC0_CTL &&
  706. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  707. u32 offset = msr - MSR_IA32_MC0_CTL;
  708. /* only 0 or all 1s can be written to IA32_MCi_CTL */
  709. if ((offset & 0x3) == 0 &&
  710. data != 0 && data != ~(u64)0)
  711. return -1;
  712. vcpu->arch.mce_banks[offset] = data;
  713. break;
  714. }
  715. return 1;
  716. }
  717. return 0;
  718. }
  719. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  720. {
  721. switch (msr) {
  722. case MSR_EFER:
  723. set_efer(vcpu, data);
  724. break;
  725. case MSR_K7_HWCR:
  726. data &= ~(u64)0x40; /* ignore flush filter disable */
  727. if (data != 0) {
  728. pr_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
  729. data);
  730. return 1;
  731. }
  732. break;
  733. case MSR_FAM10H_MMIO_CONF_BASE:
  734. if (data != 0) {
  735. pr_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
  736. "0x%llx\n", data);
  737. return 1;
  738. }
  739. break;
  740. case MSR_AMD64_NB_CFG:
  741. break;
  742. case MSR_IA32_DEBUGCTLMSR:
  743. if (!data) {
  744. /* We support the non-activated case already */
  745. break;
  746. } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
  747. /* Values other than LBR and BTF are vendor-specific,
  748. thus reserved and should throw a #GP */
  749. return 1;
  750. }
  751. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
  752. __func__, data);
  753. break;
  754. case MSR_IA32_UCODE_REV:
  755. case MSR_IA32_UCODE_WRITE:
  756. case MSR_VM_HSAVE_PA:
  757. case MSR_AMD64_PATCH_LOADER:
  758. break;
  759. case 0x200 ... 0x2ff:
  760. return set_msr_mtrr(vcpu, msr, data);
  761. case MSR_IA32_APICBASE:
  762. kvm_set_apic_base(vcpu, data);
  763. break;
  764. case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
  765. return kvm_x2apic_msr_write(vcpu, msr, data);
  766. case MSR_IA32_MISC_ENABLE:
  767. vcpu->arch.ia32_misc_enable_msr = data;
  768. break;
  769. case MSR_KVM_WALL_CLOCK:
  770. vcpu->kvm->arch.wall_clock = data;
  771. kvm_write_wall_clock(vcpu->kvm, data);
  772. break;
  773. case MSR_KVM_SYSTEM_TIME: {
  774. if (vcpu->arch.time_page) {
  775. kvm_release_page_dirty(vcpu->arch.time_page);
  776. vcpu->arch.time_page = NULL;
  777. }
  778. vcpu->arch.time = data;
  779. /* we verify if the enable bit is set... */
  780. if (!(data & 1))
  781. break;
  782. /* ...but clean it before doing the actual write */
  783. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  784. vcpu->arch.time_page =
  785. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  786. if (is_error_page(vcpu->arch.time_page)) {
  787. kvm_release_page_clean(vcpu->arch.time_page);
  788. vcpu->arch.time_page = NULL;
  789. }
  790. kvm_request_guest_time_update(vcpu);
  791. break;
  792. }
  793. case MSR_IA32_MCG_CTL:
  794. case MSR_IA32_MCG_STATUS:
  795. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  796. return set_msr_mce(vcpu, msr, data);
  797. /* Performance counters are not protected by a CPUID bit,
  798. * so we should check all of them in the generic path for the sake of
  799. * cross vendor migration.
  800. * Writing a zero into the event select MSRs disables them,
  801. * which we perfectly emulate ;-). Any other value should be at least
  802. * reported, some guests depend on them.
  803. */
  804. case MSR_P6_EVNTSEL0:
  805. case MSR_P6_EVNTSEL1:
  806. case MSR_K7_EVNTSEL0:
  807. case MSR_K7_EVNTSEL1:
  808. case MSR_K7_EVNTSEL2:
  809. case MSR_K7_EVNTSEL3:
  810. if (data != 0)
  811. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  812. "0x%x data 0x%llx\n", msr, data);
  813. break;
  814. /* at least RHEL 4 unconditionally writes to the perfctr registers,
  815. * so we ignore writes to make it happy.
  816. */
  817. case MSR_P6_PERFCTR0:
  818. case MSR_P6_PERFCTR1:
  819. case MSR_K7_PERFCTR0:
  820. case MSR_K7_PERFCTR1:
  821. case MSR_K7_PERFCTR2:
  822. case MSR_K7_PERFCTR3:
  823. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  824. "0x%x data 0x%llx\n", msr, data);
  825. break;
  826. default:
  827. if (!ignore_msrs) {
  828. pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n",
  829. msr, data);
  830. return 1;
  831. } else {
  832. pr_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n",
  833. msr, data);
  834. break;
  835. }
  836. }
  837. return 0;
  838. }
  839. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  840. /*
  841. * Reads an msr value (of 'msr_index') into 'pdata'.
  842. * Returns 0 on success, non-0 otherwise.
  843. * Assumes vcpu_load() was already called.
  844. */
  845. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  846. {
  847. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  848. }
  849. static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  850. {
  851. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  852. if (!msr_mtrr_valid(msr))
  853. return 1;
  854. if (msr == MSR_MTRRdefType)
  855. *pdata = vcpu->arch.mtrr_state.def_type +
  856. (vcpu->arch.mtrr_state.enabled << 10);
  857. else if (msr == MSR_MTRRfix64K_00000)
  858. *pdata = p[0];
  859. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  860. *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
  861. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  862. *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
  863. else if (msr == MSR_IA32_CR_PAT)
  864. *pdata = vcpu->arch.pat;
  865. else { /* Variable MTRRs */
  866. int idx, is_mtrr_mask;
  867. u64 *pt;
  868. idx = (msr - 0x200) / 2;
  869. is_mtrr_mask = msr - 0x200 - 2 * idx;
  870. if (!is_mtrr_mask)
  871. pt =
  872. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  873. else
  874. pt =
  875. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  876. *pdata = *pt;
  877. }
  878. return 0;
  879. }
  880. static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  881. {
  882. u64 data;
  883. u64 mcg_cap = vcpu->arch.mcg_cap;
  884. unsigned bank_num = mcg_cap & 0xff;
  885. switch (msr) {
  886. case MSR_IA32_P5_MC_ADDR:
  887. case MSR_IA32_P5_MC_TYPE:
  888. data = 0;
  889. break;
  890. case MSR_IA32_MCG_CAP:
  891. data = vcpu->arch.mcg_cap;
  892. break;
  893. case MSR_IA32_MCG_CTL:
  894. if (!(mcg_cap & MCG_CTL_P))
  895. return 1;
  896. data = vcpu->arch.mcg_ctl;
  897. break;
  898. case MSR_IA32_MCG_STATUS:
  899. data = vcpu->arch.mcg_status;
  900. break;
  901. default:
  902. if (msr >= MSR_IA32_MC0_CTL &&
  903. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  904. u32 offset = msr - MSR_IA32_MC0_CTL;
  905. data = vcpu->arch.mce_banks[offset];
  906. break;
  907. }
  908. return 1;
  909. }
  910. *pdata = data;
  911. return 0;
  912. }
  913. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  914. {
  915. u64 data;
  916. switch (msr) {
  917. case MSR_IA32_PLATFORM_ID:
  918. case MSR_IA32_UCODE_REV:
  919. case MSR_IA32_EBL_CR_POWERON:
  920. case MSR_IA32_DEBUGCTLMSR:
  921. case MSR_IA32_LASTBRANCHFROMIP:
  922. case MSR_IA32_LASTBRANCHTOIP:
  923. case MSR_IA32_LASTINTFROMIP:
  924. case MSR_IA32_LASTINTTOIP:
  925. case MSR_K8_SYSCFG:
  926. case MSR_K7_HWCR:
  927. case MSR_VM_HSAVE_PA:
  928. case MSR_P6_EVNTSEL0:
  929. case MSR_P6_EVNTSEL1:
  930. case MSR_K7_EVNTSEL0:
  931. case MSR_K8_INT_PENDING_MSG:
  932. case MSR_AMD64_NB_CFG:
  933. case MSR_FAM10H_MMIO_CONF_BASE:
  934. data = 0;
  935. break;
  936. case MSR_MTRRcap:
  937. data = 0x500 | KVM_NR_VAR_MTRR;
  938. break;
  939. case 0x200 ... 0x2ff:
  940. return get_msr_mtrr(vcpu, msr, pdata);
  941. case 0xcd: /* fsb frequency */
  942. data = 3;
  943. break;
  944. case MSR_IA32_APICBASE:
  945. data = kvm_get_apic_base(vcpu);
  946. break;
  947. case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
  948. return kvm_x2apic_msr_read(vcpu, msr, pdata);
  949. break;
  950. case MSR_IA32_MISC_ENABLE:
  951. data = vcpu->arch.ia32_misc_enable_msr;
  952. break;
  953. case MSR_IA32_PERF_STATUS:
  954. /* TSC increment by tick */
  955. data = 1000ULL;
  956. /* CPU multiplier */
  957. data |= (((uint64_t)4ULL) << 40);
  958. break;
  959. case MSR_EFER:
  960. data = vcpu->arch.shadow_efer;
  961. break;
  962. case MSR_KVM_WALL_CLOCK:
  963. data = vcpu->kvm->arch.wall_clock;
  964. break;
  965. case MSR_KVM_SYSTEM_TIME:
  966. data = vcpu->arch.time;
  967. break;
  968. case MSR_IA32_P5_MC_ADDR:
  969. case MSR_IA32_P5_MC_TYPE:
  970. case MSR_IA32_MCG_CAP:
  971. case MSR_IA32_MCG_CTL:
  972. case MSR_IA32_MCG_STATUS:
  973. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  974. return get_msr_mce(vcpu, msr, pdata);
  975. default:
  976. if (!ignore_msrs) {
  977. pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  978. return 1;
  979. } else {
  980. pr_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr);
  981. data = 0;
  982. }
  983. break;
  984. }
  985. *pdata = data;
  986. return 0;
  987. }
  988. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  989. /*
  990. * Read or write a bunch of msrs. All parameters are kernel addresses.
  991. *
  992. * @return number of msrs set successfully.
  993. */
  994. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  995. struct kvm_msr_entry *entries,
  996. int (*do_msr)(struct kvm_vcpu *vcpu,
  997. unsigned index, u64 *data))
  998. {
  999. int i;
  1000. vcpu_load(vcpu);
  1001. down_read(&vcpu->kvm->slots_lock);
  1002. for (i = 0; i < msrs->nmsrs; ++i)
  1003. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  1004. break;
  1005. up_read(&vcpu->kvm->slots_lock);
  1006. vcpu_put(vcpu);
  1007. return i;
  1008. }
  1009. /*
  1010. * Read or write a bunch of msrs. Parameters are user addresses.
  1011. *
  1012. * @return number of msrs set successfully.
  1013. */
  1014. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  1015. int (*do_msr)(struct kvm_vcpu *vcpu,
  1016. unsigned index, u64 *data),
  1017. int writeback)
  1018. {
  1019. struct kvm_msrs msrs;
  1020. struct kvm_msr_entry *entries;
  1021. int r, n;
  1022. unsigned size;
  1023. r = -EFAULT;
  1024. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  1025. goto out;
  1026. r = -E2BIG;
  1027. if (msrs.nmsrs >= MAX_IO_MSRS)
  1028. goto out;
  1029. r = -ENOMEM;
  1030. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  1031. entries = vmalloc(size);
  1032. if (!entries)
  1033. goto out;
  1034. r = -EFAULT;
  1035. if (copy_from_user(entries, user_msrs->entries, size))
  1036. goto out_free;
  1037. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  1038. if (r < 0)
  1039. goto out_free;
  1040. r = -EFAULT;
  1041. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  1042. goto out_free;
  1043. r = n;
  1044. out_free:
  1045. vfree(entries);
  1046. out:
  1047. return r;
  1048. }
  1049. int kvm_dev_ioctl_check_extension(long ext)
  1050. {
  1051. int r;
  1052. switch (ext) {
  1053. case KVM_CAP_IRQCHIP:
  1054. case KVM_CAP_HLT:
  1055. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  1056. case KVM_CAP_SET_TSS_ADDR:
  1057. case KVM_CAP_EXT_CPUID:
  1058. case KVM_CAP_CLOCKSOURCE:
  1059. case KVM_CAP_PIT:
  1060. case KVM_CAP_NOP_IO_DELAY:
  1061. case KVM_CAP_MP_STATE:
  1062. case KVM_CAP_SYNC_MMU:
  1063. case KVM_CAP_REINJECT_CONTROL:
  1064. case KVM_CAP_IRQ_INJECT_STATUS:
  1065. case KVM_CAP_ASSIGN_DEV_IRQ:
  1066. case KVM_CAP_IRQFD:
  1067. case KVM_CAP_PIT2:
  1068. r = 1;
  1069. break;
  1070. case KVM_CAP_COALESCED_MMIO:
  1071. r = KVM_COALESCED_MMIO_PAGE_OFFSET;
  1072. break;
  1073. case KVM_CAP_VAPIC:
  1074. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  1075. break;
  1076. case KVM_CAP_NR_VCPUS:
  1077. r = KVM_MAX_VCPUS;
  1078. break;
  1079. case KVM_CAP_NR_MEMSLOTS:
  1080. r = KVM_MEMORY_SLOTS;
  1081. break;
  1082. case KVM_CAP_PV_MMU:
  1083. r = !tdp_enabled;
  1084. break;
  1085. case KVM_CAP_IOMMU:
  1086. r = iommu_found();
  1087. break;
  1088. case KVM_CAP_MCE:
  1089. r = KVM_MAX_MCE_BANKS;
  1090. break;
  1091. default:
  1092. r = 0;
  1093. break;
  1094. }
  1095. return r;
  1096. }
  1097. long kvm_arch_dev_ioctl(struct file *filp,
  1098. unsigned int ioctl, unsigned long arg)
  1099. {
  1100. void __user *argp = (void __user *)arg;
  1101. long r;
  1102. switch (ioctl) {
  1103. case KVM_GET_MSR_INDEX_LIST: {
  1104. struct kvm_msr_list __user *user_msr_list = argp;
  1105. struct kvm_msr_list msr_list;
  1106. unsigned n;
  1107. r = -EFAULT;
  1108. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  1109. goto out;
  1110. n = msr_list.nmsrs;
  1111. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  1112. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  1113. goto out;
  1114. r = -E2BIG;
  1115. if (n < msr_list.nmsrs)
  1116. goto out;
  1117. r = -EFAULT;
  1118. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  1119. num_msrs_to_save * sizeof(u32)))
  1120. goto out;
  1121. if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
  1122. &emulated_msrs,
  1123. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  1124. goto out;
  1125. r = 0;
  1126. break;
  1127. }
  1128. case KVM_GET_SUPPORTED_CPUID: {
  1129. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1130. struct kvm_cpuid2 cpuid;
  1131. r = -EFAULT;
  1132. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1133. goto out;
  1134. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  1135. cpuid_arg->entries);
  1136. if (r)
  1137. goto out;
  1138. r = -EFAULT;
  1139. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1140. goto out;
  1141. r = 0;
  1142. break;
  1143. }
  1144. case KVM_X86_GET_MCE_CAP_SUPPORTED: {
  1145. u64 mce_cap;
  1146. mce_cap = KVM_MCE_CAP_SUPPORTED;
  1147. r = -EFAULT;
  1148. if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
  1149. goto out;
  1150. r = 0;
  1151. break;
  1152. }
  1153. default:
  1154. r = -EINVAL;
  1155. }
  1156. out:
  1157. return r;
  1158. }
  1159. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1160. {
  1161. kvm_x86_ops->vcpu_load(vcpu, cpu);
  1162. kvm_request_guest_time_update(vcpu);
  1163. }
  1164. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  1165. {
  1166. kvm_x86_ops->vcpu_put(vcpu);
  1167. kvm_put_guest_fpu(vcpu);
  1168. }
  1169. static int is_efer_nx(void)
  1170. {
  1171. unsigned long long efer = 0;
  1172. rdmsrl_safe(MSR_EFER, &efer);
  1173. return efer & EFER_NX;
  1174. }
  1175. static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
  1176. {
  1177. int i;
  1178. struct kvm_cpuid_entry2 *e, *entry;
  1179. entry = NULL;
  1180. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  1181. e = &vcpu->arch.cpuid_entries[i];
  1182. if (e->function == 0x80000001) {
  1183. entry = e;
  1184. break;
  1185. }
  1186. }
  1187. if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
  1188. entry->edx &= ~(1 << 20);
  1189. printk(KERN_INFO "kvm: guest NX capability removed\n");
  1190. }
  1191. }
  1192. /* when an old userspace process fills a new kernel module */
  1193. static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
  1194. struct kvm_cpuid *cpuid,
  1195. struct kvm_cpuid_entry __user *entries)
  1196. {
  1197. int r, i;
  1198. struct kvm_cpuid_entry *cpuid_entries;
  1199. r = -E2BIG;
  1200. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1201. goto out;
  1202. r = -ENOMEM;
  1203. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
  1204. if (!cpuid_entries)
  1205. goto out;
  1206. r = -EFAULT;
  1207. if (copy_from_user(cpuid_entries, entries,
  1208. cpuid->nent * sizeof(struct kvm_cpuid_entry)))
  1209. goto out_free;
  1210. for (i = 0; i < cpuid->nent; i++) {
  1211. vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
  1212. vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
  1213. vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
  1214. vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
  1215. vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
  1216. vcpu->arch.cpuid_entries[i].index = 0;
  1217. vcpu->arch.cpuid_entries[i].flags = 0;
  1218. vcpu->arch.cpuid_entries[i].padding[0] = 0;
  1219. vcpu->arch.cpuid_entries[i].padding[1] = 0;
  1220. vcpu->arch.cpuid_entries[i].padding[2] = 0;
  1221. }
  1222. vcpu->arch.cpuid_nent = cpuid->nent;
  1223. cpuid_fix_nx_cap(vcpu);
  1224. r = 0;
  1225. kvm_apic_set_version(vcpu);
  1226. out_free:
  1227. vfree(cpuid_entries);
  1228. out:
  1229. return r;
  1230. }
  1231. static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
  1232. struct kvm_cpuid2 *cpuid,
  1233. struct kvm_cpuid_entry2 __user *entries)
  1234. {
  1235. int r;
  1236. r = -E2BIG;
  1237. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1238. goto out;
  1239. r = -EFAULT;
  1240. if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
  1241. cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
  1242. goto out;
  1243. vcpu->arch.cpuid_nent = cpuid->nent;
  1244. kvm_apic_set_version(vcpu);
  1245. return 0;
  1246. out:
  1247. return r;
  1248. }
  1249. static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
  1250. struct kvm_cpuid2 *cpuid,
  1251. struct kvm_cpuid_entry2 __user *entries)
  1252. {
  1253. int r;
  1254. r = -E2BIG;
  1255. if (cpuid->nent < vcpu->arch.cpuid_nent)
  1256. goto out;
  1257. r = -EFAULT;
  1258. if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
  1259. vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
  1260. goto out;
  1261. return 0;
  1262. out:
  1263. cpuid->nent = vcpu->arch.cpuid_nent;
  1264. return r;
  1265. }
  1266. static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1267. u32 index)
  1268. {
  1269. entry->function = function;
  1270. entry->index = index;
  1271. cpuid_count(entry->function, entry->index,
  1272. &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
  1273. entry->flags = 0;
  1274. }
  1275. #define F(x) bit(X86_FEATURE_##x)
  1276. static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1277. u32 index, int *nent, int maxnent)
  1278. {
  1279. unsigned f_nx = is_efer_nx() ? F(NX) : 0;
  1280. #ifdef CONFIG_X86_64
  1281. unsigned f_lm = F(LM);
  1282. #else
  1283. unsigned f_lm = 0;
  1284. #endif
  1285. /* cpuid 1.edx */
  1286. const u32 kvm_supported_word0_x86_features =
  1287. F(FPU) | F(VME) | F(DE) | F(PSE) |
  1288. F(TSC) | F(MSR) | F(PAE) | F(MCE) |
  1289. F(CX8) | F(APIC) | 0 /* Reserved */ | F(SEP) |
  1290. F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
  1291. F(PAT) | F(PSE36) | 0 /* PSN */ | F(CLFLSH) |
  1292. 0 /* Reserved, DS, ACPI */ | F(MMX) |
  1293. F(FXSR) | F(XMM) | F(XMM2) | F(SELFSNOOP) |
  1294. 0 /* HTT, TM, Reserved, PBE */;
  1295. /* cpuid 0x80000001.edx */
  1296. const u32 kvm_supported_word1_x86_features =
  1297. F(FPU) | F(VME) | F(DE) | F(PSE) |
  1298. F(TSC) | F(MSR) | F(PAE) | F(MCE) |
  1299. F(CX8) | F(APIC) | 0 /* Reserved */ | F(SYSCALL) |
  1300. F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
  1301. F(PAT) | F(PSE36) | 0 /* Reserved */ |
  1302. f_nx | 0 /* Reserved */ | F(MMXEXT) | F(MMX) |
  1303. F(FXSR) | F(FXSR_OPT) | 0 /* GBPAGES */ | 0 /* RDTSCP */ |
  1304. 0 /* Reserved */ | f_lm | F(3DNOWEXT) | F(3DNOW);
  1305. /* cpuid 1.ecx */
  1306. const u32 kvm_supported_word4_x86_features =
  1307. F(XMM3) | 0 /* Reserved, DTES64, MONITOR */ |
  1308. 0 /* DS-CPL, VMX, SMX, EST */ |
  1309. 0 /* TM2 */ | F(SSSE3) | 0 /* CNXT-ID */ | 0 /* Reserved */ |
  1310. 0 /* Reserved */ | F(CX16) | 0 /* xTPR Update, PDCM */ |
  1311. 0 /* Reserved, DCA */ | F(XMM4_1) |
  1312. F(XMM4_2) | F(X2APIC) | F(MOVBE) | F(POPCNT) |
  1313. 0 /* Reserved, XSAVE, OSXSAVE */;
  1314. /* cpuid 0x80000001.ecx */
  1315. const u32 kvm_supported_word6_x86_features =
  1316. F(LAHF_LM) | F(CMP_LEGACY) | F(SVM) | 0 /* ExtApicSpace */ |
  1317. F(CR8_LEGACY) | F(ABM) | F(SSE4A) | F(MISALIGNSSE) |
  1318. F(3DNOWPREFETCH) | 0 /* OSVW */ | 0 /* IBS */ | F(SSE5) |
  1319. 0 /* SKINIT */ | 0 /* WDT */;
  1320. /* all calls to cpuid_count() should be made on the same cpu */
  1321. get_cpu();
  1322. do_cpuid_1_ent(entry, function, index);
  1323. ++*nent;
  1324. switch (function) {
  1325. case 0:
  1326. entry->eax = min(entry->eax, (u32)0xb);
  1327. break;
  1328. case 1:
  1329. entry->edx &= kvm_supported_word0_x86_features;
  1330. entry->ecx &= kvm_supported_word4_x86_features;
  1331. /* we support x2apic emulation even if host does not support
  1332. * it since we emulate x2apic in software */
  1333. entry->ecx |= F(X2APIC);
  1334. break;
  1335. /* function 2 entries are STATEFUL. That is, repeated cpuid commands
  1336. * may return different values. This forces us to get_cpu() before
  1337. * issuing the first command, and also to emulate this annoying behavior
  1338. * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
  1339. case 2: {
  1340. int t, times = entry->eax & 0xff;
  1341. entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1342. entry->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  1343. for (t = 1; t < times && *nent < maxnent; ++t) {
  1344. do_cpuid_1_ent(&entry[t], function, 0);
  1345. entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1346. ++*nent;
  1347. }
  1348. break;
  1349. }
  1350. /* function 4 and 0xb have additional index. */
  1351. case 4: {
  1352. int i, cache_type;
  1353. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1354. /* read more entries until cache_type is zero */
  1355. for (i = 1; *nent < maxnent; ++i) {
  1356. cache_type = entry[i - 1].eax & 0x1f;
  1357. if (!cache_type)
  1358. break;
  1359. do_cpuid_1_ent(&entry[i], function, i);
  1360. entry[i].flags |=
  1361. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1362. ++*nent;
  1363. }
  1364. break;
  1365. }
  1366. case 0xb: {
  1367. int i, level_type;
  1368. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1369. /* read more entries until level_type is zero */
  1370. for (i = 1; *nent < maxnent; ++i) {
  1371. level_type = entry[i - 1].ecx & 0xff00;
  1372. if (!level_type)
  1373. break;
  1374. do_cpuid_1_ent(&entry[i], function, i);
  1375. entry[i].flags |=
  1376. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1377. ++*nent;
  1378. }
  1379. break;
  1380. }
  1381. case 0x80000000:
  1382. entry->eax = min(entry->eax, 0x8000001a);
  1383. break;
  1384. case 0x80000001:
  1385. entry->edx &= kvm_supported_word1_x86_features;
  1386. entry->ecx &= kvm_supported_word6_x86_features;
  1387. break;
  1388. }
  1389. put_cpu();
  1390. }
  1391. #undef F
  1392. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  1393. struct kvm_cpuid_entry2 __user *entries)
  1394. {
  1395. struct kvm_cpuid_entry2 *cpuid_entries;
  1396. int limit, nent = 0, r = -E2BIG;
  1397. u32 func;
  1398. if (cpuid->nent < 1)
  1399. goto out;
  1400. r = -ENOMEM;
  1401. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
  1402. if (!cpuid_entries)
  1403. goto out;
  1404. do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
  1405. limit = cpuid_entries[0].eax;
  1406. for (func = 1; func <= limit && nent < cpuid->nent; ++func)
  1407. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1408. &nent, cpuid->nent);
  1409. r = -E2BIG;
  1410. if (nent >= cpuid->nent)
  1411. goto out_free;
  1412. do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
  1413. limit = cpuid_entries[nent - 1].eax;
  1414. for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
  1415. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1416. &nent, cpuid->nent);
  1417. r = -E2BIG;
  1418. if (nent >= cpuid->nent)
  1419. goto out_free;
  1420. r = -EFAULT;
  1421. if (copy_to_user(entries, cpuid_entries,
  1422. nent * sizeof(struct kvm_cpuid_entry2)))
  1423. goto out_free;
  1424. cpuid->nent = nent;
  1425. r = 0;
  1426. out_free:
  1427. vfree(cpuid_entries);
  1428. out:
  1429. return r;
  1430. }
  1431. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  1432. struct kvm_lapic_state *s)
  1433. {
  1434. vcpu_load(vcpu);
  1435. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  1436. vcpu_put(vcpu);
  1437. return 0;
  1438. }
  1439. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  1440. struct kvm_lapic_state *s)
  1441. {
  1442. vcpu_load(vcpu);
  1443. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1444. kvm_apic_post_state_restore(vcpu);
  1445. vcpu_put(vcpu);
  1446. return 0;
  1447. }
  1448. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  1449. struct kvm_interrupt *irq)
  1450. {
  1451. if (irq->irq < 0 || irq->irq >= 256)
  1452. return -EINVAL;
  1453. if (irqchip_in_kernel(vcpu->kvm))
  1454. return -ENXIO;
  1455. vcpu_load(vcpu);
  1456. kvm_queue_interrupt(vcpu, irq->irq, false);
  1457. vcpu_put(vcpu);
  1458. return 0;
  1459. }
  1460. static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
  1461. {
  1462. vcpu_load(vcpu);
  1463. kvm_inject_nmi(vcpu);
  1464. vcpu_put(vcpu);
  1465. return 0;
  1466. }
  1467. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  1468. struct kvm_tpr_access_ctl *tac)
  1469. {
  1470. if (tac->flags)
  1471. return -EINVAL;
  1472. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  1473. return 0;
  1474. }
  1475. static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
  1476. u64 mcg_cap)
  1477. {
  1478. int r;
  1479. unsigned bank_num = mcg_cap & 0xff, bank;
  1480. r = -EINVAL;
  1481. if (!bank_num)
  1482. goto out;
  1483. if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
  1484. goto out;
  1485. r = 0;
  1486. vcpu->arch.mcg_cap = mcg_cap;
  1487. /* Init IA32_MCG_CTL to all 1s */
  1488. if (mcg_cap & MCG_CTL_P)
  1489. vcpu->arch.mcg_ctl = ~(u64)0;
  1490. /* Init IA32_MCi_CTL to all 1s */
  1491. for (bank = 0; bank < bank_num; bank++)
  1492. vcpu->arch.mce_banks[bank*4] = ~(u64)0;
  1493. out:
  1494. return r;
  1495. }
  1496. static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
  1497. struct kvm_x86_mce *mce)
  1498. {
  1499. u64 mcg_cap = vcpu->arch.mcg_cap;
  1500. unsigned bank_num = mcg_cap & 0xff;
  1501. u64 *banks = vcpu->arch.mce_banks;
  1502. if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
  1503. return -EINVAL;
  1504. /*
  1505. * if IA32_MCG_CTL is not all 1s, the uncorrected error
  1506. * reporting is disabled
  1507. */
  1508. if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
  1509. vcpu->arch.mcg_ctl != ~(u64)0)
  1510. return 0;
  1511. banks += 4 * mce->bank;
  1512. /*
  1513. * if IA32_MCi_CTL is not all 1s, the uncorrected error
  1514. * reporting is disabled for the bank
  1515. */
  1516. if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
  1517. return 0;
  1518. if (mce->status & MCI_STATUS_UC) {
  1519. if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
  1520. !(vcpu->arch.cr4 & X86_CR4_MCE)) {
  1521. printk(KERN_DEBUG "kvm: set_mce: "
  1522. "injects mce exception while "
  1523. "previous one is in progress!\n");
  1524. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  1525. return 0;
  1526. }
  1527. if (banks[1] & MCI_STATUS_VAL)
  1528. mce->status |= MCI_STATUS_OVER;
  1529. banks[2] = mce->addr;
  1530. banks[3] = mce->misc;
  1531. vcpu->arch.mcg_status = mce->mcg_status;
  1532. banks[1] = mce->status;
  1533. kvm_queue_exception(vcpu, MC_VECTOR);
  1534. } else if (!(banks[1] & MCI_STATUS_VAL)
  1535. || !(banks[1] & MCI_STATUS_UC)) {
  1536. if (banks[1] & MCI_STATUS_VAL)
  1537. mce->status |= MCI_STATUS_OVER;
  1538. banks[2] = mce->addr;
  1539. banks[3] = mce->misc;
  1540. banks[1] = mce->status;
  1541. } else
  1542. banks[1] |= MCI_STATUS_OVER;
  1543. return 0;
  1544. }
  1545. long kvm_arch_vcpu_ioctl(struct file *filp,
  1546. unsigned int ioctl, unsigned long arg)
  1547. {
  1548. struct kvm_vcpu *vcpu = filp->private_data;
  1549. void __user *argp = (void __user *)arg;
  1550. int r;
  1551. struct kvm_lapic_state *lapic = NULL;
  1552. switch (ioctl) {
  1553. case KVM_GET_LAPIC: {
  1554. lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1555. r = -ENOMEM;
  1556. if (!lapic)
  1557. goto out;
  1558. r = kvm_vcpu_ioctl_get_lapic(vcpu, lapic);
  1559. if (r)
  1560. goto out;
  1561. r = -EFAULT;
  1562. if (copy_to_user(argp, lapic, sizeof(struct kvm_lapic_state)))
  1563. goto out;
  1564. r = 0;
  1565. break;
  1566. }
  1567. case KVM_SET_LAPIC: {
  1568. lapic = kmalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1569. r = -ENOMEM;
  1570. if (!lapic)
  1571. goto out;
  1572. r = -EFAULT;
  1573. if (copy_from_user(lapic, argp, sizeof(struct kvm_lapic_state)))
  1574. goto out;
  1575. r = kvm_vcpu_ioctl_set_lapic(vcpu, lapic);
  1576. if (r)
  1577. goto out;
  1578. r = 0;
  1579. break;
  1580. }
  1581. case KVM_INTERRUPT: {
  1582. struct kvm_interrupt irq;
  1583. r = -EFAULT;
  1584. if (copy_from_user(&irq, argp, sizeof irq))
  1585. goto out;
  1586. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  1587. if (r)
  1588. goto out;
  1589. r = 0;
  1590. break;
  1591. }
  1592. case KVM_NMI: {
  1593. r = kvm_vcpu_ioctl_nmi(vcpu);
  1594. if (r)
  1595. goto out;
  1596. r = 0;
  1597. break;
  1598. }
  1599. case KVM_SET_CPUID: {
  1600. struct kvm_cpuid __user *cpuid_arg = argp;
  1601. struct kvm_cpuid cpuid;
  1602. r = -EFAULT;
  1603. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1604. goto out;
  1605. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  1606. if (r)
  1607. goto out;
  1608. break;
  1609. }
  1610. case KVM_SET_CPUID2: {
  1611. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1612. struct kvm_cpuid2 cpuid;
  1613. r = -EFAULT;
  1614. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1615. goto out;
  1616. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  1617. cpuid_arg->entries);
  1618. if (r)
  1619. goto out;
  1620. break;
  1621. }
  1622. case KVM_GET_CPUID2: {
  1623. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1624. struct kvm_cpuid2 cpuid;
  1625. r = -EFAULT;
  1626. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1627. goto out;
  1628. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  1629. cpuid_arg->entries);
  1630. if (r)
  1631. goto out;
  1632. r = -EFAULT;
  1633. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1634. goto out;
  1635. r = 0;
  1636. break;
  1637. }
  1638. case KVM_GET_MSRS:
  1639. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  1640. break;
  1641. case KVM_SET_MSRS:
  1642. r = msr_io(vcpu, argp, do_set_msr, 0);
  1643. break;
  1644. case KVM_TPR_ACCESS_REPORTING: {
  1645. struct kvm_tpr_access_ctl tac;
  1646. r = -EFAULT;
  1647. if (copy_from_user(&tac, argp, sizeof tac))
  1648. goto out;
  1649. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  1650. if (r)
  1651. goto out;
  1652. r = -EFAULT;
  1653. if (copy_to_user(argp, &tac, sizeof tac))
  1654. goto out;
  1655. r = 0;
  1656. break;
  1657. };
  1658. case KVM_SET_VAPIC_ADDR: {
  1659. struct kvm_vapic_addr va;
  1660. r = -EINVAL;
  1661. if (!irqchip_in_kernel(vcpu->kvm))
  1662. goto out;
  1663. r = -EFAULT;
  1664. if (copy_from_user(&va, argp, sizeof va))
  1665. goto out;
  1666. r = 0;
  1667. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  1668. break;
  1669. }
  1670. case KVM_X86_SETUP_MCE: {
  1671. u64 mcg_cap;
  1672. r = -EFAULT;
  1673. if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
  1674. goto out;
  1675. r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
  1676. break;
  1677. }
  1678. case KVM_X86_SET_MCE: {
  1679. struct kvm_x86_mce mce;
  1680. r = -EFAULT;
  1681. if (copy_from_user(&mce, argp, sizeof mce))
  1682. goto out;
  1683. r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
  1684. break;
  1685. }
  1686. default:
  1687. r = -EINVAL;
  1688. }
  1689. out:
  1690. kfree(lapic);
  1691. return r;
  1692. }
  1693. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  1694. {
  1695. int ret;
  1696. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  1697. return -1;
  1698. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  1699. return ret;
  1700. }
  1701. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  1702. u32 kvm_nr_mmu_pages)
  1703. {
  1704. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  1705. return -EINVAL;
  1706. down_write(&kvm->slots_lock);
  1707. spin_lock(&kvm->mmu_lock);
  1708. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  1709. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  1710. spin_unlock(&kvm->mmu_lock);
  1711. up_write(&kvm->slots_lock);
  1712. return 0;
  1713. }
  1714. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  1715. {
  1716. return kvm->arch.n_alloc_mmu_pages;
  1717. }
  1718. gfn_t unalias_gfn(struct kvm *kvm, gfn_t gfn)
  1719. {
  1720. int i;
  1721. struct kvm_mem_alias *alias;
  1722. for (i = 0; i < kvm->arch.naliases; ++i) {
  1723. alias = &kvm->arch.aliases[i];
  1724. if (gfn >= alias->base_gfn
  1725. && gfn < alias->base_gfn + alias->npages)
  1726. return alias->target_gfn + gfn - alias->base_gfn;
  1727. }
  1728. return gfn;
  1729. }
  1730. /*
  1731. * Set a new alias region. Aliases map a portion of physical memory into
  1732. * another portion. This is useful for memory windows, for example the PC
  1733. * VGA region.
  1734. */
  1735. static int kvm_vm_ioctl_set_memory_alias(struct kvm *kvm,
  1736. struct kvm_memory_alias *alias)
  1737. {
  1738. int r, n;
  1739. struct kvm_mem_alias *p;
  1740. r = -EINVAL;
  1741. /* General sanity checks */
  1742. if (alias->memory_size & (PAGE_SIZE - 1))
  1743. goto out;
  1744. if (alias->guest_phys_addr & (PAGE_SIZE - 1))
  1745. goto out;
  1746. if (alias->slot >= KVM_ALIAS_SLOTS)
  1747. goto out;
  1748. if (alias->guest_phys_addr + alias->memory_size
  1749. < alias->guest_phys_addr)
  1750. goto out;
  1751. if (alias->target_phys_addr + alias->memory_size
  1752. < alias->target_phys_addr)
  1753. goto out;
  1754. down_write(&kvm->slots_lock);
  1755. spin_lock(&kvm->mmu_lock);
  1756. p = &kvm->arch.aliases[alias->slot];
  1757. p->base_gfn = alias->guest_phys_addr >> PAGE_SHIFT;
  1758. p->npages = alias->memory_size >> PAGE_SHIFT;
  1759. p->target_gfn = alias->target_phys_addr >> PAGE_SHIFT;
  1760. for (n = KVM_ALIAS_SLOTS; n > 0; --n)
  1761. if (kvm->arch.aliases[n - 1].npages)
  1762. break;
  1763. kvm->arch.naliases = n;
  1764. spin_unlock(&kvm->mmu_lock);
  1765. kvm_mmu_zap_all(kvm);
  1766. up_write(&kvm->slots_lock);
  1767. return 0;
  1768. out:
  1769. return r;
  1770. }
  1771. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1772. {
  1773. int r;
  1774. r = 0;
  1775. switch (chip->chip_id) {
  1776. case KVM_IRQCHIP_PIC_MASTER:
  1777. memcpy(&chip->chip.pic,
  1778. &pic_irqchip(kvm)->pics[0],
  1779. sizeof(struct kvm_pic_state));
  1780. break;
  1781. case KVM_IRQCHIP_PIC_SLAVE:
  1782. memcpy(&chip->chip.pic,
  1783. &pic_irqchip(kvm)->pics[1],
  1784. sizeof(struct kvm_pic_state));
  1785. break;
  1786. case KVM_IRQCHIP_IOAPIC:
  1787. memcpy(&chip->chip.ioapic,
  1788. ioapic_irqchip(kvm),
  1789. sizeof(struct kvm_ioapic_state));
  1790. break;
  1791. default:
  1792. r = -EINVAL;
  1793. break;
  1794. }
  1795. return r;
  1796. }
  1797. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1798. {
  1799. int r;
  1800. r = 0;
  1801. switch (chip->chip_id) {
  1802. case KVM_IRQCHIP_PIC_MASTER:
  1803. spin_lock(&pic_irqchip(kvm)->lock);
  1804. memcpy(&pic_irqchip(kvm)->pics[0],
  1805. &chip->chip.pic,
  1806. sizeof(struct kvm_pic_state));
  1807. spin_unlock(&pic_irqchip(kvm)->lock);
  1808. break;
  1809. case KVM_IRQCHIP_PIC_SLAVE:
  1810. spin_lock(&pic_irqchip(kvm)->lock);
  1811. memcpy(&pic_irqchip(kvm)->pics[1],
  1812. &chip->chip.pic,
  1813. sizeof(struct kvm_pic_state));
  1814. spin_unlock(&pic_irqchip(kvm)->lock);
  1815. break;
  1816. case KVM_IRQCHIP_IOAPIC:
  1817. mutex_lock(&kvm->irq_lock);
  1818. memcpy(ioapic_irqchip(kvm),
  1819. &chip->chip.ioapic,
  1820. sizeof(struct kvm_ioapic_state));
  1821. mutex_unlock(&kvm->irq_lock);
  1822. break;
  1823. default:
  1824. r = -EINVAL;
  1825. break;
  1826. }
  1827. kvm_pic_update_irq(pic_irqchip(kvm));
  1828. return r;
  1829. }
  1830. static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1831. {
  1832. int r = 0;
  1833. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  1834. memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
  1835. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  1836. return r;
  1837. }
  1838. static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1839. {
  1840. int r = 0;
  1841. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  1842. memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
  1843. kvm_pit_load_count(kvm, 0, ps->channels[0].count);
  1844. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  1845. return r;
  1846. }
  1847. static int kvm_vm_ioctl_reinject(struct kvm *kvm,
  1848. struct kvm_reinject_control *control)
  1849. {
  1850. if (!kvm->arch.vpit)
  1851. return -ENXIO;
  1852. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  1853. kvm->arch.vpit->pit_state.pit_timer.reinject = control->pit_reinject;
  1854. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  1855. return 0;
  1856. }
  1857. /*
  1858. * Get (and clear) the dirty memory log for a memory slot.
  1859. */
  1860. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  1861. struct kvm_dirty_log *log)
  1862. {
  1863. int r;
  1864. int n;
  1865. struct kvm_memory_slot *memslot;
  1866. int is_dirty = 0;
  1867. down_write(&kvm->slots_lock);
  1868. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1869. if (r)
  1870. goto out;
  1871. /* If nothing is dirty, don't bother messing with page tables. */
  1872. if (is_dirty) {
  1873. spin_lock(&kvm->mmu_lock);
  1874. kvm_mmu_slot_remove_write_access(kvm, log->slot);
  1875. spin_unlock(&kvm->mmu_lock);
  1876. kvm_flush_remote_tlbs(kvm);
  1877. memslot = &kvm->memslots[log->slot];
  1878. n = ALIGN(memslot->npages, BITS_PER_LONG) / 8;
  1879. memset(memslot->dirty_bitmap, 0, n);
  1880. }
  1881. r = 0;
  1882. out:
  1883. up_write(&kvm->slots_lock);
  1884. return r;
  1885. }
  1886. long kvm_arch_vm_ioctl(struct file *filp,
  1887. unsigned int ioctl, unsigned long arg)
  1888. {
  1889. struct kvm *kvm = filp->private_data;
  1890. void __user *argp = (void __user *)arg;
  1891. int r = -EINVAL;
  1892. /*
  1893. * This union makes it completely explicit to gcc-3.x
  1894. * that these two variables' stack usage should be
  1895. * combined, not added together.
  1896. */
  1897. union {
  1898. struct kvm_pit_state ps;
  1899. struct kvm_memory_alias alias;
  1900. struct kvm_pit_config pit_config;
  1901. } u;
  1902. switch (ioctl) {
  1903. case KVM_SET_TSS_ADDR:
  1904. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  1905. if (r < 0)
  1906. goto out;
  1907. break;
  1908. case KVM_SET_MEMORY_REGION: {
  1909. struct kvm_memory_region kvm_mem;
  1910. struct kvm_userspace_memory_region kvm_userspace_mem;
  1911. r = -EFAULT;
  1912. if (copy_from_user(&kvm_mem, argp, sizeof kvm_mem))
  1913. goto out;
  1914. kvm_userspace_mem.slot = kvm_mem.slot;
  1915. kvm_userspace_mem.flags = kvm_mem.flags;
  1916. kvm_userspace_mem.guest_phys_addr = kvm_mem.guest_phys_addr;
  1917. kvm_userspace_mem.memory_size = kvm_mem.memory_size;
  1918. r = kvm_vm_ioctl_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1919. if (r)
  1920. goto out;
  1921. break;
  1922. }
  1923. case KVM_SET_NR_MMU_PAGES:
  1924. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  1925. if (r)
  1926. goto out;
  1927. break;
  1928. case KVM_GET_NR_MMU_PAGES:
  1929. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  1930. break;
  1931. case KVM_SET_MEMORY_ALIAS:
  1932. r = -EFAULT;
  1933. if (copy_from_user(&u.alias, argp, sizeof(struct kvm_memory_alias)))
  1934. goto out;
  1935. r = kvm_vm_ioctl_set_memory_alias(kvm, &u.alias);
  1936. if (r)
  1937. goto out;
  1938. break;
  1939. case KVM_CREATE_IRQCHIP:
  1940. r = -ENOMEM;
  1941. kvm->arch.vpic = kvm_create_pic(kvm);
  1942. if (kvm->arch.vpic) {
  1943. r = kvm_ioapic_init(kvm);
  1944. if (r) {
  1945. kfree(kvm->arch.vpic);
  1946. kvm->arch.vpic = NULL;
  1947. goto out;
  1948. }
  1949. } else
  1950. goto out;
  1951. r = kvm_setup_default_irq_routing(kvm);
  1952. if (r) {
  1953. kfree(kvm->arch.vpic);
  1954. kfree(kvm->arch.vioapic);
  1955. goto out;
  1956. }
  1957. break;
  1958. case KVM_CREATE_PIT:
  1959. u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
  1960. goto create_pit;
  1961. case KVM_CREATE_PIT2:
  1962. r = -EFAULT;
  1963. if (copy_from_user(&u.pit_config, argp,
  1964. sizeof(struct kvm_pit_config)))
  1965. goto out;
  1966. create_pit:
  1967. down_write(&kvm->slots_lock);
  1968. r = -EEXIST;
  1969. if (kvm->arch.vpit)
  1970. goto create_pit_unlock;
  1971. r = -ENOMEM;
  1972. kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
  1973. if (kvm->arch.vpit)
  1974. r = 0;
  1975. create_pit_unlock:
  1976. up_write(&kvm->slots_lock);
  1977. break;
  1978. case KVM_IRQ_LINE_STATUS:
  1979. case KVM_IRQ_LINE: {
  1980. struct kvm_irq_level irq_event;
  1981. r = -EFAULT;
  1982. if (copy_from_user(&irq_event, argp, sizeof irq_event))
  1983. goto out;
  1984. if (irqchip_in_kernel(kvm)) {
  1985. __s32 status;
  1986. mutex_lock(&kvm->irq_lock);
  1987. status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
  1988. irq_event.irq, irq_event.level);
  1989. mutex_unlock(&kvm->irq_lock);
  1990. if (ioctl == KVM_IRQ_LINE_STATUS) {
  1991. irq_event.status = status;
  1992. if (copy_to_user(argp, &irq_event,
  1993. sizeof irq_event))
  1994. goto out;
  1995. }
  1996. r = 0;
  1997. }
  1998. break;
  1999. }
  2000. case KVM_GET_IRQCHIP: {
  2001. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  2002. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  2003. r = -ENOMEM;
  2004. if (!chip)
  2005. goto out;
  2006. r = -EFAULT;
  2007. if (copy_from_user(chip, argp, sizeof *chip))
  2008. goto get_irqchip_out;
  2009. r = -ENXIO;
  2010. if (!irqchip_in_kernel(kvm))
  2011. goto get_irqchip_out;
  2012. r = kvm_vm_ioctl_get_irqchip(kvm, chip);
  2013. if (r)
  2014. goto get_irqchip_out;
  2015. r = -EFAULT;
  2016. if (copy_to_user(argp, chip, sizeof *chip))
  2017. goto get_irqchip_out;
  2018. r = 0;
  2019. get_irqchip_out:
  2020. kfree(chip);
  2021. if (r)
  2022. goto out;
  2023. break;
  2024. }
  2025. case KVM_SET_IRQCHIP: {
  2026. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  2027. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  2028. r = -ENOMEM;
  2029. if (!chip)
  2030. goto out;
  2031. r = -EFAULT;
  2032. if (copy_from_user(chip, argp, sizeof *chip))
  2033. goto set_irqchip_out;
  2034. r = -ENXIO;
  2035. if (!irqchip_in_kernel(kvm))
  2036. goto set_irqchip_out;
  2037. r = kvm_vm_ioctl_set_irqchip(kvm, chip);
  2038. if (r)
  2039. goto set_irqchip_out;
  2040. r = 0;
  2041. set_irqchip_out:
  2042. kfree(chip);
  2043. if (r)
  2044. goto out;
  2045. break;
  2046. }
  2047. case KVM_GET_PIT: {
  2048. r = -EFAULT;
  2049. if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
  2050. goto out;
  2051. r = -ENXIO;
  2052. if (!kvm->arch.vpit)
  2053. goto out;
  2054. r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
  2055. if (r)
  2056. goto out;
  2057. r = -EFAULT;
  2058. if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
  2059. goto out;
  2060. r = 0;
  2061. break;
  2062. }
  2063. case KVM_SET_PIT: {
  2064. r = -EFAULT;
  2065. if (copy_from_user(&u.ps, argp, sizeof u.ps))
  2066. goto out;
  2067. r = -ENXIO;
  2068. if (!kvm->arch.vpit)
  2069. goto out;
  2070. r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
  2071. if (r)
  2072. goto out;
  2073. r = 0;
  2074. break;
  2075. }
  2076. case KVM_REINJECT_CONTROL: {
  2077. struct kvm_reinject_control control;
  2078. r = -EFAULT;
  2079. if (copy_from_user(&control, argp, sizeof(control)))
  2080. goto out;
  2081. r = kvm_vm_ioctl_reinject(kvm, &control);
  2082. if (r)
  2083. goto out;
  2084. r = 0;
  2085. break;
  2086. }
  2087. default:
  2088. ;
  2089. }
  2090. out:
  2091. return r;
  2092. }
  2093. static void kvm_init_msr_list(void)
  2094. {
  2095. u32 dummy[2];
  2096. unsigned i, j;
  2097. for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
  2098. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  2099. continue;
  2100. if (j < i)
  2101. msrs_to_save[j] = msrs_to_save[i];
  2102. j++;
  2103. }
  2104. num_msrs_to_save = j;
  2105. }
  2106. static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
  2107. const void *v)
  2108. {
  2109. if (vcpu->arch.apic &&
  2110. !kvm_iodevice_write(&vcpu->arch.apic->dev, addr, len, v))
  2111. return 0;
  2112. return kvm_io_bus_write(&vcpu->kvm->mmio_bus, addr, len, v);
  2113. }
  2114. static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
  2115. {
  2116. if (vcpu->arch.apic &&
  2117. !kvm_iodevice_read(&vcpu->arch.apic->dev, addr, len, v))
  2118. return 0;
  2119. return kvm_io_bus_read(&vcpu->kvm->mmio_bus, addr, len, v);
  2120. }
  2121. static int kvm_read_guest_virt(gva_t addr, void *val, unsigned int bytes,
  2122. struct kvm_vcpu *vcpu)
  2123. {
  2124. void *data = val;
  2125. int r = X86EMUL_CONTINUE;
  2126. while (bytes) {
  2127. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2128. unsigned offset = addr & (PAGE_SIZE-1);
  2129. unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
  2130. int ret;
  2131. if (gpa == UNMAPPED_GVA) {
  2132. r = X86EMUL_PROPAGATE_FAULT;
  2133. goto out;
  2134. }
  2135. ret = kvm_read_guest(vcpu->kvm, gpa, data, toread);
  2136. if (ret < 0) {
  2137. r = X86EMUL_UNHANDLEABLE;
  2138. goto out;
  2139. }
  2140. bytes -= toread;
  2141. data += toread;
  2142. addr += toread;
  2143. }
  2144. out:
  2145. return r;
  2146. }
  2147. static int kvm_write_guest_virt(gva_t addr, void *val, unsigned int bytes,
  2148. struct kvm_vcpu *vcpu)
  2149. {
  2150. void *data = val;
  2151. int r = X86EMUL_CONTINUE;
  2152. while (bytes) {
  2153. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2154. unsigned offset = addr & (PAGE_SIZE-1);
  2155. unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
  2156. int ret;
  2157. if (gpa == UNMAPPED_GVA) {
  2158. r = X86EMUL_PROPAGATE_FAULT;
  2159. goto out;
  2160. }
  2161. ret = kvm_write_guest(vcpu->kvm, gpa, data, towrite);
  2162. if (ret < 0) {
  2163. r = X86EMUL_UNHANDLEABLE;
  2164. goto out;
  2165. }
  2166. bytes -= towrite;
  2167. data += towrite;
  2168. addr += towrite;
  2169. }
  2170. out:
  2171. return r;
  2172. }
  2173. static int emulator_read_emulated(unsigned long addr,
  2174. void *val,
  2175. unsigned int bytes,
  2176. struct kvm_vcpu *vcpu)
  2177. {
  2178. gpa_t gpa;
  2179. if (vcpu->mmio_read_completed) {
  2180. memcpy(val, vcpu->mmio_data, bytes);
  2181. trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
  2182. vcpu->mmio_phys_addr, *(u64 *)val);
  2183. vcpu->mmio_read_completed = 0;
  2184. return X86EMUL_CONTINUE;
  2185. }
  2186. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2187. /* For APIC access vmexit */
  2188. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2189. goto mmio;
  2190. if (kvm_read_guest_virt(addr, val, bytes, vcpu)
  2191. == X86EMUL_CONTINUE)
  2192. return X86EMUL_CONTINUE;
  2193. if (gpa == UNMAPPED_GVA)
  2194. return X86EMUL_PROPAGATE_FAULT;
  2195. mmio:
  2196. /*
  2197. * Is this MMIO handled locally?
  2198. */
  2199. if (!vcpu_mmio_read(vcpu, gpa, bytes, val)) {
  2200. trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes, gpa, *(u64 *)val);
  2201. return X86EMUL_CONTINUE;
  2202. }
  2203. trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
  2204. vcpu->mmio_needed = 1;
  2205. vcpu->mmio_phys_addr = gpa;
  2206. vcpu->mmio_size = bytes;
  2207. vcpu->mmio_is_write = 0;
  2208. return X86EMUL_UNHANDLEABLE;
  2209. }
  2210. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  2211. const void *val, int bytes)
  2212. {
  2213. int ret;
  2214. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  2215. if (ret < 0)
  2216. return 0;
  2217. kvm_mmu_pte_write(vcpu, gpa, val, bytes, 1);
  2218. return 1;
  2219. }
  2220. static int emulator_write_emulated_onepage(unsigned long addr,
  2221. const void *val,
  2222. unsigned int bytes,
  2223. struct kvm_vcpu *vcpu)
  2224. {
  2225. gpa_t gpa;
  2226. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2227. if (gpa == UNMAPPED_GVA) {
  2228. kvm_inject_page_fault(vcpu, addr, 2);
  2229. return X86EMUL_PROPAGATE_FAULT;
  2230. }
  2231. /* For APIC access vmexit */
  2232. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2233. goto mmio;
  2234. if (emulator_write_phys(vcpu, gpa, val, bytes))
  2235. return X86EMUL_CONTINUE;
  2236. mmio:
  2237. trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
  2238. /*
  2239. * Is this MMIO handled locally?
  2240. */
  2241. if (!vcpu_mmio_write(vcpu, gpa, bytes, val))
  2242. return X86EMUL_CONTINUE;
  2243. vcpu->mmio_needed = 1;
  2244. vcpu->mmio_phys_addr = gpa;
  2245. vcpu->mmio_size = bytes;
  2246. vcpu->mmio_is_write = 1;
  2247. memcpy(vcpu->mmio_data, val, bytes);
  2248. return X86EMUL_CONTINUE;
  2249. }
  2250. int emulator_write_emulated(unsigned long addr,
  2251. const void *val,
  2252. unsigned int bytes,
  2253. struct kvm_vcpu *vcpu)
  2254. {
  2255. /* Crossing a page boundary? */
  2256. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  2257. int rc, now;
  2258. now = -addr & ~PAGE_MASK;
  2259. rc = emulator_write_emulated_onepage(addr, val, now, vcpu);
  2260. if (rc != X86EMUL_CONTINUE)
  2261. return rc;
  2262. addr += now;
  2263. val += now;
  2264. bytes -= now;
  2265. }
  2266. return emulator_write_emulated_onepage(addr, val, bytes, vcpu);
  2267. }
  2268. EXPORT_SYMBOL_GPL(emulator_write_emulated);
  2269. static int emulator_cmpxchg_emulated(unsigned long addr,
  2270. const void *old,
  2271. const void *new,
  2272. unsigned int bytes,
  2273. struct kvm_vcpu *vcpu)
  2274. {
  2275. static int reported;
  2276. if (!reported) {
  2277. reported = 1;
  2278. printk(KERN_WARNING "kvm: emulating exchange as write\n");
  2279. }
  2280. #ifndef CONFIG_X86_64
  2281. /* guests cmpxchg8b have to be emulated atomically */
  2282. if (bytes == 8) {
  2283. gpa_t gpa;
  2284. struct page *page;
  2285. char *kaddr;
  2286. u64 val;
  2287. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2288. if (gpa == UNMAPPED_GVA ||
  2289. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2290. goto emul_write;
  2291. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  2292. goto emul_write;
  2293. val = *(u64 *)new;
  2294. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  2295. kaddr = kmap_atomic(page, KM_USER0);
  2296. set_64bit((u64 *)(kaddr + offset_in_page(gpa)), val);
  2297. kunmap_atomic(kaddr, KM_USER0);
  2298. kvm_release_page_dirty(page);
  2299. }
  2300. emul_write:
  2301. #endif
  2302. return emulator_write_emulated(addr, new, bytes, vcpu);
  2303. }
  2304. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  2305. {
  2306. return kvm_x86_ops->get_segment_base(vcpu, seg);
  2307. }
  2308. int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  2309. {
  2310. kvm_mmu_invlpg(vcpu, address);
  2311. return X86EMUL_CONTINUE;
  2312. }
  2313. int emulate_clts(struct kvm_vcpu *vcpu)
  2314. {
  2315. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 & ~X86_CR0_TS);
  2316. return X86EMUL_CONTINUE;
  2317. }
  2318. int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
  2319. {
  2320. struct kvm_vcpu *vcpu = ctxt->vcpu;
  2321. switch (dr) {
  2322. case 0 ... 3:
  2323. *dest = kvm_x86_ops->get_dr(vcpu, dr);
  2324. return X86EMUL_CONTINUE;
  2325. default:
  2326. pr_unimpl(vcpu, "%s: unexpected dr %u\n", __func__, dr);
  2327. return X86EMUL_UNHANDLEABLE;
  2328. }
  2329. }
  2330. int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
  2331. {
  2332. unsigned long mask = (ctxt->mode == X86EMUL_MODE_PROT64) ? ~0ULL : ~0U;
  2333. int exception;
  2334. kvm_x86_ops->set_dr(ctxt->vcpu, dr, value & mask, &exception);
  2335. if (exception) {
  2336. /* FIXME: better handling */
  2337. return X86EMUL_UNHANDLEABLE;
  2338. }
  2339. return X86EMUL_CONTINUE;
  2340. }
  2341. void kvm_report_emulation_failure(struct kvm_vcpu *vcpu, const char *context)
  2342. {
  2343. u8 opcodes[4];
  2344. unsigned long rip = kvm_rip_read(vcpu);
  2345. unsigned long rip_linear;
  2346. if (!printk_ratelimit())
  2347. return;
  2348. rip_linear = rip + get_segment_base(vcpu, VCPU_SREG_CS);
  2349. kvm_read_guest_virt(rip_linear, (void *)opcodes, 4, vcpu);
  2350. printk(KERN_ERR "emulation failed (%s) rip %lx %02x %02x %02x %02x\n",
  2351. context, rip, opcodes[0], opcodes[1], opcodes[2], opcodes[3]);
  2352. }
  2353. EXPORT_SYMBOL_GPL(kvm_report_emulation_failure);
  2354. static struct x86_emulate_ops emulate_ops = {
  2355. .read_std = kvm_read_guest_virt,
  2356. .read_emulated = emulator_read_emulated,
  2357. .write_emulated = emulator_write_emulated,
  2358. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  2359. };
  2360. static void cache_all_regs(struct kvm_vcpu *vcpu)
  2361. {
  2362. kvm_register_read(vcpu, VCPU_REGS_RAX);
  2363. kvm_register_read(vcpu, VCPU_REGS_RSP);
  2364. kvm_register_read(vcpu, VCPU_REGS_RIP);
  2365. vcpu->arch.regs_dirty = ~0;
  2366. }
  2367. int emulate_instruction(struct kvm_vcpu *vcpu,
  2368. struct kvm_run *run,
  2369. unsigned long cr2,
  2370. u16 error_code,
  2371. int emulation_type)
  2372. {
  2373. int r, shadow_mask;
  2374. struct decode_cache *c;
  2375. kvm_clear_exception_queue(vcpu);
  2376. vcpu->arch.mmio_fault_cr2 = cr2;
  2377. /*
  2378. * TODO: fix x86_emulate.c to use guest_read/write_register
  2379. * instead of direct ->regs accesses, can save hundred cycles
  2380. * on Intel for instructions that don't read/change RSP, for
  2381. * for example.
  2382. */
  2383. cache_all_regs(vcpu);
  2384. vcpu->mmio_is_write = 0;
  2385. vcpu->arch.pio.string = 0;
  2386. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  2387. int cs_db, cs_l;
  2388. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  2389. vcpu->arch.emulate_ctxt.vcpu = vcpu;
  2390. vcpu->arch.emulate_ctxt.eflags = kvm_x86_ops->get_rflags(vcpu);
  2391. vcpu->arch.emulate_ctxt.mode =
  2392. (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
  2393. ? X86EMUL_MODE_REAL : cs_l
  2394. ? X86EMUL_MODE_PROT64 : cs_db
  2395. ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  2396. r = x86_decode_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2397. /* Only allow emulation of specific instructions on #UD
  2398. * (namely VMMCALL, sysenter, sysexit, syscall)*/
  2399. c = &vcpu->arch.emulate_ctxt.decode;
  2400. if (emulation_type & EMULTYPE_TRAP_UD) {
  2401. if (!c->twobyte)
  2402. return EMULATE_FAIL;
  2403. switch (c->b) {
  2404. case 0x01: /* VMMCALL */
  2405. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2406. return EMULATE_FAIL;
  2407. break;
  2408. case 0x34: /* sysenter */
  2409. case 0x35: /* sysexit */
  2410. if (c->modrm_mod != 0 || c->modrm_rm != 0)
  2411. return EMULATE_FAIL;
  2412. break;
  2413. case 0x05: /* syscall */
  2414. if (c->modrm_mod != 0 || c->modrm_rm != 0)
  2415. return EMULATE_FAIL;
  2416. break;
  2417. default:
  2418. return EMULATE_FAIL;
  2419. }
  2420. if (!(c->modrm_reg == 0 || c->modrm_reg == 3))
  2421. return EMULATE_FAIL;
  2422. }
  2423. ++vcpu->stat.insn_emulation;
  2424. if (r) {
  2425. ++vcpu->stat.insn_emulation_fail;
  2426. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2427. return EMULATE_DONE;
  2428. return EMULATE_FAIL;
  2429. }
  2430. }
  2431. if (emulation_type & EMULTYPE_SKIP) {
  2432. kvm_rip_write(vcpu, vcpu->arch.emulate_ctxt.decode.eip);
  2433. return EMULATE_DONE;
  2434. }
  2435. r = x86_emulate_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2436. shadow_mask = vcpu->arch.emulate_ctxt.interruptibility;
  2437. if (r == 0)
  2438. kvm_x86_ops->set_interrupt_shadow(vcpu, shadow_mask);
  2439. if (vcpu->arch.pio.string)
  2440. return EMULATE_DO_MMIO;
  2441. if ((r || vcpu->mmio_is_write) && run) {
  2442. run->exit_reason = KVM_EXIT_MMIO;
  2443. run->mmio.phys_addr = vcpu->mmio_phys_addr;
  2444. memcpy(run->mmio.data, vcpu->mmio_data, 8);
  2445. run->mmio.len = vcpu->mmio_size;
  2446. run->mmio.is_write = vcpu->mmio_is_write;
  2447. }
  2448. if (r) {
  2449. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2450. return EMULATE_DONE;
  2451. if (!vcpu->mmio_needed) {
  2452. kvm_report_emulation_failure(vcpu, "mmio");
  2453. return EMULATE_FAIL;
  2454. }
  2455. return EMULATE_DO_MMIO;
  2456. }
  2457. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  2458. if (vcpu->mmio_is_write) {
  2459. vcpu->mmio_needed = 0;
  2460. return EMULATE_DO_MMIO;
  2461. }
  2462. return EMULATE_DONE;
  2463. }
  2464. EXPORT_SYMBOL_GPL(emulate_instruction);
  2465. static int pio_copy_data(struct kvm_vcpu *vcpu)
  2466. {
  2467. void *p = vcpu->arch.pio_data;
  2468. gva_t q = vcpu->arch.pio.guest_gva;
  2469. unsigned bytes;
  2470. int ret;
  2471. bytes = vcpu->arch.pio.size * vcpu->arch.pio.cur_count;
  2472. if (vcpu->arch.pio.in)
  2473. ret = kvm_write_guest_virt(q, p, bytes, vcpu);
  2474. else
  2475. ret = kvm_read_guest_virt(q, p, bytes, vcpu);
  2476. return ret;
  2477. }
  2478. int complete_pio(struct kvm_vcpu *vcpu)
  2479. {
  2480. struct kvm_pio_request *io = &vcpu->arch.pio;
  2481. long delta;
  2482. int r;
  2483. unsigned long val;
  2484. if (!io->string) {
  2485. if (io->in) {
  2486. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2487. memcpy(&val, vcpu->arch.pio_data, io->size);
  2488. kvm_register_write(vcpu, VCPU_REGS_RAX, val);
  2489. }
  2490. } else {
  2491. if (io->in) {
  2492. r = pio_copy_data(vcpu);
  2493. if (r)
  2494. return r;
  2495. }
  2496. delta = 1;
  2497. if (io->rep) {
  2498. delta *= io->cur_count;
  2499. /*
  2500. * The size of the register should really depend on
  2501. * current address size.
  2502. */
  2503. val = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2504. val -= delta;
  2505. kvm_register_write(vcpu, VCPU_REGS_RCX, val);
  2506. }
  2507. if (io->down)
  2508. delta = -delta;
  2509. delta *= io->size;
  2510. if (io->in) {
  2511. val = kvm_register_read(vcpu, VCPU_REGS_RDI);
  2512. val += delta;
  2513. kvm_register_write(vcpu, VCPU_REGS_RDI, val);
  2514. } else {
  2515. val = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2516. val += delta;
  2517. kvm_register_write(vcpu, VCPU_REGS_RSI, val);
  2518. }
  2519. }
  2520. io->count -= io->cur_count;
  2521. io->cur_count = 0;
  2522. return 0;
  2523. }
  2524. static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
  2525. {
  2526. /* TODO: String I/O for in kernel device */
  2527. int r;
  2528. if (vcpu->arch.pio.in)
  2529. r = kvm_io_bus_read(&vcpu->kvm->pio_bus, vcpu->arch.pio.port,
  2530. vcpu->arch.pio.size, pd);
  2531. else
  2532. r = kvm_io_bus_write(&vcpu->kvm->pio_bus, vcpu->arch.pio.port,
  2533. vcpu->arch.pio.size, pd);
  2534. return r;
  2535. }
  2536. static int pio_string_write(struct kvm_vcpu *vcpu)
  2537. {
  2538. struct kvm_pio_request *io = &vcpu->arch.pio;
  2539. void *pd = vcpu->arch.pio_data;
  2540. int i, r = 0;
  2541. for (i = 0; i < io->cur_count; i++) {
  2542. if (kvm_io_bus_write(&vcpu->kvm->pio_bus,
  2543. io->port, io->size, pd)) {
  2544. r = -EOPNOTSUPP;
  2545. break;
  2546. }
  2547. pd += io->size;
  2548. }
  2549. return r;
  2550. }
  2551. int kvm_emulate_pio(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2552. int size, unsigned port)
  2553. {
  2554. unsigned long val;
  2555. vcpu->run->exit_reason = KVM_EXIT_IO;
  2556. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2557. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2558. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2559. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = 1;
  2560. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2561. vcpu->arch.pio.in = in;
  2562. vcpu->arch.pio.string = 0;
  2563. vcpu->arch.pio.down = 0;
  2564. vcpu->arch.pio.rep = 0;
  2565. trace_kvm_pio(vcpu->run->io.direction == KVM_EXIT_IO_OUT, port,
  2566. size, 1);
  2567. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2568. memcpy(vcpu->arch.pio_data, &val, 4);
  2569. if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
  2570. complete_pio(vcpu);
  2571. return 1;
  2572. }
  2573. return 0;
  2574. }
  2575. EXPORT_SYMBOL_GPL(kvm_emulate_pio);
  2576. int kvm_emulate_pio_string(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2577. int size, unsigned long count, int down,
  2578. gva_t address, int rep, unsigned port)
  2579. {
  2580. unsigned now, in_page;
  2581. int ret = 0;
  2582. vcpu->run->exit_reason = KVM_EXIT_IO;
  2583. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2584. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2585. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2586. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = count;
  2587. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2588. vcpu->arch.pio.in = in;
  2589. vcpu->arch.pio.string = 1;
  2590. vcpu->arch.pio.down = down;
  2591. vcpu->arch.pio.rep = rep;
  2592. trace_kvm_pio(vcpu->run->io.direction == KVM_EXIT_IO_OUT, port,
  2593. size, count);
  2594. if (!count) {
  2595. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2596. return 1;
  2597. }
  2598. if (!down)
  2599. in_page = PAGE_SIZE - offset_in_page(address);
  2600. else
  2601. in_page = offset_in_page(address) + size;
  2602. now = min(count, (unsigned long)in_page / size);
  2603. if (!now)
  2604. now = 1;
  2605. if (down) {
  2606. /*
  2607. * String I/O in reverse. Yuck. Kill the guest, fix later.
  2608. */
  2609. pr_unimpl(vcpu, "guest string pio down\n");
  2610. kvm_inject_gp(vcpu, 0);
  2611. return 1;
  2612. }
  2613. vcpu->run->io.count = now;
  2614. vcpu->arch.pio.cur_count = now;
  2615. if (vcpu->arch.pio.cur_count == vcpu->arch.pio.count)
  2616. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2617. vcpu->arch.pio.guest_gva = address;
  2618. if (!vcpu->arch.pio.in) {
  2619. /* string PIO write */
  2620. ret = pio_copy_data(vcpu);
  2621. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2622. kvm_inject_gp(vcpu, 0);
  2623. return 1;
  2624. }
  2625. if (ret == 0 && !pio_string_write(vcpu)) {
  2626. complete_pio(vcpu);
  2627. if (vcpu->arch.pio.count == 0)
  2628. ret = 1;
  2629. }
  2630. }
  2631. /* no string PIO read support yet */
  2632. return ret;
  2633. }
  2634. EXPORT_SYMBOL_GPL(kvm_emulate_pio_string);
  2635. static void bounce_off(void *info)
  2636. {
  2637. /* nothing */
  2638. }
  2639. static unsigned int ref_freq;
  2640. static unsigned long tsc_khz_ref;
  2641. static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
  2642. void *data)
  2643. {
  2644. struct cpufreq_freqs *freq = data;
  2645. struct kvm *kvm;
  2646. struct kvm_vcpu *vcpu;
  2647. int i, send_ipi = 0;
  2648. if (!ref_freq)
  2649. ref_freq = freq->old;
  2650. if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
  2651. return 0;
  2652. if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
  2653. return 0;
  2654. per_cpu(cpu_tsc_khz, freq->cpu) = cpufreq_scale(tsc_khz_ref, ref_freq, freq->new);
  2655. spin_lock(&kvm_lock);
  2656. list_for_each_entry(kvm, &vm_list, vm_list) {
  2657. kvm_for_each_vcpu(i, vcpu, kvm) {
  2658. if (vcpu->cpu != freq->cpu)
  2659. continue;
  2660. if (!kvm_request_guest_time_update(vcpu))
  2661. continue;
  2662. if (vcpu->cpu != smp_processor_id())
  2663. send_ipi++;
  2664. }
  2665. }
  2666. spin_unlock(&kvm_lock);
  2667. if (freq->old < freq->new && send_ipi) {
  2668. /*
  2669. * We upscale the frequency. Must make the guest
  2670. * doesn't see old kvmclock values while running with
  2671. * the new frequency, otherwise we risk the guest sees
  2672. * time go backwards.
  2673. *
  2674. * In case we update the frequency for another cpu
  2675. * (which might be in guest context) send an interrupt
  2676. * to kick the cpu out of guest context. Next time
  2677. * guest context is entered kvmclock will be updated,
  2678. * so the guest will not see stale values.
  2679. */
  2680. smp_call_function_single(freq->cpu, bounce_off, NULL, 1);
  2681. }
  2682. return 0;
  2683. }
  2684. static struct notifier_block kvmclock_cpufreq_notifier_block = {
  2685. .notifier_call = kvmclock_cpufreq_notifier
  2686. };
  2687. int kvm_arch_init(void *opaque)
  2688. {
  2689. int r, cpu;
  2690. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  2691. if (kvm_x86_ops) {
  2692. printk(KERN_ERR "kvm: already loaded the other module\n");
  2693. r = -EEXIST;
  2694. goto out;
  2695. }
  2696. if (!ops->cpu_has_kvm_support()) {
  2697. printk(KERN_ERR "kvm: no hardware support\n");
  2698. r = -EOPNOTSUPP;
  2699. goto out;
  2700. }
  2701. if (ops->disabled_by_bios()) {
  2702. printk(KERN_ERR "kvm: disabled by bios\n");
  2703. r = -EOPNOTSUPP;
  2704. goto out;
  2705. }
  2706. r = kvm_mmu_module_init();
  2707. if (r)
  2708. goto out;
  2709. kvm_init_msr_list();
  2710. kvm_x86_ops = ops;
  2711. kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
  2712. kvm_mmu_set_base_ptes(PT_PRESENT_MASK);
  2713. kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
  2714. PT_DIRTY_MASK, PT64_NX_MASK, 0);
  2715. for_each_possible_cpu(cpu)
  2716. per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
  2717. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
  2718. tsc_khz_ref = tsc_khz;
  2719. cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
  2720. CPUFREQ_TRANSITION_NOTIFIER);
  2721. }
  2722. return 0;
  2723. out:
  2724. return r;
  2725. }
  2726. void kvm_arch_exit(void)
  2727. {
  2728. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  2729. cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
  2730. CPUFREQ_TRANSITION_NOTIFIER);
  2731. kvm_x86_ops = NULL;
  2732. kvm_mmu_module_exit();
  2733. }
  2734. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  2735. {
  2736. ++vcpu->stat.halt_exits;
  2737. if (irqchip_in_kernel(vcpu->kvm)) {
  2738. vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
  2739. return 1;
  2740. } else {
  2741. vcpu->run->exit_reason = KVM_EXIT_HLT;
  2742. return 0;
  2743. }
  2744. }
  2745. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  2746. static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
  2747. unsigned long a1)
  2748. {
  2749. if (is_long_mode(vcpu))
  2750. return a0;
  2751. else
  2752. return a0 | ((gpa_t)a1 << 32);
  2753. }
  2754. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  2755. {
  2756. unsigned long nr, a0, a1, a2, a3, ret;
  2757. int r = 1;
  2758. nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2759. a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
  2760. a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2761. a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
  2762. a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2763. trace_kvm_hypercall(nr, a0, a1, a2, a3);
  2764. if (!is_long_mode(vcpu)) {
  2765. nr &= 0xFFFFFFFF;
  2766. a0 &= 0xFFFFFFFF;
  2767. a1 &= 0xFFFFFFFF;
  2768. a2 &= 0xFFFFFFFF;
  2769. a3 &= 0xFFFFFFFF;
  2770. }
  2771. switch (nr) {
  2772. case KVM_HC_VAPIC_POLL_IRQ:
  2773. ret = 0;
  2774. break;
  2775. case KVM_HC_MMU_OP:
  2776. r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
  2777. break;
  2778. default:
  2779. ret = -KVM_ENOSYS;
  2780. break;
  2781. }
  2782. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  2783. ++vcpu->stat.hypercalls;
  2784. return r;
  2785. }
  2786. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  2787. int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
  2788. {
  2789. char instruction[3];
  2790. int ret = 0;
  2791. unsigned long rip = kvm_rip_read(vcpu);
  2792. /*
  2793. * Blow out the MMU to ensure that no other VCPU has an active mapping
  2794. * to ensure that the updated hypercall appears atomically across all
  2795. * VCPUs.
  2796. */
  2797. kvm_mmu_zap_all(vcpu->kvm);
  2798. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  2799. if (emulator_write_emulated(rip, instruction, 3, vcpu)
  2800. != X86EMUL_CONTINUE)
  2801. ret = -EFAULT;
  2802. return ret;
  2803. }
  2804. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  2805. {
  2806. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  2807. }
  2808. void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2809. {
  2810. struct descriptor_table dt = { limit, base };
  2811. kvm_x86_ops->set_gdt(vcpu, &dt);
  2812. }
  2813. void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2814. {
  2815. struct descriptor_table dt = { limit, base };
  2816. kvm_x86_ops->set_idt(vcpu, &dt);
  2817. }
  2818. void realmode_lmsw(struct kvm_vcpu *vcpu, unsigned long msw,
  2819. unsigned long *rflags)
  2820. {
  2821. kvm_lmsw(vcpu, msw);
  2822. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2823. }
  2824. unsigned long realmode_get_cr(struct kvm_vcpu *vcpu, int cr)
  2825. {
  2826. unsigned long value;
  2827. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2828. switch (cr) {
  2829. case 0:
  2830. value = vcpu->arch.cr0;
  2831. break;
  2832. case 2:
  2833. value = vcpu->arch.cr2;
  2834. break;
  2835. case 3:
  2836. value = vcpu->arch.cr3;
  2837. break;
  2838. case 4:
  2839. value = vcpu->arch.cr4;
  2840. break;
  2841. case 8:
  2842. value = kvm_get_cr8(vcpu);
  2843. break;
  2844. default:
  2845. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2846. return 0;
  2847. }
  2848. return value;
  2849. }
  2850. void realmode_set_cr(struct kvm_vcpu *vcpu, int cr, unsigned long val,
  2851. unsigned long *rflags)
  2852. {
  2853. switch (cr) {
  2854. case 0:
  2855. kvm_set_cr0(vcpu, mk_cr_64(vcpu->arch.cr0, val));
  2856. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2857. break;
  2858. case 2:
  2859. vcpu->arch.cr2 = val;
  2860. break;
  2861. case 3:
  2862. kvm_set_cr3(vcpu, val);
  2863. break;
  2864. case 4:
  2865. kvm_set_cr4(vcpu, mk_cr_64(vcpu->arch.cr4, val));
  2866. break;
  2867. case 8:
  2868. kvm_set_cr8(vcpu, val & 0xfUL);
  2869. break;
  2870. default:
  2871. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2872. }
  2873. }
  2874. static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
  2875. {
  2876. struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
  2877. int j, nent = vcpu->arch.cpuid_nent;
  2878. e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
  2879. /* when no next entry is found, the current entry[i] is reselected */
  2880. for (j = i + 1; ; j = (j + 1) % nent) {
  2881. struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
  2882. if (ej->function == e->function) {
  2883. ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  2884. return j;
  2885. }
  2886. }
  2887. return 0; /* silence gcc, even though control never reaches here */
  2888. }
  2889. /* find an entry with matching function, matching index (if needed), and that
  2890. * should be read next (if it's stateful) */
  2891. static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
  2892. u32 function, u32 index)
  2893. {
  2894. if (e->function != function)
  2895. return 0;
  2896. if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
  2897. return 0;
  2898. if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
  2899. !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
  2900. return 0;
  2901. return 1;
  2902. }
  2903. struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
  2904. u32 function, u32 index)
  2905. {
  2906. int i;
  2907. struct kvm_cpuid_entry2 *best = NULL;
  2908. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  2909. struct kvm_cpuid_entry2 *e;
  2910. e = &vcpu->arch.cpuid_entries[i];
  2911. if (is_matching_cpuid_entry(e, function, index)) {
  2912. if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
  2913. move_to_next_stateful_cpuid_entry(vcpu, i);
  2914. best = e;
  2915. break;
  2916. }
  2917. /*
  2918. * Both basic or both extended?
  2919. */
  2920. if (((e->function ^ function) & 0x80000000) == 0)
  2921. if (!best || e->function > best->function)
  2922. best = e;
  2923. }
  2924. return best;
  2925. }
  2926. int cpuid_maxphyaddr(struct kvm_vcpu *vcpu)
  2927. {
  2928. struct kvm_cpuid_entry2 *best;
  2929. best = kvm_find_cpuid_entry(vcpu, 0x80000008, 0);
  2930. if (best)
  2931. return best->eax & 0xff;
  2932. return 36;
  2933. }
  2934. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
  2935. {
  2936. u32 function, index;
  2937. struct kvm_cpuid_entry2 *best;
  2938. function = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2939. index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2940. kvm_register_write(vcpu, VCPU_REGS_RAX, 0);
  2941. kvm_register_write(vcpu, VCPU_REGS_RBX, 0);
  2942. kvm_register_write(vcpu, VCPU_REGS_RCX, 0);
  2943. kvm_register_write(vcpu, VCPU_REGS_RDX, 0);
  2944. best = kvm_find_cpuid_entry(vcpu, function, index);
  2945. if (best) {
  2946. kvm_register_write(vcpu, VCPU_REGS_RAX, best->eax);
  2947. kvm_register_write(vcpu, VCPU_REGS_RBX, best->ebx);
  2948. kvm_register_write(vcpu, VCPU_REGS_RCX, best->ecx);
  2949. kvm_register_write(vcpu, VCPU_REGS_RDX, best->edx);
  2950. }
  2951. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2952. trace_kvm_cpuid(function,
  2953. kvm_register_read(vcpu, VCPU_REGS_RAX),
  2954. kvm_register_read(vcpu, VCPU_REGS_RBX),
  2955. kvm_register_read(vcpu, VCPU_REGS_RCX),
  2956. kvm_register_read(vcpu, VCPU_REGS_RDX));
  2957. }
  2958. EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
  2959. /*
  2960. * Check if userspace requested an interrupt window, and that the
  2961. * interrupt window is open.
  2962. *
  2963. * No need to exit to userspace if we already have an interrupt queued.
  2964. */
  2965. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  2966. struct kvm_run *kvm_run)
  2967. {
  2968. return (!irqchip_in_kernel(vcpu->kvm) && !kvm_cpu_has_interrupt(vcpu) &&
  2969. kvm_run->request_interrupt_window &&
  2970. kvm_arch_interrupt_allowed(vcpu));
  2971. }
  2972. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  2973. struct kvm_run *kvm_run)
  2974. {
  2975. kvm_run->if_flag = (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  2976. kvm_run->cr8 = kvm_get_cr8(vcpu);
  2977. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  2978. if (irqchip_in_kernel(vcpu->kvm))
  2979. kvm_run->ready_for_interrupt_injection = 1;
  2980. else
  2981. kvm_run->ready_for_interrupt_injection =
  2982. kvm_arch_interrupt_allowed(vcpu) &&
  2983. !kvm_cpu_has_interrupt(vcpu) &&
  2984. !kvm_event_needs_reinjection(vcpu);
  2985. }
  2986. static void vapic_enter(struct kvm_vcpu *vcpu)
  2987. {
  2988. struct kvm_lapic *apic = vcpu->arch.apic;
  2989. struct page *page;
  2990. if (!apic || !apic->vapic_addr)
  2991. return;
  2992. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2993. vcpu->arch.apic->vapic_page = page;
  2994. }
  2995. static void vapic_exit(struct kvm_vcpu *vcpu)
  2996. {
  2997. struct kvm_lapic *apic = vcpu->arch.apic;
  2998. if (!apic || !apic->vapic_addr)
  2999. return;
  3000. down_read(&vcpu->kvm->slots_lock);
  3001. kvm_release_page_dirty(apic->vapic_page);
  3002. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  3003. up_read(&vcpu->kvm->slots_lock);
  3004. }
  3005. static void update_cr8_intercept(struct kvm_vcpu *vcpu)
  3006. {
  3007. int max_irr, tpr;
  3008. if (!kvm_x86_ops->update_cr8_intercept)
  3009. return;
  3010. if (!vcpu->arch.apic->vapic_addr)
  3011. max_irr = kvm_lapic_find_highest_irr(vcpu);
  3012. else
  3013. max_irr = -1;
  3014. if (max_irr != -1)
  3015. max_irr >>= 4;
  3016. tpr = kvm_lapic_get_cr8(vcpu);
  3017. kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
  3018. }
  3019. static void inject_pending_irq(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3020. {
  3021. /* try to reinject previous events if any */
  3022. if (vcpu->arch.nmi_injected) {
  3023. kvm_x86_ops->set_nmi(vcpu);
  3024. return;
  3025. }
  3026. if (vcpu->arch.interrupt.pending) {
  3027. kvm_x86_ops->set_irq(vcpu);
  3028. return;
  3029. }
  3030. /* try to inject new event if pending */
  3031. if (vcpu->arch.nmi_pending) {
  3032. if (kvm_x86_ops->nmi_allowed(vcpu)) {
  3033. vcpu->arch.nmi_pending = false;
  3034. vcpu->arch.nmi_injected = true;
  3035. kvm_x86_ops->set_nmi(vcpu);
  3036. }
  3037. } else if (kvm_cpu_has_interrupt(vcpu)) {
  3038. if (kvm_x86_ops->interrupt_allowed(vcpu)) {
  3039. kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
  3040. false);
  3041. kvm_x86_ops->set_irq(vcpu);
  3042. }
  3043. }
  3044. }
  3045. static int vcpu_enter_guest(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3046. {
  3047. int r;
  3048. bool req_int_win = !irqchip_in_kernel(vcpu->kvm) &&
  3049. kvm_run->request_interrupt_window;
  3050. if (vcpu->requests)
  3051. if (test_and_clear_bit(KVM_REQ_MMU_RELOAD, &vcpu->requests))
  3052. kvm_mmu_unload(vcpu);
  3053. r = kvm_mmu_reload(vcpu);
  3054. if (unlikely(r))
  3055. goto out;
  3056. if (vcpu->requests) {
  3057. if (test_and_clear_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests))
  3058. __kvm_migrate_timers(vcpu);
  3059. if (test_and_clear_bit(KVM_REQ_KVMCLOCK_UPDATE, &vcpu->requests))
  3060. kvm_write_guest_time(vcpu);
  3061. if (test_and_clear_bit(KVM_REQ_MMU_SYNC, &vcpu->requests))
  3062. kvm_mmu_sync_roots(vcpu);
  3063. if (test_and_clear_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests))
  3064. kvm_x86_ops->tlb_flush(vcpu);
  3065. if (test_and_clear_bit(KVM_REQ_REPORT_TPR_ACCESS,
  3066. &vcpu->requests)) {
  3067. kvm_run->exit_reason = KVM_EXIT_TPR_ACCESS;
  3068. r = 0;
  3069. goto out;
  3070. }
  3071. if (test_and_clear_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests)) {
  3072. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  3073. r = 0;
  3074. goto out;
  3075. }
  3076. }
  3077. preempt_disable();
  3078. kvm_x86_ops->prepare_guest_switch(vcpu);
  3079. kvm_load_guest_fpu(vcpu);
  3080. local_irq_disable();
  3081. clear_bit(KVM_REQ_KICK, &vcpu->requests);
  3082. smp_mb__after_clear_bit();
  3083. if (vcpu->requests || need_resched() || signal_pending(current)) {
  3084. set_bit(KVM_REQ_KICK, &vcpu->requests);
  3085. local_irq_enable();
  3086. preempt_enable();
  3087. r = 1;
  3088. goto out;
  3089. }
  3090. if (vcpu->arch.exception.pending)
  3091. __queue_exception(vcpu);
  3092. else
  3093. inject_pending_irq(vcpu, kvm_run);
  3094. /* enable NMI/IRQ window open exits if needed */
  3095. if (vcpu->arch.nmi_pending)
  3096. kvm_x86_ops->enable_nmi_window(vcpu);
  3097. else if (kvm_cpu_has_interrupt(vcpu) || req_int_win)
  3098. kvm_x86_ops->enable_irq_window(vcpu);
  3099. if (kvm_lapic_enabled(vcpu)) {
  3100. update_cr8_intercept(vcpu);
  3101. kvm_lapic_sync_to_vapic(vcpu);
  3102. }
  3103. up_read(&vcpu->kvm->slots_lock);
  3104. kvm_guest_enter();
  3105. get_debugreg(vcpu->arch.host_dr6, 6);
  3106. get_debugreg(vcpu->arch.host_dr7, 7);
  3107. if (unlikely(vcpu->arch.switch_db_regs)) {
  3108. get_debugreg(vcpu->arch.host_db[0], 0);
  3109. get_debugreg(vcpu->arch.host_db[1], 1);
  3110. get_debugreg(vcpu->arch.host_db[2], 2);
  3111. get_debugreg(vcpu->arch.host_db[3], 3);
  3112. set_debugreg(0, 7);
  3113. set_debugreg(vcpu->arch.eff_db[0], 0);
  3114. set_debugreg(vcpu->arch.eff_db[1], 1);
  3115. set_debugreg(vcpu->arch.eff_db[2], 2);
  3116. set_debugreg(vcpu->arch.eff_db[3], 3);
  3117. }
  3118. trace_kvm_entry(vcpu->vcpu_id);
  3119. kvm_x86_ops->run(vcpu, kvm_run);
  3120. if (unlikely(vcpu->arch.switch_db_regs)) {
  3121. set_debugreg(0, 7);
  3122. set_debugreg(vcpu->arch.host_db[0], 0);
  3123. set_debugreg(vcpu->arch.host_db[1], 1);
  3124. set_debugreg(vcpu->arch.host_db[2], 2);
  3125. set_debugreg(vcpu->arch.host_db[3], 3);
  3126. }
  3127. set_debugreg(vcpu->arch.host_dr6, 6);
  3128. set_debugreg(vcpu->arch.host_dr7, 7);
  3129. set_bit(KVM_REQ_KICK, &vcpu->requests);
  3130. local_irq_enable();
  3131. ++vcpu->stat.exits;
  3132. /*
  3133. * We must have an instruction between local_irq_enable() and
  3134. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  3135. * the interrupt shadow. The stat.exits increment will do nicely.
  3136. * But we need to prevent reordering, hence this barrier():
  3137. */
  3138. barrier();
  3139. kvm_guest_exit();
  3140. preempt_enable();
  3141. down_read(&vcpu->kvm->slots_lock);
  3142. /*
  3143. * Profile KVM exit RIPs:
  3144. */
  3145. if (unlikely(prof_on == KVM_PROFILING)) {
  3146. unsigned long rip = kvm_rip_read(vcpu);
  3147. profile_hit(KVM_PROFILING, (void *)rip);
  3148. }
  3149. kvm_lapic_sync_from_vapic(vcpu);
  3150. r = kvm_x86_ops->handle_exit(kvm_run, vcpu);
  3151. out:
  3152. return r;
  3153. }
  3154. static int __vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3155. {
  3156. int r;
  3157. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
  3158. pr_debug("vcpu %d received sipi with vector # %x\n",
  3159. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  3160. kvm_lapic_reset(vcpu);
  3161. r = kvm_arch_vcpu_reset(vcpu);
  3162. if (r)
  3163. return r;
  3164. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3165. }
  3166. down_read(&vcpu->kvm->slots_lock);
  3167. vapic_enter(vcpu);
  3168. r = 1;
  3169. while (r > 0) {
  3170. if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
  3171. r = vcpu_enter_guest(vcpu, kvm_run);
  3172. else {
  3173. up_read(&vcpu->kvm->slots_lock);
  3174. kvm_vcpu_block(vcpu);
  3175. down_read(&vcpu->kvm->slots_lock);
  3176. if (test_and_clear_bit(KVM_REQ_UNHALT, &vcpu->requests))
  3177. {
  3178. switch(vcpu->arch.mp_state) {
  3179. case KVM_MP_STATE_HALTED:
  3180. vcpu->arch.mp_state =
  3181. KVM_MP_STATE_RUNNABLE;
  3182. case KVM_MP_STATE_RUNNABLE:
  3183. break;
  3184. case KVM_MP_STATE_SIPI_RECEIVED:
  3185. default:
  3186. r = -EINTR;
  3187. break;
  3188. }
  3189. }
  3190. }
  3191. if (r <= 0)
  3192. break;
  3193. clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
  3194. if (kvm_cpu_has_pending_timer(vcpu))
  3195. kvm_inject_pending_timer_irqs(vcpu);
  3196. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  3197. r = -EINTR;
  3198. kvm_run->exit_reason = KVM_EXIT_INTR;
  3199. ++vcpu->stat.request_irq_exits;
  3200. }
  3201. if (signal_pending(current)) {
  3202. r = -EINTR;
  3203. kvm_run->exit_reason = KVM_EXIT_INTR;
  3204. ++vcpu->stat.signal_exits;
  3205. }
  3206. if (need_resched()) {
  3207. up_read(&vcpu->kvm->slots_lock);
  3208. kvm_resched(vcpu);
  3209. down_read(&vcpu->kvm->slots_lock);
  3210. }
  3211. }
  3212. up_read(&vcpu->kvm->slots_lock);
  3213. post_kvm_run_save(vcpu, kvm_run);
  3214. vapic_exit(vcpu);
  3215. return r;
  3216. }
  3217. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3218. {
  3219. int r;
  3220. sigset_t sigsaved;
  3221. vcpu_load(vcpu);
  3222. if (vcpu->sigset_active)
  3223. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  3224. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
  3225. kvm_vcpu_block(vcpu);
  3226. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  3227. r = -EAGAIN;
  3228. goto out;
  3229. }
  3230. /* re-sync apic's tpr */
  3231. if (!irqchip_in_kernel(vcpu->kvm))
  3232. kvm_set_cr8(vcpu, kvm_run->cr8);
  3233. if (vcpu->arch.pio.cur_count) {
  3234. r = complete_pio(vcpu);
  3235. if (r)
  3236. goto out;
  3237. }
  3238. #if CONFIG_HAS_IOMEM
  3239. if (vcpu->mmio_needed) {
  3240. memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
  3241. vcpu->mmio_read_completed = 1;
  3242. vcpu->mmio_needed = 0;
  3243. down_read(&vcpu->kvm->slots_lock);
  3244. r = emulate_instruction(vcpu, kvm_run,
  3245. vcpu->arch.mmio_fault_cr2, 0,
  3246. EMULTYPE_NO_DECODE);
  3247. up_read(&vcpu->kvm->slots_lock);
  3248. if (r == EMULATE_DO_MMIO) {
  3249. /*
  3250. * Read-modify-write. Back to userspace.
  3251. */
  3252. r = 0;
  3253. goto out;
  3254. }
  3255. }
  3256. #endif
  3257. if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL)
  3258. kvm_register_write(vcpu, VCPU_REGS_RAX,
  3259. kvm_run->hypercall.ret);
  3260. r = __vcpu_run(vcpu, kvm_run);
  3261. out:
  3262. if (vcpu->sigset_active)
  3263. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  3264. vcpu_put(vcpu);
  3265. return r;
  3266. }
  3267. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  3268. {
  3269. vcpu_load(vcpu);
  3270. regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3271. regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3272. regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3273. regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3274. regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3275. regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3276. regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3277. regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3278. #ifdef CONFIG_X86_64
  3279. regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
  3280. regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
  3281. regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
  3282. regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
  3283. regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
  3284. regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
  3285. regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
  3286. regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
  3287. #endif
  3288. regs->rip = kvm_rip_read(vcpu);
  3289. regs->rflags = kvm_x86_ops->get_rflags(vcpu);
  3290. /*
  3291. * Don't leak debug flags in case they were set for guest debugging
  3292. */
  3293. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  3294. regs->rflags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  3295. vcpu_put(vcpu);
  3296. return 0;
  3297. }
  3298. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  3299. {
  3300. vcpu_load(vcpu);
  3301. kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
  3302. kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
  3303. kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
  3304. kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
  3305. kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
  3306. kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
  3307. kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
  3308. kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
  3309. #ifdef CONFIG_X86_64
  3310. kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
  3311. kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
  3312. kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
  3313. kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
  3314. kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
  3315. kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
  3316. kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
  3317. kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
  3318. #endif
  3319. kvm_rip_write(vcpu, regs->rip);
  3320. kvm_x86_ops->set_rflags(vcpu, regs->rflags);
  3321. vcpu->arch.exception.pending = false;
  3322. vcpu_put(vcpu);
  3323. return 0;
  3324. }
  3325. void kvm_get_segment(struct kvm_vcpu *vcpu,
  3326. struct kvm_segment *var, int seg)
  3327. {
  3328. kvm_x86_ops->get_segment(vcpu, var, seg);
  3329. }
  3330. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  3331. {
  3332. struct kvm_segment cs;
  3333. kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
  3334. *db = cs.db;
  3335. *l = cs.l;
  3336. }
  3337. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  3338. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  3339. struct kvm_sregs *sregs)
  3340. {
  3341. struct descriptor_table dt;
  3342. vcpu_load(vcpu);
  3343. kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3344. kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3345. kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3346. kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3347. kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3348. kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3349. kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3350. kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3351. kvm_x86_ops->get_idt(vcpu, &dt);
  3352. sregs->idt.limit = dt.limit;
  3353. sregs->idt.base = dt.base;
  3354. kvm_x86_ops->get_gdt(vcpu, &dt);
  3355. sregs->gdt.limit = dt.limit;
  3356. sregs->gdt.base = dt.base;
  3357. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3358. sregs->cr0 = vcpu->arch.cr0;
  3359. sregs->cr2 = vcpu->arch.cr2;
  3360. sregs->cr3 = vcpu->arch.cr3;
  3361. sregs->cr4 = vcpu->arch.cr4;
  3362. sregs->cr8 = kvm_get_cr8(vcpu);
  3363. sregs->efer = vcpu->arch.shadow_efer;
  3364. sregs->apic_base = kvm_get_apic_base(vcpu);
  3365. memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
  3366. if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
  3367. set_bit(vcpu->arch.interrupt.nr,
  3368. (unsigned long *)sregs->interrupt_bitmap);
  3369. vcpu_put(vcpu);
  3370. return 0;
  3371. }
  3372. int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
  3373. struct kvm_mp_state *mp_state)
  3374. {
  3375. vcpu_load(vcpu);
  3376. mp_state->mp_state = vcpu->arch.mp_state;
  3377. vcpu_put(vcpu);
  3378. return 0;
  3379. }
  3380. int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
  3381. struct kvm_mp_state *mp_state)
  3382. {
  3383. vcpu_load(vcpu);
  3384. vcpu->arch.mp_state = mp_state->mp_state;
  3385. vcpu_put(vcpu);
  3386. return 0;
  3387. }
  3388. static void kvm_set_segment(struct kvm_vcpu *vcpu,
  3389. struct kvm_segment *var, int seg)
  3390. {
  3391. kvm_x86_ops->set_segment(vcpu, var, seg);
  3392. }
  3393. static void seg_desct_to_kvm_desct(struct desc_struct *seg_desc, u16 selector,
  3394. struct kvm_segment *kvm_desct)
  3395. {
  3396. kvm_desct->base = seg_desc->base0;
  3397. kvm_desct->base |= seg_desc->base1 << 16;
  3398. kvm_desct->base |= seg_desc->base2 << 24;
  3399. kvm_desct->limit = seg_desc->limit0;
  3400. kvm_desct->limit |= seg_desc->limit << 16;
  3401. if (seg_desc->g) {
  3402. kvm_desct->limit <<= 12;
  3403. kvm_desct->limit |= 0xfff;
  3404. }
  3405. kvm_desct->selector = selector;
  3406. kvm_desct->type = seg_desc->type;
  3407. kvm_desct->present = seg_desc->p;
  3408. kvm_desct->dpl = seg_desc->dpl;
  3409. kvm_desct->db = seg_desc->d;
  3410. kvm_desct->s = seg_desc->s;
  3411. kvm_desct->l = seg_desc->l;
  3412. kvm_desct->g = seg_desc->g;
  3413. kvm_desct->avl = seg_desc->avl;
  3414. if (!selector)
  3415. kvm_desct->unusable = 1;
  3416. else
  3417. kvm_desct->unusable = 0;
  3418. kvm_desct->padding = 0;
  3419. }
  3420. static void get_segment_descriptor_dtable(struct kvm_vcpu *vcpu,
  3421. u16 selector,
  3422. struct descriptor_table *dtable)
  3423. {
  3424. if (selector & 1 << 2) {
  3425. struct kvm_segment kvm_seg;
  3426. kvm_get_segment(vcpu, &kvm_seg, VCPU_SREG_LDTR);
  3427. if (kvm_seg.unusable)
  3428. dtable->limit = 0;
  3429. else
  3430. dtable->limit = kvm_seg.limit;
  3431. dtable->base = kvm_seg.base;
  3432. }
  3433. else
  3434. kvm_x86_ops->get_gdt(vcpu, dtable);
  3435. }
  3436. /* allowed just for 8 bytes segments */
  3437. static int load_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3438. struct desc_struct *seg_desc)
  3439. {
  3440. gpa_t gpa;
  3441. struct descriptor_table dtable;
  3442. u16 index = selector >> 3;
  3443. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  3444. if (dtable.limit < index * 8 + 7) {
  3445. kvm_queue_exception_e(vcpu, GP_VECTOR, selector & 0xfffc);
  3446. return 1;
  3447. }
  3448. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, dtable.base);
  3449. gpa += index * 8;
  3450. return kvm_read_guest(vcpu->kvm, gpa, seg_desc, 8);
  3451. }
  3452. /* allowed just for 8 bytes segments */
  3453. static int save_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3454. struct desc_struct *seg_desc)
  3455. {
  3456. gpa_t gpa;
  3457. struct descriptor_table dtable;
  3458. u16 index = selector >> 3;
  3459. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  3460. if (dtable.limit < index * 8 + 7)
  3461. return 1;
  3462. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, dtable.base);
  3463. gpa += index * 8;
  3464. return kvm_write_guest(vcpu->kvm, gpa, seg_desc, 8);
  3465. }
  3466. static u32 get_tss_base_addr(struct kvm_vcpu *vcpu,
  3467. struct desc_struct *seg_desc)
  3468. {
  3469. u32 base_addr;
  3470. base_addr = seg_desc->base0;
  3471. base_addr |= (seg_desc->base1 << 16);
  3472. base_addr |= (seg_desc->base2 << 24);
  3473. return vcpu->arch.mmu.gva_to_gpa(vcpu, base_addr);
  3474. }
  3475. static u16 get_segment_selector(struct kvm_vcpu *vcpu, int seg)
  3476. {
  3477. struct kvm_segment kvm_seg;
  3478. kvm_get_segment(vcpu, &kvm_seg, seg);
  3479. return kvm_seg.selector;
  3480. }
  3481. static int load_segment_descriptor_to_kvm_desct(struct kvm_vcpu *vcpu,
  3482. u16 selector,
  3483. struct kvm_segment *kvm_seg)
  3484. {
  3485. struct desc_struct seg_desc;
  3486. if (load_guest_segment_descriptor(vcpu, selector, &seg_desc))
  3487. return 1;
  3488. seg_desct_to_kvm_desct(&seg_desc, selector, kvm_seg);
  3489. return 0;
  3490. }
  3491. static int kvm_load_realmode_segment(struct kvm_vcpu *vcpu, u16 selector, int seg)
  3492. {
  3493. struct kvm_segment segvar = {
  3494. .base = selector << 4,
  3495. .limit = 0xffff,
  3496. .selector = selector,
  3497. .type = 3,
  3498. .present = 1,
  3499. .dpl = 3,
  3500. .db = 0,
  3501. .s = 1,
  3502. .l = 0,
  3503. .g = 0,
  3504. .avl = 0,
  3505. .unusable = 0,
  3506. };
  3507. kvm_x86_ops->set_segment(vcpu, &segvar, seg);
  3508. return 0;
  3509. }
  3510. int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3511. int type_bits, int seg)
  3512. {
  3513. struct kvm_segment kvm_seg;
  3514. if (!(vcpu->arch.cr0 & X86_CR0_PE))
  3515. return kvm_load_realmode_segment(vcpu, selector, seg);
  3516. if (load_segment_descriptor_to_kvm_desct(vcpu, selector, &kvm_seg))
  3517. return 1;
  3518. kvm_seg.type |= type_bits;
  3519. if (seg != VCPU_SREG_SS && seg != VCPU_SREG_CS &&
  3520. seg != VCPU_SREG_LDTR)
  3521. if (!kvm_seg.s)
  3522. kvm_seg.unusable = 1;
  3523. kvm_set_segment(vcpu, &kvm_seg, seg);
  3524. return 0;
  3525. }
  3526. static void save_state_to_tss32(struct kvm_vcpu *vcpu,
  3527. struct tss_segment_32 *tss)
  3528. {
  3529. tss->cr3 = vcpu->arch.cr3;
  3530. tss->eip = kvm_rip_read(vcpu);
  3531. tss->eflags = kvm_x86_ops->get_rflags(vcpu);
  3532. tss->eax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3533. tss->ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3534. tss->edx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3535. tss->ebx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3536. tss->esp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3537. tss->ebp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3538. tss->esi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3539. tss->edi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3540. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3541. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3542. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3543. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3544. tss->fs = get_segment_selector(vcpu, VCPU_SREG_FS);
  3545. tss->gs = get_segment_selector(vcpu, VCPU_SREG_GS);
  3546. tss->ldt_selector = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3547. }
  3548. static int load_state_from_tss32(struct kvm_vcpu *vcpu,
  3549. struct tss_segment_32 *tss)
  3550. {
  3551. kvm_set_cr3(vcpu, tss->cr3);
  3552. kvm_rip_write(vcpu, tss->eip);
  3553. kvm_x86_ops->set_rflags(vcpu, tss->eflags | 2);
  3554. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->eax);
  3555. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->ecx);
  3556. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->edx);
  3557. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->ebx);
  3558. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->esp);
  3559. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->ebp);
  3560. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->esi);
  3561. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->edi);
  3562. if (kvm_load_segment_descriptor(vcpu, tss->ldt_selector, 0, VCPU_SREG_LDTR))
  3563. return 1;
  3564. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3565. return 1;
  3566. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3567. return 1;
  3568. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3569. return 1;
  3570. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3571. return 1;
  3572. if (kvm_load_segment_descriptor(vcpu, tss->fs, 1, VCPU_SREG_FS))
  3573. return 1;
  3574. if (kvm_load_segment_descriptor(vcpu, tss->gs, 1, VCPU_SREG_GS))
  3575. return 1;
  3576. return 0;
  3577. }
  3578. static void save_state_to_tss16(struct kvm_vcpu *vcpu,
  3579. struct tss_segment_16 *tss)
  3580. {
  3581. tss->ip = kvm_rip_read(vcpu);
  3582. tss->flag = kvm_x86_ops->get_rflags(vcpu);
  3583. tss->ax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3584. tss->cx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3585. tss->dx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3586. tss->bx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3587. tss->sp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3588. tss->bp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3589. tss->si = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3590. tss->di = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3591. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3592. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3593. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3594. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3595. tss->ldt = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3596. tss->prev_task_link = get_segment_selector(vcpu, VCPU_SREG_TR);
  3597. }
  3598. static int load_state_from_tss16(struct kvm_vcpu *vcpu,
  3599. struct tss_segment_16 *tss)
  3600. {
  3601. kvm_rip_write(vcpu, tss->ip);
  3602. kvm_x86_ops->set_rflags(vcpu, tss->flag | 2);
  3603. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->ax);
  3604. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->cx);
  3605. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->dx);
  3606. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->bx);
  3607. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->sp);
  3608. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->bp);
  3609. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->si);
  3610. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->di);
  3611. if (kvm_load_segment_descriptor(vcpu, tss->ldt, 0, VCPU_SREG_LDTR))
  3612. return 1;
  3613. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3614. return 1;
  3615. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3616. return 1;
  3617. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3618. return 1;
  3619. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3620. return 1;
  3621. return 0;
  3622. }
  3623. static int kvm_task_switch_16(struct kvm_vcpu *vcpu, u16 tss_selector,
  3624. u16 old_tss_sel, u32 old_tss_base,
  3625. struct desc_struct *nseg_desc)
  3626. {
  3627. struct tss_segment_16 tss_segment_16;
  3628. int ret = 0;
  3629. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3630. sizeof tss_segment_16))
  3631. goto out;
  3632. save_state_to_tss16(vcpu, &tss_segment_16);
  3633. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3634. sizeof tss_segment_16))
  3635. goto out;
  3636. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3637. &tss_segment_16, sizeof tss_segment_16))
  3638. goto out;
  3639. if (old_tss_sel != 0xffff) {
  3640. tss_segment_16.prev_task_link = old_tss_sel;
  3641. if (kvm_write_guest(vcpu->kvm,
  3642. get_tss_base_addr(vcpu, nseg_desc),
  3643. &tss_segment_16.prev_task_link,
  3644. sizeof tss_segment_16.prev_task_link))
  3645. goto out;
  3646. }
  3647. if (load_state_from_tss16(vcpu, &tss_segment_16))
  3648. goto out;
  3649. ret = 1;
  3650. out:
  3651. return ret;
  3652. }
  3653. static int kvm_task_switch_32(struct kvm_vcpu *vcpu, u16 tss_selector,
  3654. u16 old_tss_sel, u32 old_tss_base,
  3655. struct desc_struct *nseg_desc)
  3656. {
  3657. struct tss_segment_32 tss_segment_32;
  3658. int ret = 0;
  3659. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3660. sizeof tss_segment_32))
  3661. goto out;
  3662. save_state_to_tss32(vcpu, &tss_segment_32);
  3663. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3664. sizeof tss_segment_32))
  3665. goto out;
  3666. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3667. &tss_segment_32, sizeof tss_segment_32))
  3668. goto out;
  3669. if (old_tss_sel != 0xffff) {
  3670. tss_segment_32.prev_task_link = old_tss_sel;
  3671. if (kvm_write_guest(vcpu->kvm,
  3672. get_tss_base_addr(vcpu, nseg_desc),
  3673. &tss_segment_32.prev_task_link,
  3674. sizeof tss_segment_32.prev_task_link))
  3675. goto out;
  3676. }
  3677. if (load_state_from_tss32(vcpu, &tss_segment_32))
  3678. goto out;
  3679. ret = 1;
  3680. out:
  3681. return ret;
  3682. }
  3683. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason)
  3684. {
  3685. struct kvm_segment tr_seg;
  3686. struct desc_struct cseg_desc;
  3687. struct desc_struct nseg_desc;
  3688. int ret = 0;
  3689. u32 old_tss_base = get_segment_base(vcpu, VCPU_SREG_TR);
  3690. u16 old_tss_sel = get_segment_selector(vcpu, VCPU_SREG_TR);
  3691. old_tss_base = vcpu->arch.mmu.gva_to_gpa(vcpu, old_tss_base);
  3692. /* FIXME: Handle errors. Failure to read either TSS or their
  3693. * descriptors should generate a pagefault.
  3694. */
  3695. if (load_guest_segment_descriptor(vcpu, tss_selector, &nseg_desc))
  3696. goto out;
  3697. if (load_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc))
  3698. goto out;
  3699. if (reason != TASK_SWITCH_IRET) {
  3700. int cpl;
  3701. cpl = kvm_x86_ops->get_cpl(vcpu);
  3702. if ((tss_selector & 3) > nseg_desc.dpl || cpl > nseg_desc.dpl) {
  3703. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  3704. return 1;
  3705. }
  3706. }
  3707. if (!nseg_desc.p || (nseg_desc.limit0 | nseg_desc.limit << 16) < 0x67) {
  3708. kvm_queue_exception_e(vcpu, TS_VECTOR, tss_selector & 0xfffc);
  3709. return 1;
  3710. }
  3711. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  3712. cseg_desc.type &= ~(1 << 1); //clear the B flag
  3713. save_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc);
  3714. }
  3715. if (reason == TASK_SWITCH_IRET) {
  3716. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3717. kvm_x86_ops->set_rflags(vcpu, eflags & ~X86_EFLAGS_NT);
  3718. }
  3719. /* set back link to prev task only if NT bit is set in eflags
  3720. note that old_tss_sel is not used afetr this point */
  3721. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  3722. old_tss_sel = 0xffff;
  3723. /* set back link to prev task only if NT bit is set in eflags
  3724. note that old_tss_sel is not used afetr this point */
  3725. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  3726. old_tss_sel = 0xffff;
  3727. if (nseg_desc.type & 8)
  3728. ret = kvm_task_switch_32(vcpu, tss_selector, old_tss_sel,
  3729. old_tss_base, &nseg_desc);
  3730. else
  3731. ret = kvm_task_switch_16(vcpu, tss_selector, old_tss_sel,
  3732. old_tss_base, &nseg_desc);
  3733. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE) {
  3734. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3735. kvm_x86_ops->set_rflags(vcpu, eflags | X86_EFLAGS_NT);
  3736. }
  3737. if (reason != TASK_SWITCH_IRET) {
  3738. nseg_desc.type |= (1 << 1);
  3739. save_guest_segment_descriptor(vcpu, tss_selector,
  3740. &nseg_desc);
  3741. }
  3742. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 | X86_CR0_TS);
  3743. seg_desct_to_kvm_desct(&nseg_desc, tss_selector, &tr_seg);
  3744. tr_seg.type = 11;
  3745. kvm_set_segment(vcpu, &tr_seg, VCPU_SREG_TR);
  3746. out:
  3747. return ret;
  3748. }
  3749. EXPORT_SYMBOL_GPL(kvm_task_switch);
  3750. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  3751. struct kvm_sregs *sregs)
  3752. {
  3753. int mmu_reset_needed = 0;
  3754. int pending_vec, max_bits;
  3755. struct descriptor_table dt;
  3756. vcpu_load(vcpu);
  3757. dt.limit = sregs->idt.limit;
  3758. dt.base = sregs->idt.base;
  3759. kvm_x86_ops->set_idt(vcpu, &dt);
  3760. dt.limit = sregs->gdt.limit;
  3761. dt.base = sregs->gdt.base;
  3762. kvm_x86_ops->set_gdt(vcpu, &dt);
  3763. vcpu->arch.cr2 = sregs->cr2;
  3764. mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
  3765. vcpu->arch.cr3 = sregs->cr3;
  3766. kvm_set_cr8(vcpu, sregs->cr8);
  3767. mmu_reset_needed |= vcpu->arch.shadow_efer != sregs->efer;
  3768. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  3769. kvm_set_apic_base(vcpu, sregs->apic_base);
  3770. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3771. mmu_reset_needed |= vcpu->arch.cr0 != sregs->cr0;
  3772. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  3773. vcpu->arch.cr0 = sregs->cr0;
  3774. mmu_reset_needed |= vcpu->arch.cr4 != sregs->cr4;
  3775. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  3776. if (!is_long_mode(vcpu) && is_pae(vcpu))
  3777. load_pdptrs(vcpu, vcpu->arch.cr3);
  3778. if (mmu_reset_needed)
  3779. kvm_mmu_reset_context(vcpu);
  3780. max_bits = (sizeof sregs->interrupt_bitmap) << 3;
  3781. pending_vec = find_first_bit(
  3782. (const unsigned long *)sregs->interrupt_bitmap, max_bits);
  3783. if (pending_vec < max_bits) {
  3784. kvm_queue_interrupt(vcpu, pending_vec, false);
  3785. pr_debug("Set back pending irq %d\n", pending_vec);
  3786. if (irqchip_in_kernel(vcpu->kvm))
  3787. kvm_pic_clear_isr_ack(vcpu->kvm);
  3788. }
  3789. kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3790. kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3791. kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3792. kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3793. kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3794. kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3795. kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3796. kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3797. /* Older userspace won't unhalt the vcpu on reset. */
  3798. if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
  3799. sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
  3800. !(vcpu->arch.cr0 & X86_CR0_PE))
  3801. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3802. vcpu_put(vcpu);
  3803. return 0;
  3804. }
  3805. int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
  3806. struct kvm_guest_debug *dbg)
  3807. {
  3808. int i, r;
  3809. vcpu_load(vcpu);
  3810. if ((dbg->control & (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP)) ==
  3811. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP)) {
  3812. for (i = 0; i < KVM_NR_DB_REGS; ++i)
  3813. vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
  3814. vcpu->arch.switch_db_regs =
  3815. (dbg->arch.debugreg[7] & DR7_BP_EN_MASK);
  3816. } else {
  3817. for (i = 0; i < KVM_NR_DB_REGS; i++)
  3818. vcpu->arch.eff_db[i] = vcpu->arch.db[i];
  3819. vcpu->arch.switch_db_regs = (vcpu->arch.dr7 & DR7_BP_EN_MASK);
  3820. }
  3821. r = kvm_x86_ops->set_guest_debug(vcpu, dbg);
  3822. if (dbg->control & KVM_GUESTDBG_INJECT_DB)
  3823. kvm_queue_exception(vcpu, DB_VECTOR);
  3824. else if (dbg->control & KVM_GUESTDBG_INJECT_BP)
  3825. kvm_queue_exception(vcpu, BP_VECTOR);
  3826. vcpu_put(vcpu);
  3827. return r;
  3828. }
  3829. /*
  3830. * fxsave fpu state. Taken from x86_64/processor.h. To be killed when
  3831. * we have asm/x86/processor.h
  3832. */
  3833. struct fxsave {
  3834. u16 cwd;
  3835. u16 swd;
  3836. u16 twd;
  3837. u16 fop;
  3838. u64 rip;
  3839. u64 rdp;
  3840. u32 mxcsr;
  3841. u32 mxcsr_mask;
  3842. u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
  3843. #ifdef CONFIG_X86_64
  3844. u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
  3845. #else
  3846. u32 xmm_space[32]; /* 8*16 bytes for each XMM-reg = 128 bytes */
  3847. #endif
  3848. };
  3849. /*
  3850. * Translate a guest virtual address to a guest physical address.
  3851. */
  3852. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  3853. struct kvm_translation *tr)
  3854. {
  3855. unsigned long vaddr = tr->linear_address;
  3856. gpa_t gpa;
  3857. vcpu_load(vcpu);
  3858. down_read(&vcpu->kvm->slots_lock);
  3859. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, vaddr);
  3860. up_read(&vcpu->kvm->slots_lock);
  3861. tr->physical_address = gpa;
  3862. tr->valid = gpa != UNMAPPED_GVA;
  3863. tr->writeable = 1;
  3864. tr->usermode = 0;
  3865. vcpu_put(vcpu);
  3866. return 0;
  3867. }
  3868. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3869. {
  3870. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3871. vcpu_load(vcpu);
  3872. memcpy(fpu->fpr, fxsave->st_space, 128);
  3873. fpu->fcw = fxsave->cwd;
  3874. fpu->fsw = fxsave->swd;
  3875. fpu->ftwx = fxsave->twd;
  3876. fpu->last_opcode = fxsave->fop;
  3877. fpu->last_ip = fxsave->rip;
  3878. fpu->last_dp = fxsave->rdp;
  3879. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  3880. vcpu_put(vcpu);
  3881. return 0;
  3882. }
  3883. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3884. {
  3885. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3886. vcpu_load(vcpu);
  3887. memcpy(fxsave->st_space, fpu->fpr, 128);
  3888. fxsave->cwd = fpu->fcw;
  3889. fxsave->swd = fpu->fsw;
  3890. fxsave->twd = fpu->ftwx;
  3891. fxsave->fop = fpu->last_opcode;
  3892. fxsave->rip = fpu->last_ip;
  3893. fxsave->rdp = fpu->last_dp;
  3894. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  3895. vcpu_put(vcpu);
  3896. return 0;
  3897. }
  3898. void fx_init(struct kvm_vcpu *vcpu)
  3899. {
  3900. unsigned after_mxcsr_mask;
  3901. /*
  3902. * Touch the fpu the first time in non atomic context as if
  3903. * this is the first fpu instruction the exception handler
  3904. * will fire before the instruction returns and it'll have to
  3905. * allocate ram with GFP_KERNEL.
  3906. */
  3907. if (!used_math())
  3908. kvm_fx_save(&vcpu->arch.host_fx_image);
  3909. /* Initialize guest FPU by resetting ours and saving into guest's */
  3910. preempt_disable();
  3911. kvm_fx_save(&vcpu->arch.host_fx_image);
  3912. kvm_fx_finit();
  3913. kvm_fx_save(&vcpu->arch.guest_fx_image);
  3914. kvm_fx_restore(&vcpu->arch.host_fx_image);
  3915. preempt_enable();
  3916. vcpu->arch.cr0 |= X86_CR0_ET;
  3917. after_mxcsr_mask = offsetof(struct i387_fxsave_struct, st_space);
  3918. vcpu->arch.guest_fx_image.mxcsr = 0x1f80;
  3919. memset((void *)&vcpu->arch.guest_fx_image + after_mxcsr_mask,
  3920. 0, sizeof(struct i387_fxsave_struct) - after_mxcsr_mask);
  3921. }
  3922. EXPORT_SYMBOL_GPL(fx_init);
  3923. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  3924. {
  3925. if (!vcpu->fpu_active || vcpu->guest_fpu_loaded)
  3926. return;
  3927. vcpu->guest_fpu_loaded = 1;
  3928. kvm_fx_save(&vcpu->arch.host_fx_image);
  3929. kvm_fx_restore(&vcpu->arch.guest_fx_image);
  3930. }
  3931. EXPORT_SYMBOL_GPL(kvm_load_guest_fpu);
  3932. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  3933. {
  3934. if (!vcpu->guest_fpu_loaded)
  3935. return;
  3936. vcpu->guest_fpu_loaded = 0;
  3937. kvm_fx_save(&vcpu->arch.guest_fx_image);
  3938. kvm_fx_restore(&vcpu->arch.host_fx_image);
  3939. ++vcpu->stat.fpu_reload;
  3940. }
  3941. EXPORT_SYMBOL_GPL(kvm_put_guest_fpu);
  3942. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  3943. {
  3944. if (vcpu->arch.time_page) {
  3945. kvm_release_page_dirty(vcpu->arch.time_page);
  3946. vcpu->arch.time_page = NULL;
  3947. }
  3948. kvm_x86_ops->vcpu_free(vcpu);
  3949. }
  3950. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  3951. unsigned int id)
  3952. {
  3953. return kvm_x86_ops->vcpu_create(kvm, id);
  3954. }
  3955. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  3956. {
  3957. int r;
  3958. /* We do fxsave: this must be aligned. */
  3959. BUG_ON((unsigned long)&vcpu->arch.host_fx_image & 0xF);
  3960. vcpu->arch.mtrr_state.have_fixed = 1;
  3961. vcpu_load(vcpu);
  3962. r = kvm_arch_vcpu_reset(vcpu);
  3963. if (r == 0)
  3964. r = kvm_mmu_setup(vcpu);
  3965. vcpu_put(vcpu);
  3966. if (r < 0)
  3967. goto free_vcpu;
  3968. return 0;
  3969. free_vcpu:
  3970. kvm_x86_ops->vcpu_free(vcpu);
  3971. return r;
  3972. }
  3973. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  3974. {
  3975. vcpu_load(vcpu);
  3976. kvm_mmu_unload(vcpu);
  3977. vcpu_put(vcpu);
  3978. kvm_x86_ops->vcpu_free(vcpu);
  3979. }
  3980. int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
  3981. {
  3982. vcpu->arch.nmi_pending = false;
  3983. vcpu->arch.nmi_injected = false;
  3984. vcpu->arch.switch_db_regs = 0;
  3985. memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
  3986. vcpu->arch.dr6 = DR6_FIXED_1;
  3987. vcpu->arch.dr7 = DR7_FIXED_1;
  3988. return kvm_x86_ops->vcpu_reset(vcpu);
  3989. }
  3990. void kvm_arch_hardware_enable(void *garbage)
  3991. {
  3992. kvm_x86_ops->hardware_enable(garbage);
  3993. }
  3994. void kvm_arch_hardware_disable(void *garbage)
  3995. {
  3996. kvm_x86_ops->hardware_disable(garbage);
  3997. }
  3998. int kvm_arch_hardware_setup(void)
  3999. {
  4000. return kvm_x86_ops->hardware_setup();
  4001. }
  4002. void kvm_arch_hardware_unsetup(void)
  4003. {
  4004. kvm_x86_ops->hardware_unsetup();
  4005. }
  4006. void kvm_arch_check_processor_compat(void *rtn)
  4007. {
  4008. kvm_x86_ops->check_processor_compatibility(rtn);
  4009. }
  4010. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  4011. {
  4012. struct page *page;
  4013. struct kvm *kvm;
  4014. int r;
  4015. BUG_ON(vcpu->kvm == NULL);
  4016. kvm = vcpu->kvm;
  4017. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  4018. if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_bsp(vcpu))
  4019. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  4020. else
  4021. vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
  4022. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  4023. if (!page) {
  4024. r = -ENOMEM;
  4025. goto fail;
  4026. }
  4027. vcpu->arch.pio_data = page_address(page);
  4028. r = kvm_mmu_create(vcpu);
  4029. if (r < 0)
  4030. goto fail_free_pio_data;
  4031. if (irqchip_in_kernel(kvm)) {
  4032. r = kvm_create_lapic(vcpu);
  4033. if (r < 0)
  4034. goto fail_mmu_destroy;
  4035. }
  4036. vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
  4037. GFP_KERNEL);
  4038. if (!vcpu->arch.mce_banks) {
  4039. r = -ENOMEM;
  4040. goto fail_mmu_destroy;
  4041. }
  4042. vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
  4043. return 0;
  4044. fail_mmu_destroy:
  4045. kvm_mmu_destroy(vcpu);
  4046. fail_free_pio_data:
  4047. free_page((unsigned long)vcpu->arch.pio_data);
  4048. fail:
  4049. return r;
  4050. }
  4051. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  4052. {
  4053. kvm_free_lapic(vcpu);
  4054. down_read(&vcpu->kvm->slots_lock);
  4055. kvm_mmu_destroy(vcpu);
  4056. up_read(&vcpu->kvm->slots_lock);
  4057. free_page((unsigned long)vcpu->arch.pio_data);
  4058. }
  4059. struct kvm *kvm_arch_create_vm(void)
  4060. {
  4061. struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
  4062. if (!kvm)
  4063. return ERR_PTR(-ENOMEM);
  4064. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  4065. INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
  4066. /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
  4067. set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
  4068. rdtscll(kvm->arch.vm_init_tsc);
  4069. return kvm;
  4070. }
  4071. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  4072. {
  4073. vcpu_load(vcpu);
  4074. kvm_mmu_unload(vcpu);
  4075. vcpu_put(vcpu);
  4076. }
  4077. static void kvm_free_vcpus(struct kvm *kvm)
  4078. {
  4079. unsigned int i;
  4080. struct kvm_vcpu *vcpu;
  4081. /*
  4082. * Unpin any mmu pages first.
  4083. */
  4084. kvm_for_each_vcpu(i, vcpu, kvm)
  4085. kvm_unload_vcpu_mmu(vcpu);
  4086. kvm_for_each_vcpu(i, vcpu, kvm)
  4087. kvm_arch_vcpu_free(vcpu);
  4088. mutex_lock(&kvm->lock);
  4089. for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
  4090. kvm->vcpus[i] = NULL;
  4091. atomic_set(&kvm->online_vcpus, 0);
  4092. mutex_unlock(&kvm->lock);
  4093. }
  4094. void kvm_arch_sync_events(struct kvm *kvm)
  4095. {
  4096. kvm_free_all_assigned_devices(kvm);
  4097. }
  4098. void kvm_arch_destroy_vm(struct kvm *kvm)
  4099. {
  4100. kvm_iommu_unmap_guest(kvm);
  4101. kvm_free_pit(kvm);
  4102. kfree(kvm->arch.vpic);
  4103. kfree(kvm->arch.vioapic);
  4104. kvm_free_vcpus(kvm);
  4105. kvm_free_physmem(kvm);
  4106. if (kvm->arch.apic_access_page)
  4107. put_page(kvm->arch.apic_access_page);
  4108. if (kvm->arch.ept_identity_pagetable)
  4109. put_page(kvm->arch.ept_identity_pagetable);
  4110. kfree(kvm);
  4111. }
  4112. int kvm_arch_set_memory_region(struct kvm *kvm,
  4113. struct kvm_userspace_memory_region *mem,
  4114. struct kvm_memory_slot old,
  4115. int user_alloc)
  4116. {
  4117. int npages = mem->memory_size >> PAGE_SHIFT;
  4118. struct kvm_memory_slot *memslot = &kvm->memslots[mem->slot];
  4119. /*To keep backward compatibility with older userspace,
  4120. *x86 needs to hanlde !user_alloc case.
  4121. */
  4122. if (!user_alloc) {
  4123. if (npages && !old.rmap) {
  4124. unsigned long userspace_addr;
  4125. down_write(&current->mm->mmap_sem);
  4126. userspace_addr = do_mmap(NULL, 0,
  4127. npages * PAGE_SIZE,
  4128. PROT_READ | PROT_WRITE,
  4129. MAP_PRIVATE | MAP_ANONYMOUS,
  4130. 0);
  4131. up_write(&current->mm->mmap_sem);
  4132. if (IS_ERR((void *)userspace_addr))
  4133. return PTR_ERR((void *)userspace_addr);
  4134. /* set userspace_addr atomically for kvm_hva_to_rmapp */
  4135. spin_lock(&kvm->mmu_lock);
  4136. memslot->userspace_addr = userspace_addr;
  4137. spin_unlock(&kvm->mmu_lock);
  4138. } else {
  4139. if (!old.user_alloc && old.rmap) {
  4140. int ret;
  4141. down_write(&current->mm->mmap_sem);
  4142. ret = do_munmap(current->mm, old.userspace_addr,
  4143. old.npages * PAGE_SIZE);
  4144. up_write(&current->mm->mmap_sem);
  4145. if (ret < 0)
  4146. printk(KERN_WARNING
  4147. "kvm_vm_ioctl_set_memory_region: "
  4148. "failed to munmap memory\n");
  4149. }
  4150. }
  4151. }
  4152. spin_lock(&kvm->mmu_lock);
  4153. if (!kvm->arch.n_requested_mmu_pages) {
  4154. unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  4155. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  4156. }
  4157. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  4158. spin_unlock(&kvm->mmu_lock);
  4159. kvm_flush_remote_tlbs(kvm);
  4160. return 0;
  4161. }
  4162. void kvm_arch_flush_shadow(struct kvm *kvm)
  4163. {
  4164. kvm_mmu_zap_all(kvm);
  4165. kvm_reload_remote_mmus(kvm);
  4166. }
  4167. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  4168. {
  4169. return vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE
  4170. || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
  4171. || vcpu->arch.nmi_pending;
  4172. }
  4173. void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
  4174. {
  4175. int me;
  4176. int cpu = vcpu->cpu;
  4177. if (waitqueue_active(&vcpu->wq)) {
  4178. wake_up_interruptible(&vcpu->wq);
  4179. ++vcpu->stat.halt_wakeup;
  4180. }
  4181. me = get_cpu();
  4182. if (cpu != me && (unsigned)cpu < nr_cpu_ids && cpu_online(cpu))
  4183. if (!test_and_set_bit(KVM_REQ_KICK, &vcpu->requests))
  4184. smp_send_reschedule(cpu);
  4185. put_cpu();
  4186. }
  4187. int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
  4188. {
  4189. return kvm_x86_ops->interrupt_allowed(vcpu);
  4190. }
  4191. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
  4192. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
  4193. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
  4194. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
  4195. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);