msi.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809
  1. /*
  2. * File: msi.c
  3. * Purpose: PCI Message Signaled Interrupt (MSI)
  4. *
  5. * Copyright (C) 2003-2004 Intel
  6. * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
  7. */
  8. #include <linux/err.h>
  9. #include <linux/mm.h>
  10. #include <linux/irq.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/init.h>
  13. #include <linux/ioport.h>
  14. #include <linux/pci.h>
  15. #include <linux/proc_fs.h>
  16. #include <linux/msi.h>
  17. #include <linux/smp.h>
  18. #include <asm/errno.h>
  19. #include <asm/io.h>
  20. #include "pci.h"
  21. #include "msi.h"
  22. static int pci_msi_enable = 1;
  23. /* Arch hooks */
  24. #ifndef arch_msi_check_device
  25. int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
  26. {
  27. return 0;
  28. }
  29. #endif
  30. #ifndef arch_setup_msi_irqs
  31. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  32. {
  33. struct msi_desc *entry;
  34. int ret;
  35. /*
  36. * If an architecture wants to support multiple MSI, it needs to
  37. * override arch_setup_msi_irqs()
  38. */
  39. if (type == PCI_CAP_ID_MSI && nvec > 1)
  40. return 1;
  41. list_for_each_entry(entry, &dev->msi_list, list) {
  42. ret = arch_setup_msi_irq(dev, entry);
  43. if (ret < 0)
  44. return ret;
  45. if (ret > 0)
  46. return -ENOSPC;
  47. }
  48. return 0;
  49. }
  50. #endif
  51. #ifndef arch_teardown_msi_irqs
  52. void arch_teardown_msi_irqs(struct pci_dev *dev)
  53. {
  54. struct msi_desc *entry;
  55. list_for_each_entry(entry, &dev->msi_list, list) {
  56. int i, nvec;
  57. if (entry->irq == 0)
  58. continue;
  59. nvec = 1 << entry->msi_attrib.multiple;
  60. for (i = 0; i < nvec; i++)
  61. arch_teardown_msi_irq(entry->irq + i);
  62. }
  63. }
  64. #endif
  65. static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
  66. {
  67. u16 control;
  68. BUG_ON(!pos);
  69. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
  70. control &= ~PCI_MSI_FLAGS_ENABLE;
  71. if (enable)
  72. control |= PCI_MSI_FLAGS_ENABLE;
  73. pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
  74. }
  75. static void msix_set_enable(struct pci_dev *dev, int enable)
  76. {
  77. int pos;
  78. u16 control;
  79. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  80. if (pos) {
  81. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  82. control &= ~PCI_MSIX_FLAGS_ENABLE;
  83. if (enable)
  84. control |= PCI_MSIX_FLAGS_ENABLE;
  85. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  86. }
  87. }
  88. static inline __attribute_const__ u32 msi_mask(unsigned x)
  89. {
  90. /* Don't shift by >= width of type */
  91. if (x >= 5)
  92. return 0xffffffff;
  93. return (1 << (1 << x)) - 1;
  94. }
  95. static inline __attribute_const__ u32 msi_capable_mask(u16 control)
  96. {
  97. return msi_mask((control >> 1) & 7);
  98. }
  99. static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
  100. {
  101. return msi_mask((control >> 4) & 7);
  102. }
  103. /*
  104. * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
  105. * mask all MSI interrupts by clearing the MSI enable bit does not work
  106. * reliably as devices without an INTx disable bit will then generate a
  107. * level IRQ which will never be cleared.
  108. */
  109. static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
  110. {
  111. u32 mask_bits = desc->masked;
  112. if (!desc->msi_attrib.maskbit)
  113. return;
  114. mask_bits &= ~mask;
  115. mask_bits |= flag;
  116. pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
  117. desc->masked = mask_bits;
  118. }
  119. /*
  120. * This internal function does not flush PCI writes to the device.
  121. * All users must ensure that they read from the device before either
  122. * assuming that the device state is up to date, or returning out of this
  123. * file. This saves a few milliseconds when initialising devices with lots
  124. * of MSI-X interrupts.
  125. */
  126. static void msix_mask_irq(struct msi_desc *desc, u32 flag)
  127. {
  128. u32 mask_bits = desc->masked;
  129. unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
  130. PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
  131. mask_bits &= ~1;
  132. mask_bits |= flag;
  133. writel(mask_bits, desc->mask_base + offset);
  134. desc->masked = mask_bits;
  135. }
  136. static void msi_set_mask_bit(unsigned irq, u32 flag)
  137. {
  138. struct msi_desc *desc = get_irq_msi(irq);
  139. if (desc->msi_attrib.is_msix) {
  140. msix_mask_irq(desc, flag);
  141. readl(desc->mask_base); /* Flush write to device */
  142. } else {
  143. unsigned offset = irq - desc->dev->irq;
  144. msi_mask_irq(desc, 1 << offset, flag << offset);
  145. }
  146. }
  147. void mask_msi_irq(unsigned int irq)
  148. {
  149. msi_set_mask_bit(irq, 1);
  150. }
  151. void unmask_msi_irq(unsigned int irq)
  152. {
  153. msi_set_mask_bit(irq, 0);
  154. }
  155. void read_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
  156. {
  157. struct msi_desc *entry = get_irq_desc_msi(desc);
  158. if (entry->msi_attrib.is_msix) {
  159. void __iomem *base = entry->mask_base +
  160. entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
  161. msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
  162. msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
  163. msg->data = readl(base + PCI_MSIX_ENTRY_DATA_OFFSET);
  164. } else {
  165. struct pci_dev *dev = entry->dev;
  166. int pos = entry->msi_attrib.pos;
  167. u16 data;
  168. pci_read_config_dword(dev, msi_lower_address_reg(pos),
  169. &msg->address_lo);
  170. if (entry->msi_attrib.is_64) {
  171. pci_read_config_dword(dev, msi_upper_address_reg(pos),
  172. &msg->address_hi);
  173. pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
  174. } else {
  175. msg->address_hi = 0;
  176. pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
  177. }
  178. msg->data = data;
  179. }
  180. }
  181. void read_msi_msg(unsigned int irq, struct msi_msg *msg)
  182. {
  183. struct irq_desc *desc = irq_to_desc(irq);
  184. read_msi_msg_desc(desc, msg);
  185. }
  186. void write_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
  187. {
  188. struct msi_desc *entry = get_irq_desc_msi(desc);
  189. if (entry->msi_attrib.is_msix) {
  190. void __iomem *base;
  191. base = entry->mask_base +
  192. entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
  193. writel(msg->address_lo,
  194. base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
  195. writel(msg->address_hi,
  196. base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
  197. writel(msg->data, base + PCI_MSIX_ENTRY_DATA_OFFSET);
  198. } else {
  199. struct pci_dev *dev = entry->dev;
  200. int pos = entry->msi_attrib.pos;
  201. u16 msgctl;
  202. pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
  203. msgctl &= ~PCI_MSI_FLAGS_QSIZE;
  204. msgctl |= entry->msi_attrib.multiple << 4;
  205. pci_write_config_word(dev, msi_control_reg(pos), msgctl);
  206. pci_write_config_dword(dev, msi_lower_address_reg(pos),
  207. msg->address_lo);
  208. if (entry->msi_attrib.is_64) {
  209. pci_write_config_dword(dev, msi_upper_address_reg(pos),
  210. msg->address_hi);
  211. pci_write_config_word(dev, msi_data_reg(pos, 1),
  212. msg->data);
  213. } else {
  214. pci_write_config_word(dev, msi_data_reg(pos, 0),
  215. msg->data);
  216. }
  217. }
  218. entry->msg = *msg;
  219. }
  220. void write_msi_msg(unsigned int irq, struct msi_msg *msg)
  221. {
  222. struct irq_desc *desc = irq_to_desc(irq);
  223. write_msi_msg_desc(desc, msg);
  224. }
  225. static int msi_free_irqs(struct pci_dev* dev);
  226. static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
  227. {
  228. struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
  229. if (!desc)
  230. return NULL;
  231. INIT_LIST_HEAD(&desc->list);
  232. desc->dev = dev;
  233. return desc;
  234. }
  235. static void pci_intx_for_msi(struct pci_dev *dev, int enable)
  236. {
  237. if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
  238. pci_intx(dev, enable);
  239. }
  240. static void __pci_restore_msi_state(struct pci_dev *dev)
  241. {
  242. int pos;
  243. u16 control;
  244. struct msi_desc *entry;
  245. if (!dev->msi_enabled)
  246. return;
  247. entry = get_irq_msi(dev->irq);
  248. pos = entry->msi_attrib.pos;
  249. pci_intx_for_msi(dev, 0);
  250. msi_set_enable(dev, pos, 0);
  251. write_msi_msg(dev->irq, &entry->msg);
  252. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
  253. msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
  254. control &= ~PCI_MSI_FLAGS_QSIZE;
  255. control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
  256. pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
  257. }
  258. static void __pci_restore_msix_state(struct pci_dev *dev)
  259. {
  260. int pos;
  261. struct msi_desc *entry;
  262. u16 control;
  263. if (!dev->msix_enabled)
  264. return;
  265. BUG_ON(list_empty(&dev->msi_list));
  266. entry = list_entry(dev->msi_list.next, struct msi_desc, list);
  267. pos = entry->msi_attrib.pos;
  268. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  269. /* route the table */
  270. pci_intx_for_msi(dev, 0);
  271. control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
  272. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  273. list_for_each_entry(entry, &dev->msi_list, list) {
  274. write_msi_msg(entry->irq, &entry->msg);
  275. msix_mask_irq(entry, entry->masked);
  276. }
  277. control &= ~PCI_MSIX_FLAGS_MASKALL;
  278. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  279. }
  280. void pci_restore_msi_state(struct pci_dev *dev)
  281. {
  282. __pci_restore_msi_state(dev);
  283. __pci_restore_msix_state(dev);
  284. }
  285. EXPORT_SYMBOL_GPL(pci_restore_msi_state);
  286. /**
  287. * msi_capability_init - configure device's MSI capability structure
  288. * @dev: pointer to the pci_dev data structure of MSI device function
  289. * @nvec: number of interrupts to allocate
  290. *
  291. * Setup the MSI capability structure of the device with the requested
  292. * number of interrupts. A return value of zero indicates the successful
  293. * setup of an entry with the new MSI irq. A negative return value indicates
  294. * an error, and a positive return value indicates the number of interrupts
  295. * which could have been allocated.
  296. */
  297. static int msi_capability_init(struct pci_dev *dev, int nvec)
  298. {
  299. struct msi_desc *entry;
  300. int pos, ret;
  301. u16 control;
  302. unsigned mask;
  303. pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
  304. msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
  305. pci_read_config_word(dev, msi_control_reg(pos), &control);
  306. /* MSI Entry Initialization */
  307. entry = alloc_msi_entry(dev);
  308. if (!entry)
  309. return -ENOMEM;
  310. entry->msi_attrib.is_msix = 0;
  311. entry->msi_attrib.is_64 = is_64bit_address(control);
  312. entry->msi_attrib.entry_nr = 0;
  313. entry->msi_attrib.maskbit = is_mask_bit_support(control);
  314. entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
  315. entry->msi_attrib.pos = pos;
  316. entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
  317. /* All MSIs are unmasked by default, Mask them all */
  318. if (entry->msi_attrib.maskbit)
  319. pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
  320. mask = msi_capable_mask(control);
  321. msi_mask_irq(entry, mask, mask);
  322. list_add_tail(&entry->list, &dev->msi_list);
  323. /* Configure MSI capability structure */
  324. ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
  325. if (ret) {
  326. msi_free_irqs(dev);
  327. return ret;
  328. }
  329. /* Set MSI enabled bits */
  330. pci_intx_for_msi(dev, 0);
  331. msi_set_enable(dev, pos, 1);
  332. dev->msi_enabled = 1;
  333. dev->irq = entry->irq;
  334. return 0;
  335. }
  336. /**
  337. * msix_capability_init - configure device's MSI-X capability
  338. * @dev: pointer to the pci_dev data structure of MSI-X device function
  339. * @entries: pointer to an array of struct msix_entry entries
  340. * @nvec: number of @entries
  341. *
  342. * Setup the MSI-X capability structure of device function with a
  343. * single MSI-X irq. A return of zero indicates the successful setup of
  344. * requested MSI-X entries with allocated irqs or non-zero for otherwise.
  345. **/
  346. static int msix_capability_init(struct pci_dev *dev,
  347. struct msix_entry *entries, int nvec)
  348. {
  349. struct msi_desc *entry;
  350. int pos, i, j, nr_entries, ret;
  351. unsigned long phys_addr;
  352. u32 table_offset;
  353. u16 control;
  354. u8 bir;
  355. void __iomem *base;
  356. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  357. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  358. /* Ensure MSI-X is disabled while it is set up */
  359. control &= ~PCI_MSIX_FLAGS_ENABLE;
  360. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  361. /* Request & Map MSI-X table region */
  362. nr_entries = multi_msix_capable(control);
  363. pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
  364. bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
  365. table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
  366. phys_addr = pci_resource_start (dev, bir) + table_offset;
  367. base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
  368. if (base == NULL)
  369. return -ENOMEM;
  370. for (i = 0; i < nvec; i++) {
  371. entry = alloc_msi_entry(dev);
  372. if (!entry) {
  373. if (!i)
  374. iounmap(base);
  375. else
  376. msi_free_irqs(dev);
  377. /* No enough memory. Don't try again */
  378. return -ENOMEM;
  379. }
  380. j = entries[i].entry;
  381. entry->msi_attrib.is_msix = 1;
  382. entry->msi_attrib.is_64 = 1;
  383. entry->msi_attrib.entry_nr = j;
  384. entry->msi_attrib.default_irq = dev->irq;
  385. entry->msi_attrib.pos = pos;
  386. entry->mask_base = base;
  387. list_add_tail(&entry->list, &dev->msi_list);
  388. }
  389. ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
  390. if (ret < 0) {
  391. /* If we had some success report the number of irqs
  392. * we succeeded in setting up. */
  393. int avail = 0;
  394. list_for_each_entry(entry, &dev->msi_list, list) {
  395. if (entry->irq != 0) {
  396. avail++;
  397. }
  398. }
  399. if (avail != 0)
  400. ret = avail;
  401. }
  402. if (ret) {
  403. msi_free_irqs(dev);
  404. return ret;
  405. }
  406. /*
  407. * Some devices require MSI-X to be enabled before we can touch the
  408. * MSI-X registers. We need to mask all the vectors to prevent
  409. * interrupts coming in before they're fully set up.
  410. */
  411. control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
  412. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  413. i = 0;
  414. list_for_each_entry(entry, &dev->msi_list, list) {
  415. entries[i].vector = entry->irq;
  416. set_irq_msi(entry->irq, entry);
  417. j = entries[i].entry;
  418. entry->masked = readl(base + j * PCI_MSIX_ENTRY_SIZE +
  419. PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET);
  420. msix_mask_irq(entry, 1);
  421. i++;
  422. }
  423. /* Set MSI-X enabled bits and unmask the function */
  424. pci_intx_for_msi(dev, 0);
  425. dev->msix_enabled = 1;
  426. control &= ~PCI_MSIX_FLAGS_MASKALL;
  427. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  428. return 0;
  429. }
  430. /**
  431. * pci_msi_check_device - check whether MSI may be enabled on a device
  432. * @dev: pointer to the pci_dev data structure of MSI device function
  433. * @nvec: how many MSIs have been requested ?
  434. * @type: are we checking for MSI or MSI-X ?
  435. *
  436. * Look at global flags, the device itself, and its parent busses
  437. * to determine if MSI/-X are supported for the device. If MSI/-X is
  438. * supported return 0, else return an error code.
  439. **/
  440. static int pci_msi_check_device(struct pci_dev* dev, int nvec, int type)
  441. {
  442. struct pci_bus *bus;
  443. int ret;
  444. /* MSI must be globally enabled and supported by the device */
  445. if (!pci_msi_enable || !dev || dev->no_msi)
  446. return -EINVAL;
  447. /*
  448. * You can't ask to have 0 or less MSIs configured.
  449. * a) it's stupid ..
  450. * b) the list manipulation code assumes nvec >= 1.
  451. */
  452. if (nvec < 1)
  453. return -ERANGE;
  454. /* Any bridge which does NOT route MSI transactions from it's
  455. * secondary bus to it's primary bus must set NO_MSI flag on
  456. * the secondary pci_bus.
  457. * We expect only arch-specific PCI host bus controller driver
  458. * or quirks for specific PCI bridges to be setting NO_MSI.
  459. */
  460. for (bus = dev->bus; bus; bus = bus->parent)
  461. if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
  462. return -EINVAL;
  463. ret = arch_msi_check_device(dev, nvec, type);
  464. if (ret)
  465. return ret;
  466. if (!pci_find_capability(dev, type))
  467. return -EINVAL;
  468. return 0;
  469. }
  470. /**
  471. * pci_enable_msi_block - configure device's MSI capability structure
  472. * @dev: device to configure
  473. * @nvec: number of interrupts to configure
  474. *
  475. * Allocate IRQs for a device with the MSI capability.
  476. * This function returns a negative errno if an error occurs. If it
  477. * is unable to allocate the number of interrupts requested, it returns
  478. * the number of interrupts it might be able to allocate. If it successfully
  479. * allocates at least the number of interrupts requested, it returns 0 and
  480. * updates the @dev's irq member to the lowest new interrupt number; the
  481. * other interrupt numbers allocated to this device are consecutive.
  482. */
  483. int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
  484. {
  485. int status, pos, maxvec;
  486. u16 msgctl;
  487. pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
  488. if (!pos)
  489. return -EINVAL;
  490. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
  491. maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
  492. if (nvec > maxvec)
  493. return maxvec;
  494. status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
  495. if (status)
  496. return status;
  497. WARN_ON(!!dev->msi_enabled);
  498. /* Check whether driver already requested MSI-X irqs */
  499. if (dev->msix_enabled) {
  500. dev_info(&dev->dev, "can't enable MSI "
  501. "(MSI-X already enabled)\n");
  502. return -EINVAL;
  503. }
  504. status = msi_capability_init(dev, nvec);
  505. return status;
  506. }
  507. EXPORT_SYMBOL(pci_enable_msi_block);
  508. void pci_msi_shutdown(struct pci_dev *dev)
  509. {
  510. struct msi_desc *desc;
  511. u32 mask;
  512. u16 ctrl;
  513. unsigned pos;
  514. if (!pci_msi_enable || !dev || !dev->msi_enabled)
  515. return;
  516. BUG_ON(list_empty(&dev->msi_list));
  517. desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
  518. pos = desc->msi_attrib.pos;
  519. msi_set_enable(dev, pos, 0);
  520. pci_intx_for_msi(dev, 1);
  521. dev->msi_enabled = 0;
  522. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
  523. mask = msi_capable_mask(ctrl);
  524. msi_mask_irq(desc, mask, ~mask);
  525. /* Restore dev->irq to its default pin-assertion irq */
  526. dev->irq = desc->msi_attrib.default_irq;
  527. }
  528. void pci_disable_msi(struct pci_dev* dev)
  529. {
  530. struct msi_desc *entry;
  531. if (!pci_msi_enable || !dev || !dev->msi_enabled)
  532. return;
  533. pci_msi_shutdown(dev);
  534. entry = list_entry(dev->msi_list.next, struct msi_desc, list);
  535. if (entry->msi_attrib.is_msix)
  536. return;
  537. msi_free_irqs(dev);
  538. }
  539. EXPORT_SYMBOL(pci_disable_msi);
  540. static int msi_free_irqs(struct pci_dev* dev)
  541. {
  542. struct msi_desc *entry, *tmp;
  543. list_for_each_entry(entry, &dev->msi_list, list) {
  544. int i, nvec;
  545. if (!entry->irq)
  546. continue;
  547. nvec = 1 << entry->msi_attrib.multiple;
  548. for (i = 0; i < nvec; i++)
  549. BUG_ON(irq_has_action(entry->irq + i));
  550. }
  551. arch_teardown_msi_irqs(dev);
  552. list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
  553. if (entry->msi_attrib.is_msix) {
  554. msix_mask_irq(entry, 1);
  555. if (list_is_last(&entry->list, &dev->msi_list))
  556. iounmap(entry->mask_base);
  557. }
  558. list_del(&entry->list);
  559. kfree(entry);
  560. }
  561. return 0;
  562. }
  563. /**
  564. * pci_msix_table_size - return the number of device's MSI-X table entries
  565. * @dev: pointer to the pci_dev data structure of MSI-X device function
  566. */
  567. int pci_msix_table_size(struct pci_dev *dev)
  568. {
  569. int pos;
  570. u16 control;
  571. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  572. if (!pos)
  573. return 0;
  574. pci_read_config_word(dev, msi_control_reg(pos), &control);
  575. return multi_msix_capable(control);
  576. }
  577. /**
  578. * pci_enable_msix - configure device's MSI-X capability structure
  579. * @dev: pointer to the pci_dev data structure of MSI-X device function
  580. * @entries: pointer to an array of MSI-X entries
  581. * @nvec: number of MSI-X irqs requested for allocation by device driver
  582. *
  583. * Setup the MSI-X capability structure of device function with the number
  584. * of requested irqs upon its software driver call to request for
  585. * MSI-X mode enabled on its hardware device function. A return of zero
  586. * indicates the successful configuration of MSI-X capability structure
  587. * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
  588. * Or a return of > 0 indicates that driver request is exceeding the number
  589. * of irqs or MSI-X vectors available. Driver should use the returned value to
  590. * re-send its request.
  591. **/
  592. int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
  593. {
  594. int status, nr_entries;
  595. int i, j;
  596. if (!entries)
  597. return -EINVAL;
  598. status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
  599. if (status)
  600. return status;
  601. nr_entries = pci_msix_table_size(dev);
  602. if (nvec > nr_entries)
  603. return nr_entries;
  604. /* Check for any invalid entries */
  605. for (i = 0; i < nvec; i++) {
  606. if (entries[i].entry >= nr_entries)
  607. return -EINVAL; /* invalid entry */
  608. for (j = i + 1; j < nvec; j++) {
  609. if (entries[i].entry == entries[j].entry)
  610. return -EINVAL; /* duplicate entry */
  611. }
  612. }
  613. WARN_ON(!!dev->msix_enabled);
  614. /* Check whether driver already requested for MSI irq */
  615. if (dev->msi_enabled) {
  616. dev_info(&dev->dev, "can't enable MSI-X "
  617. "(MSI IRQ already assigned)\n");
  618. return -EINVAL;
  619. }
  620. status = msix_capability_init(dev, entries, nvec);
  621. return status;
  622. }
  623. EXPORT_SYMBOL(pci_enable_msix);
  624. static void msix_free_all_irqs(struct pci_dev *dev)
  625. {
  626. msi_free_irqs(dev);
  627. }
  628. void pci_msix_shutdown(struct pci_dev* dev)
  629. {
  630. if (!pci_msi_enable || !dev || !dev->msix_enabled)
  631. return;
  632. msix_set_enable(dev, 0);
  633. pci_intx_for_msi(dev, 1);
  634. dev->msix_enabled = 0;
  635. }
  636. void pci_disable_msix(struct pci_dev* dev)
  637. {
  638. if (!pci_msi_enable || !dev || !dev->msix_enabled)
  639. return;
  640. pci_msix_shutdown(dev);
  641. msix_free_all_irqs(dev);
  642. }
  643. EXPORT_SYMBOL(pci_disable_msix);
  644. /**
  645. * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
  646. * @dev: pointer to the pci_dev data structure of MSI(X) device function
  647. *
  648. * Being called during hotplug remove, from which the device function
  649. * is hot-removed. All previous assigned MSI/MSI-X irqs, if
  650. * allocated for this device function, are reclaimed to unused state,
  651. * which may be used later on.
  652. **/
  653. void msi_remove_pci_irq_vectors(struct pci_dev* dev)
  654. {
  655. if (!pci_msi_enable || !dev)
  656. return;
  657. if (dev->msi_enabled)
  658. msi_free_irqs(dev);
  659. if (dev->msix_enabled)
  660. msix_free_all_irqs(dev);
  661. }
  662. void pci_no_msi(void)
  663. {
  664. pci_msi_enable = 0;
  665. }
  666. /**
  667. * pci_msi_enabled - is MSI enabled?
  668. *
  669. * Returns true if MSI has not been disabled by the command-line option
  670. * pci=nomsi.
  671. **/
  672. int pci_msi_enabled(void)
  673. {
  674. return pci_msi_enable;
  675. }
  676. EXPORT_SYMBOL(pci_msi_enabled);
  677. void pci_msi_init_pci_dev(struct pci_dev *dev)
  678. {
  679. INIT_LIST_HEAD(&dev->msi_list);
  680. }