cx23885-cards.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455
  1. /*
  2. * Driver for the Conexant CX23885 PCIe bridge
  3. *
  4. * Copyright (c) 2006 Steven Toth <stoth@linuxtv.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. *
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. */
  21. #include <linux/init.h>
  22. #include <linux/module.h>
  23. #include <linux/pci.h>
  24. #include <linux/delay.h>
  25. #include <media/cx25840.h>
  26. #include <linux/firmware.h>
  27. #include "../../../staging/altera-stapl/altera.h"
  28. #include "cx23885.h"
  29. #include "tuner-xc2028.h"
  30. #include "netup-init.h"
  31. #include "altera-ci.h"
  32. #include "xc4000.h"
  33. #include "xc5000.h"
  34. #include "cx23888-ir.h"
  35. static unsigned int enable_885_ir;
  36. module_param(enable_885_ir, int, 0644);
  37. MODULE_PARM_DESC(enable_885_ir,
  38. "Enable integrated IR controller for supported\n"
  39. "\t\t CX2388[57] boards that are wired for it:\n"
  40. "\t\t\tHVR-1250 (reported safe)\n"
  41. "\t\t\tTeVii S470 (reported unsafe)\n"
  42. "\t\t This can cause an interrupt storm with some cards.\n"
  43. "\t\t Default: 0 [Disabled]");
  44. /* ------------------------------------------------------------------ */
  45. /* board config info */
  46. struct cx23885_board cx23885_boards[] = {
  47. [CX23885_BOARD_UNKNOWN] = {
  48. .name = "UNKNOWN/GENERIC",
  49. /* Ensure safe default for unknown boards */
  50. .clk_freq = 0,
  51. .input = {{
  52. .type = CX23885_VMUX_COMPOSITE1,
  53. .vmux = 0,
  54. }, {
  55. .type = CX23885_VMUX_COMPOSITE2,
  56. .vmux = 1,
  57. }, {
  58. .type = CX23885_VMUX_COMPOSITE3,
  59. .vmux = 2,
  60. }, {
  61. .type = CX23885_VMUX_COMPOSITE4,
  62. .vmux = 3,
  63. } },
  64. },
  65. [CX23885_BOARD_HAUPPAUGE_HVR1800lp] = {
  66. .name = "Hauppauge WinTV-HVR1800lp",
  67. .portc = CX23885_MPEG_DVB,
  68. .input = {{
  69. .type = CX23885_VMUX_TELEVISION,
  70. .vmux = 0,
  71. .gpio0 = 0xff00,
  72. }, {
  73. .type = CX23885_VMUX_DEBUG,
  74. .vmux = 0,
  75. .gpio0 = 0xff01,
  76. }, {
  77. .type = CX23885_VMUX_COMPOSITE1,
  78. .vmux = 1,
  79. .gpio0 = 0xff02,
  80. }, {
  81. .type = CX23885_VMUX_SVIDEO,
  82. .vmux = 2,
  83. .gpio0 = 0xff02,
  84. } },
  85. },
  86. [CX23885_BOARD_HAUPPAUGE_HVR1800] = {
  87. .name = "Hauppauge WinTV-HVR1800",
  88. .porta = CX23885_ANALOG_VIDEO,
  89. .portb = CX23885_MPEG_ENCODER,
  90. .portc = CX23885_MPEG_DVB,
  91. .tuner_type = TUNER_PHILIPS_TDA8290,
  92. .tuner_addr = 0x42, /* 0x84 >> 1 */
  93. .tuner_bus = 1,
  94. .input = {{
  95. .type = CX23885_VMUX_TELEVISION,
  96. .vmux = CX25840_VIN7_CH3 |
  97. CX25840_VIN5_CH2 |
  98. CX25840_VIN2_CH1,
  99. .gpio0 = 0,
  100. }, {
  101. .type = CX23885_VMUX_COMPOSITE1,
  102. .vmux = CX25840_VIN7_CH3 |
  103. CX25840_VIN4_CH2 |
  104. CX25840_VIN6_CH1,
  105. .gpio0 = 0,
  106. }, {
  107. .type = CX23885_VMUX_SVIDEO,
  108. .vmux = CX25840_VIN7_CH3 |
  109. CX25840_VIN4_CH2 |
  110. CX25840_VIN8_CH1 |
  111. CX25840_SVIDEO_ON,
  112. .gpio0 = 0,
  113. } },
  114. },
  115. [CX23885_BOARD_HAUPPAUGE_HVR1250] = {
  116. .name = "Hauppauge WinTV-HVR1250",
  117. .portc = CX23885_MPEG_DVB,
  118. .input = {{
  119. .type = CX23885_VMUX_TELEVISION,
  120. .vmux = 0,
  121. .gpio0 = 0xff00,
  122. }, {
  123. .type = CX23885_VMUX_DEBUG,
  124. .vmux = 0,
  125. .gpio0 = 0xff01,
  126. }, {
  127. .type = CX23885_VMUX_COMPOSITE1,
  128. .vmux = 1,
  129. .gpio0 = 0xff02,
  130. }, {
  131. .type = CX23885_VMUX_SVIDEO,
  132. .vmux = 2,
  133. .gpio0 = 0xff02,
  134. } },
  135. },
  136. [CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP] = {
  137. .name = "DViCO FusionHDTV5 Express",
  138. .portb = CX23885_MPEG_DVB,
  139. },
  140. [CX23885_BOARD_HAUPPAUGE_HVR1500Q] = {
  141. .name = "Hauppauge WinTV-HVR1500Q",
  142. .portc = CX23885_MPEG_DVB,
  143. },
  144. [CX23885_BOARD_HAUPPAUGE_HVR1500] = {
  145. .name = "Hauppauge WinTV-HVR1500",
  146. .portc = CX23885_MPEG_DVB,
  147. },
  148. [CX23885_BOARD_HAUPPAUGE_HVR1200] = {
  149. .name = "Hauppauge WinTV-HVR1200",
  150. .portc = CX23885_MPEG_DVB,
  151. },
  152. [CX23885_BOARD_HAUPPAUGE_HVR1700] = {
  153. .name = "Hauppauge WinTV-HVR1700",
  154. .portc = CX23885_MPEG_DVB,
  155. },
  156. [CX23885_BOARD_HAUPPAUGE_HVR1400] = {
  157. .name = "Hauppauge WinTV-HVR1400",
  158. .portc = CX23885_MPEG_DVB,
  159. },
  160. [CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP] = {
  161. .name = "DViCO FusionHDTV7 Dual Express",
  162. .portb = CX23885_MPEG_DVB,
  163. .portc = CX23885_MPEG_DVB,
  164. },
  165. [CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP] = {
  166. .name = "DViCO FusionHDTV DVB-T Dual Express",
  167. .portb = CX23885_MPEG_DVB,
  168. .portc = CX23885_MPEG_DVB,
  169. },
  170. [CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H] = {
  171. .name = "Leadtek Winfast PxDVR3200 H",
  172. .portc = CX23885_MPEG_DVB,
  173. },
  174. [CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000] = {
  175. .name = "Leadtek Winfast PxDVR3200 H XC4000",
  176. .porta = CX23885_ANALOG_VIDEO,
  177. .portc = CX23885_MPEG_DVB,
  178. .tuner_type = TUNER_XC4000,
  179. .tuner_addr = 0x61,
  180. .radio_type = TUNER_XC4000,
  181. .radio_addr = 0x61,
  182. .input = {{
  183. .type = CX23885_VMUX_TELEVISION,
  184. .vmux = CX25840_VIN2_CH1 |
  185. CX25840_VIN5_CH2 |
  186. CX25840_NONE0_CH3,
  187. }, {
  188. .type = CX23885_VMUX_COMPOSITE1,
  189. .vmux = CX25840_COMPOSITE1,
  190. }, {
  191. .type = CX23885_VMUX_SVIDEO,
  192. .vmux = CX25840_SVIDEO_LUMA3 |
  193. CX25840_SVIDEO_CHROMA4,
  194. }, {
  195. .type = CX23885_VMUX_COMPONENT,
  196. .vmux = CX25840_VIN7_CH1 |
  197. CX25840_VIN6_CH2 |
  198. CX25840_VIN8_CH3 |
  199. CX25840_COMPONENT_ON,
  200. } },
  201. },
  202. [CX23885_BOARD_COMPRO_VIDEOMATE_E650F] = {
  203. .name = "Compro VideoMate E650F",
  204. .portc = CX23885_MPEG_DVB,
  205. },
  206. [CX23885_BOARD_TBS_6920] = {
  207. .name = "TurboSight TBS 6920",
  208. .portb = CX23885_MPEG_DVB,
  209. },
  210. [CX23885_BOARD_TEVII_S470] = {
  211. .name = "TeVii S470",
  212. .portb = CX23885_MPEG_DVB,
  213. },
  214. [CX23885_BOARD_DVBWORLD_2005] = {
  215. .name = "DVBWorld DVB-S2 2005",
  216. .portb = CX23885_MPEG_DVB,
  217. },
  218. [CX23885_BOARD_NETUP_DUAL_DVBS2_CI] = {
  219. .ci_type = 1,
  220. .name = "NetUP Dual DVB-S2 CI",
  221. .portb = CX23885_MPEG_DVB,
  222. .portc = CX23885_MPEG_DVB,
  223. },
  224. [CX23885_BOARD_HAUPPAUGE_HVR1270] = {
  225. .name = "Hauppauge WinTV-HVR1270",
  226. .portc = CX23885_MPEG_DVB,
  227. },
  228. [CX23885_BOARD_HAUPPAUGE_HVR1275] = {
  229. .name = "Hauppauge WinTV-HVR1275",
  230. .portc = CX23885_MPEG_DVB,
  231. },
  232. [CX23885_BOARD_HAUPPAUGE_HVR1255] = {
  233. .name = "Hauppauge WinTV-HVR1255",
  234. .portc = CX23885_MPEG_DVB,
  235. },
  236. [CX23885_BOARD_HAUPPAUGE_HVR1210] = {
  237. .name = "Hauppauge WinTV-HVR1210",
  238. .portc = CX23885_MPEG_DVB,
  239. },
  240. [CX23885_BOARD_MYGICA_X8506] = {
  241. .name = "Mygica X8506 DMB-TH",
  242. .tuner_type = TUNER_XC5000,
  243. .tuner_addr = 0x61,
  244. .tuner_bus = 1,
  245. .porta = CX23885_ANALOG_VIDEO,
  246. .portb = CX23885_MPEG_DVB,
  247. .input = {
  248. {
  249. .type = CX23885_VMUX_TELEVISION,
  250. .vmux = CX25840_COMPOSITE2,
  251. },
  252. {
  253. .type = CX23885_VMUX_COMPOSITE1,
  254. .vmux = CX25840_COMPOSITE8,
  255. },
  256. {
  257. .type = CX23885_VMUX_SVIDEO,
  258. .vmux = CX25840_SVIDEO_LUMA3 |
  259. CX25840_SVIDEO_CHROMA4,
  260. },
  261. {
  262. .type = CX23885_VMUX_COMPONENT,
  263. .vmux = CX25840_COMPONENT_ON |
  264. CX25840_VIN1_CH1 |
  265. CX25840_VIN6_CH2 |
  266. CX25840_VIN7_CH3,
  267. },
  268. },
  269. },
  270. [CX23885_BOARD_MAGICPRO_PROHDTVE2] = {
  271. .name = "Magic-Pro ProHDTV Extreme 2",
  272. .tuner_type = TUNER_XC5000,
  273. .tuner_addr = 0x61,
  274. .tuner_bus = 1,
  275. .porta = CX23885_ANALOG_VIDEO,
  276. .portb = CX23885_MPEG_DVB,
  277. .input = {
  278. {
  279. .type = CX23885_VMUX_TELEVISION,
  280. .vmux = CX25840_COMPOSITE2,
  281. },
  282. {
  283. .type = CX23885_VMUX_COMPOSITE1,
  284. .vmux = CX25840_COMPOSITE8,
  285. },
  286. {
  287. .type = CX23885_VMUX_SVIDEO,
  288. .vmux = CX25840_SVIDEO_LUMA3 |
  289. CX25840_SVIDEO_CHROMA4,
  290. },
  291. {
  292. .type = CX23885_VMUX_COMPONENT,
  293. .vmux = CX25840_COMPONENT_ON |
  294. CX25840_VIN1_CH1 |
  295. CX25840_VIN6_CH2 |
  296. CX25840_VIN7_CH3,
  297. },
  298. },
  299. },
  300. [CX23885_BOARD_HAUPPAUGE_HVR1850] = {
  301. .name = "Hauppauge WinTV-HVR1850",
  302. .portb = CX23885_MPEG_ENCODER,
  303. .portc = CX23885_MPEG_DVB,
  304. },
  305. [CX23885_BOARD_COMPRO_VIDEOMATE_E800] = {
  306. .name = "Compro VideoMate E800",
  307. .portc = CX23885_MPEG_DVB,
  308. },
  309. [CX23885_BOARD_HAUPPAUGE_HVR1290] = {
  310. .name = "Hauppauge WinTV-HVR1290",
  311. .portc = CX23885_MPEG_DVB,
  312. },
  313. [CX23885_BOARD_MYGICA_X8558PRO] = {
  314. .name = "Mygica X8558 PRO DMB-TH",
  315. .portb = CX23885_MPEG_DVB,
  316. .portc = CX23885_MPEG_DVB,
  317. },
  318. [CX23885_BOARD_LEADTEK_WINFAST_PXTV1200] = {
  319. .name = "LEADTEK WinFast PxTV1200",
  320. .porta = CX23885_ANALOG_VIDEO,
  321. .tuner_type = TUNER_XC2028,
  322. .tuner_addr = 0x61,
  323. .tuner_bus = 1,
  324. .input = {{
  325. .type = CX23885_VMUX_TELEVISION,
  326. .vmux = CX25840_VIN2_CH1 |
  327. CX25840_VIN5_CH2 |
  328. CX25840_NONE0_CH3,
  329. }, {
  330. .type = CX23885_VMUX_COMPOSITE1,
  331. .vmux = CX25840_COMPOSITE1,
  332. }, {
  333. .type = CX23885_VMUX_SVIDEO,
  334. .vmux = CX25840_SVIDEO_LUMA3 |
  335. CX25840_SVIDEO_CHROMA4,
  336. }, {
  337. .type = CX23885_VMUX_COMPONENT,
  338. .vmux = CX25840_VIN7_CH1 |
  339. CX25840_VIN6_CH2 |
  340. CX25840_VIN8_CH3 |
  341. CX25840_COMPONENT_ON,
  342. } },
  343. },
  344. [CX23885_BOARD_GOTVIEW_X5_3D_HYBRID] = {
  345. .name = "GoTView X5 3D Hybrid",
  346. .tuner_type = TUNER_XC5000,
  347. .tuner_addr = 0x64,
  348. .tuner_bus = 1,
  349. .porta = CX23885_ANALOG_VIDEO,
  350. .portb = CX23885_MPEG_DVB,
  351. .input = {{
  352. .type = CX23885_VMUX_TELEVISION,
  353. .vmux = CX25840_VIN2_CH1 |
  354. CX25840_VIN5_CH2,
  355. .gpio0 = 0x02,
  356. }, {
  357. .type = CX23885_VMUX_COMPOSITE1,
  358. .vmux = CX23885_VMUX_COMPOSITE1,
  359. }, {
  360. .type = CX23885_VMUX_SVIDEO,
  361. .vmux = CX25840_SVIDEO_LUMA3 |
  362. CX25840_SVIDEO_CHROMA4,
  363. } },
  364. },
  365. [CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF] = {
  366. .ci_type = 2,
  367. .name = "NetUP Dual DVB-T/C-CI RF",
  368. .porta = CX23885_ANALOG_VIDEO,
  369. .portb = CX23885_MPEG_DVB,
  370. .portc = CX23885_MPEG_DVB,
  371. .num_fds_portb = 2,
  372. .num_fds_portc = 2,
  373. .tuner_type = TUNER_XC5000,
  374. .tuner_addr = 0x64,
  375. .input = { {
  376. .type = CX23885_VMUX_TELEVISION,
  377. .vmux = CX25840_COMPOSITE1,
  378. } },
  379. },
  380. };
  381. const unsigned int cx23885_bcount = ARRAY_SIZE(cx23885_boards);
  382. /* ------------------------------------------------------------------ */
  383. /* PCI subsystem IDs */
  384. struct cx23885_subid cx23885_subids[] = {
  385. {
  386. .subvendor = 0x0070,
  387. .subdevice = 0x3400,
  388. .card = CX23885_BOARD_UNKNOWN,
  389. }, {
  390. .subvendor = 0x0070,
  391. .subdevice = 0x7600,
  392. .card = CX23885_BOARD_HAUPPAUGE_HVR1800lp,
  393. }, {
  394. .subvendor = 0x0070,
  395. .subdevice = 0x7800,
  396. .card = CX23885_BOARD_HAUPPAUGE_HVR1800,
  397. }, {
  398. .subvendor = 0x0070,
  399. .subdevice = 0x7801,
  400. .card = CX23885_BOARD_HAUPPAUGE_HVR1800,
  401. }, {
  402. .subvendor = 0x0070,
  403. .subdevice = 0x7809,
  404. .card = CX23885_BOARD_HAUPPAUGE_HVR1800,
  405. }, {
  406. .subvendor = 0x0070,
  407. .subdevice = 0x7911,
  408. .card = CX23885_BOARD_HAUPPAUGE_HVR1250,
  409. }, {
  410. .subvendor = 0x18ac,
  411. .subdevice = 0xd500,
  412. .card = CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP,
  413. }, {
  414. .subvendor = 0x0070,
  415. .subdevice = 0x7790,
  416. .card = CX23885_BOARD_HAUPPAUGE_HVR1500Q,
  417. }, {
  418. .subvendor = 0x0070,
  419. .subdevice = 0x7797,
  420. .card = CX23885_BOARD_HAUPPAUGE_HVR1500Q,
  421. }, {
  422. .subvendor = 0x0070,
  423. .subdevice = 0x7710,
  424. .card = CX23885_BOARD_HAUPPAUGE_HVR1500,
  425. }, {
  426. .subvendor = 0x0070,
  427. .subdevice = 0x7717,
  428. .card = CX23885_BOARD_HAUPPAUGE_HVR1500,
  429. }, {
  430. .subvendor = 0x0070,
  431. .subdevice = 0x71d1,
  432. .card = CX23885_BOARD_HAUPPAUGE_HVR1200,
  433. }, {
  434. .subvendor = 0x0070,
  435. .subdevice = 0x71d3,
  436. .card = CX23885_BOARD_HAUPPAUGE_HVR1200,
  437. }, {
  438. .subvendor = 0x0070,
  439. .subdevice = 0x8101,
  440. .card = CX23885_BOARD_HAUPPAUGE_HVR1700,
  441. }, {
  442. .subvendor = 0x0070,
  443. .subdevice = 0x8010,
  444. .card = CX23885_BOARD_HAUPPAUGE_HVR1400,
  445. }, {
  446. .subvendor = 0x18ac,
  447. .subdevice = 0xd618,
  448. .card = CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP,
  449. }, {
  450. .subvendor = 0x18ac,
  451. .subdevice = 0xdb78,
  452. .card = CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP,
  453. }, {
  454. .subvendor = 0x107d,
  455. .subdevice = 0x6681,
  456. .card = CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H,
  457. }, {
  458. .subvendor = 0x107d,
  459. .subdevice = 0x6f39,
  460. .card = CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000,
  461. }, {
  462. .subvendor = 0x185b,
  463. .subdevice = 0xe800,
  464. .card = CX23885_BOARD_COMPRO_VIDEOMATE_E650F,
  465. }, {
  466. .subvendor = 0x6920,
  467. .subdevice = 0x8888,
  468. .card = CX23885_BOARD_TBS_6920,
  469. }, {
  470. .subvendor = 0xd470,
  471. .subdevice = 0x9022,
  472. .card = CX23885_BOARD_TEVII_S470,
  473. }, {
  474. .subvendor = 0x0001,
  475. .subdevice = 0x2005,
  476. .card = CX23885_BOARD_DVBWORLD_2005,
  477. }, {
  478. .subvendor = 0x1b55,
  479. .subdevice = 0x2a2c,
  480. .card = CX23885_BOARD_NETUP_DUAL_DVBS2_CI,
  481. }, {
  482. .subvendor = 0x0070,
  483. .subdevice = 0x2211,
  484. .card = CX23885_BOARD_HAUPPAUGE_HVR1270,
  485. }, {
  486. .subvendor = 0x0070,
  487. .subdevice = 0x2215,
  488. .card = CX23885_BOARD_HAUPPAUGE_HVR1275,
  489. }, {
  490. .subvendor = 0x0070,
  491. .subdevice = 0x221d,
  492. .card = CX23885_BOARD_HAUPPAUGE_HVR1275,
  493. }, {
  494. .subvendor = 0x0070,
  495. .subdevice = 0x2251,
  496. .card = CX23885_BOARD_HAUPPAUGE_HVR1255,
  497. }, {
  498. .subvendor = 0x0070,
  499. .subdevice = 0x2259,
  500. .card = CX23885_BOARD_HAUPPAUGE_HVR1255,
  501. }, {
  502. .subvendor = 0x0070,
  503. .subdevice = 0x2291,
  504. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  505. }, {
  506. .subvendor = 0x0070,
  507. .subdevice = 0x2295,
  508. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  509. }, {
  510. .subvendor = 0x0070,
  511. .subdevice = 0x2299,
  512. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  513. }, {
  514. .subvendor = 0x0070,
  515. .subdevice = 0x229d,
  516. .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */
  517. }, {
  518. .subvendor = 0x0070,
  519. .subdevice = 0x22f0,
  520. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  521. }, {
  522. .subvendor = 0x0070,
  523. .subdevice = 0x22f1,
  524. .card = CX23885_BOARD_HAUPPAUGE_HVR1255,
  525. }, {
  526. .subvendor = 0x0070,
  527. .subdevice = 0x22f2,
  528. .card = CX23885_BOARD_HAUPPAUGE_HVR1275,
  529. }, {
  530. .subvendor = 0x0070,
  531. .subdevice = 0x22f3,
  532. .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */
  533. }, {
  534. .subvendor = 0x0070,
  535. .subdevice = 0x22f4,
  536. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  537. }, {
  538. .subvendor = 0x0070,
  539. .subdevice = 0x22f5,
  540. .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */
  541. }, {
  542. .subvendor = 0x14f1,
  543. .subdevice = 0x8651,
  544. .card = CX23885_BOARD_MYGICA_X8506,
  545. }, {
  546. .subvendor = 0x14f1,
  547. .subdevice = 0x8657,
  548. .card = CX23885_BOARD_MAGICPRO_PROHDTVE2,
  549. }, {
  550. .subvendor = 0x0070,
  551. .subdevice = 0x8541,
  552. .card = CX23885_BOARD_HAUPPAUGE_HVR1850,
  553. }, {
  554. .subvendor = 0x1858,
  555. .subdevice = 0xe800,
  556. .card = CX23885_BOARD_COMPRO_VIDEOMATE_E800,
  557. }, {
  558. .subvendor = 0x0070,
  559. .subdevice = 0x8551,
  560. .card = CX23885_BOARD_HAUPPAUGE_HVR1290,
  561. }, {
  562. .subvendor = 0x14f1,
  563. .subdevice = 0x8578,
  564. .card = CX23885_BOARD_MYGICA_X8558PRO,
  565. }, {
  566. .subvendor = 0x107d,
  567. .subdevice = 0x6f22,
  568. .card = CX23885_BOARD_LEADTEK_WINFAST_PXTV1200,
  569. }, {
  570. .subvendor = 0x5654,
  571. .subdevice = 0x2390,
  572. .card = CX23885_BOARD_GOTVIEW_X5_3D_HYBRID,
  573. }, {
  574. .subvendor = 0x1b55,
  575. .subdevice = 0xe2e4,
  576. .card = CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF,
  577. },
  578. };
  579. const unsigned int cx23885_idcount = ARRAY_SIZE(cx23885_subids);
  580. void cx23885_card_list(struct cx23885_dev *dev)
  581. {
  582. int i;
  583. if (0 == dev->pci->subsystem_vendor &&
  584. 0 == dev->pci->subsystem_device) {
  585. printk(KERN_INFO
  586. "%s: Board has no valid PCIe Subsystem ID and can't\n"
  587. "%s: be autodetected. Pass card=<n> insmod option\n"
  588. "%s: to workaround that. Redirect complaints to the\n"
  589. "%s: vendor of the TV card. Best regards,\n"
  590. "%s: -- tux\n",
  591. dev->name, dev->name, dev->name, dev->name, dev->name);
  592. } else {
  593. printk(KERN_INFO
  594. "%s: Your board isn't known (yet) to the driver.\n"
  595. "%s: Try to pick one of the existing card configs via\n"
  596. "%s: card=<n> insmod option. Updating to the latest\n"
  597. "%s: version might help as well.\n",
  598. dev->name, dev->name, dev->name, dev->name);
  599. }
  600. printk(KERN_INFO "%s: Here is a list of valid choices for the card=<n> insmod option:\n",
  601. dev->name);
  602. for (i = 0; i < cx23885_bcount; i++)
  603. printk(KERN_INFO "%s: card=%d -> %s\n",
  604. dev->name, i, cx23885_boards[i].name);
  605. }
  606. static void hauppauge_eeprom(struct cx23885_dev *dev, u8 *eeprom_data)
  607. {
  608. struct tveeprom tv;
  609. tveeprom_hauppauge_analog(&dev->i2c_bus[0].i2c_client, &tv,
  610. eeprom_data);
  611. /* Make sure we support the board model */
  612. switch (tv.model) {
  613. case 22001:
  614. /* WinTV-HVR1270 (PCIe, Retail, half height)
  615. * ATSC/QAM and basic analog, IR Blast */
  616. case 22009:
  617. /* WinTV-HVR1210 (PCIe, Retail, half height)
  618. * DVB-T and basic analog, IR Blast */
  619. case 22011:
  620. /* WinTV-HVR1270 (PCIe, Retail, half height)
  621. * ATSC/QAM and basic analog, IR Recv */
  622. case 22019:
  623. /* WinTV-HVR1210 (PCIe, Retail, half height)
  624. * DVB-T and basic analog, IR Recv */
  625. case 22021:
  626. /* WinTV-HVR1275 (PCIe, Retail, half height)
  627. * ATSC/QAM and basic analog, IR Recv */
  628. case 22029:
  629. /* WinTV-HVR1210 (PCIe, Retail, half height)
  630. * DVB-T and basic analog, IR Recv */
  631. case 22101:
  632. /* WinTV-HVR1270 (PCIe, Retail, full height)
  633. * ATSC/QAM and basic analog, IR Blast */
  634. case 22109:
  635. /* WinTV-HVR1210 (PCIe, Retail, full height)
  636. * DVB-T and basic analog, IR Blast */
  637. case 22111:
  638. /* WinTV-HVR1270 (PCIe, Retail, full height)
  639. * ATSC/QAM and basic analog, IR Recv */
  640. case 22119:
  641. /* WinTV-HVR1210 (PCIe, Retail, full height)
  642. * DVB-T and basic analog, IR Recv */
  643. case 22121:
  644. /* WinTV-HVR1275 (PCIe, Retail, full height)
  645. * ATSC/QAM and basic analog, IR Recv */
  646. case 22129:
  647. /* WinTV-HVR1210 (PCIe, Retail, full height)
  648. * DVB-T and basic analog, IR Recv */
  649. case 71009:
  650. /* WinTV-HVR1200 (PCIe, Retail, full height)
  651. * DVB-T and basic analog */
  652. case 71359:
  653. /* WinTV-HVR1200 (PCIe, OEM, half height)
  654. * DVB-T and basic analog */
  655. case 71439:
  656. /* WinTV-HVR1200 (PCIe, OEM, half height)
  657. * DVB-T and basic analog */
  658. case 71449:
  659. /* WinTV-HVR1200 (PCIe, OEM, full height)
  660. * DVB-T and basic analog */
  661. case 71939:
  662. /* WinTV-HVR1200 (PCIe, OEM, half height)
  663. * DVB-T and basic analog */
  664. case 71949:
  665. /* WinTV-HVR1200 (PCIe, OEM, full height)
  666. * DVB-T and basic analog */
  667. case 71959:
  668. /* WinTV-HVR1200 (PCIe, OEM, full height)
  669. * DVB-T and basic analog */
  670. case 71979:
  671. /* WinTV-HVR1200 (PCIe, OEM, half height)
  672. * DVB-T and basic analog */
  673. case 71999:
  674. /* WinTV-HVR1200 (PCIe, OEM, full height)
  675. * DVB-T and basic analog */
  676. case 76601:
  677. /* WinTV-HVR1800lp (PCIe, Retail, No IR, Dual
  678. channel ATSC and MPEG2 HW Encoder */
  679. case 77001:
  680. /* WinTV-HVR1500 (Express Card, OEM, No IR, ATSC
  681. and Basic analog */
  682. case 77011:
  683. /* WinTV-HVR1500 (Express Card, Retail, No IR, ATSC
  684. and Basic analog */
  685. case 77041:
  686. /* WinTV-HVR1500Q (Express Card, OEM, No IR, ATSC/QAM
  687. and Basic analog */
  688. case 77051:
  689. /* WinTV-HVR1500Q (Express Card, Retail, No IR, ATSC/QAM
  690. and Basic analog */
  691. case 78011:
  692. /* WinTV-HVR1800 (PCIe, Retail, 3.5mm in, IR, No FM,
  693. Dual channel ATSC and MPEG2 HW Encoder */
  694. case 78501:
  695. /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, FM,
  696. Dual channel ATSC and MPEG2 HW Encoder */
  697. case 78521:
  698. /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, FM,
  699. Dual channel ATSC and MPEG2 HW Encoder */
  700. case 78531:
  701. /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, No FM,
  702. Dual channel ATSC and MPEG2 HW Encoder */
  703. case 78631:
  704. /* WinTV-HVR1800 (PCIe, OEM, No IR, No FM,
  705. Dual channel ATSC and MPEG2 HW Encoder */
  706. case 79001:
  707. /* WinTV-HVR1250 (PCIe, Retail, IR, full height,
  708. ATSC and Basic analog */
  709. case 79101:
  710. /* WinTV-HVR1250 (PCIe, Retail, IR, half height,
  711. ATSC and Basic analog */
  712. case 79501:
  713. /* WinTV-HVR1250 (PCIe, No IR, half height,
  714. ATSC [at least] and Basic analog) */
  715. case 79561:
  716. /* WinTV-HVR1250 (PCIe, OEM, No IR, half height,
  717. ATSC and Basic analog */
  718. case 79571:
  719. /* WinTV-HVR1250 (PCIe, OEM, No IR, full height,
  720. ATSC and Basic analog */
  721. case 79671:
  722. /* WinTV-HVR1250 (PCIe, OEM, No IR, half height,
  723. ATSC and Basic analog */
  724. case 80019:
  725. /* WinTV-HVR1400 (Express Card, Retail, IR,
  726. * DVB-T and Basic analog */
  727. case 81509:
  728. /* WinTV-HVR1700 (PCIe, OEM, No IR, half height)
  729. * DVB-T and MPEG2 HW Encoder */
  730. case 81519:
  731. /* WinTV-HVR1700 (PCIe, OEM, No IR, full height)
  732. * DVB-T and MPEG2 HW Encoder */
  733. break;
  734. case 85021:
  735. /* WinTV-HVR1850 (PCIe, Retail, 3.5mm in, IR, FM,
  736. Dual channel ATSC and MPEG2 HW Encoder */
  737. break;
  738. case 85721:
  739. /* WinTV-HVR1290 (PCIe, OEM, RCA in, IR,
  740. Dual channel ATSC and Basic analog */
  741. break;
  742. default:
  743. printk(KERN_WARNING "%s: warning: "
  744. "unknown hauppauge model #%d\n",
  745. dev->name, tv.model);
  746. break;
  747. }
  748. printk(KERN_INFO "%s: hauppauge eeprom: model=%d\n",
  749. dev->name, tv.model);
  750. }
  751. int cx23885_tuner_callback(void *priv, int component, int command, int arg)
  752. {
  753. struct cx23885_tsport *port = priv;
  754. struct cx23885_dev *dev = port->dev;
  755. u32 bitmask = 0;
  756. if (command == XC2028_RESET_CLK)
  757. return 0;
  758. if (command != 0) {
  759. printk(KERN_ERR "%s(): Unknown command 0x%x.\n",
  760. __func__, command);
  761. return -EINVAL;
  762. }
  763. switch (dev->board) {
  764. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  765. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  766. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  767. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
  768. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000:
  769. case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
  770. case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
  771. case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200:
  772. /* Tuner Reset Command */
  773. bitmask = 0x04;
  774. break;
  775. case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP:
  776. case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
  777. /* Two identical tuners on two different i2c buses,
  778. * we need to reset the correct gpio. */
  779. if (port->nr == 1)
  780. bitmask = 0x01;
  781. else if (port->nr == 2)
  782. bitmask = 0x04;
  783. break;
  784. case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID:
  785. /* Tuner Reset Command */
  786. bitmask = 0x02;
  787. break;
  788. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
  789. altera_ci_tuner_reset(dev, port->nr);
  790. break;
  791. }
  792. if (bitmask) {
  793. /* Drive the tuner into reset and back out */
  794. cx_clear(GP0_IO, bitmask);
  795. mdelay(200);
  796. cx_set(GP0_IO, bitmask);
  797. }
  798. return 0;
  799. }
  800. void cx23885_gpio_setup(struct cx23885_dev *dev)
  801. {
  802. switch (dev->board) {
  803. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  804. /* GPIO-0 cx24227 demodulator reset */
  805. cx_set(GP0_IO, 0x00010001); /* Bring the part out of reset */
  806. break;
  807. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  808. /* GPIO-0 cx24227 demodulator */
  809. /* GPIO-2 xc3028 tuner */
  810. /* Put the parts into reset */
  811. cx_set(GP0_IO, 0x00050000);
  812. cx_clear(GP0_IO, 0x00000005);
  813. msleep(5);
  814. /* Bring the parts out of reset */
  815. cx_set(GP0_IO, 0x00050005);
  816. break;
  817. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  818. /* GPIO-0 cx24227 demodulator reset */
  819. /* GPIO-2 xc5000 tuner reset */
  820. cx_set(GP0_IO, 0x00050005); /* Bring the part out of reset */
  821. break;
  822. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  823. /* GPIO-0 656_CLK */
  824. /* GPIO-1 656_D0 */
  825. /* GPIO-2 8295A Reset */
  826. /* GPIO-3-10 cx23417 data0-7 */
  827. /* GPIO-11-14 cx23417 addr0-3 */
  828. /* GPIO-15-18 cx23417 READY, CS, RD, WR */
  829. /* GPIO-19 IR_RX */
  830. /* CX23417 GPIO's */
  831. /* EIO15 Zilog Reset */
  832. /* EIO14 S5H1409/CX24227 Reset */
  833. mc417_gpio_enable(dev, GPIO_15 | GPIO_14, 1);
  834. /* Put the demod into reset and protect the eeprom */
  835. mc417_gpio_clear(dev, GPIO_15 | GPIO_14);
  836. mdelay(100);
  837. /* Bring the demod and blaster out of reset */
  838. mc417_gpio_set(dev, GPIO_15 | GPIO_14);
  839. mdelay(100);
  840. /* Force the TDA8295A into reset and back */
  841. cx23885_gpio_enable(dev, GPIO_2, 1);
  842. cx23885_gpio_set(dev, GPIO_2);
  843. mdelay(20);
  844. cx23885_gpio_clear(dev, GPIO_2);
  845. mdelay(20);
  846. cx23885_gpio_set(dev, GPIO_2);
  847. mdelay(20);
  848. break;
  849. case CX23885_BOARD_HAUPPAUGE_HVR1200:
  850. /* GPIO-0 tda10048 demodulator reset */
  851. /* GPIO-2 tda18271 tuner reset */
  852. /* Put the parts into reset and back */
  853. cx_set(GP0_IO, 0x00050000);
  854. mdelay(20);
  855. cx_clear(GP0_IO, 0x00000005);
  856. mdelay(20);
  857. cx_set(GP0_IO, 0x00050005);
  858. break;
  859. case CX23885_BOARD_HAUPPAUGE_HVR1700:
  860. /* GPIO-0 TDA10048 demodulator reset */
  861. /* GPIO-2 TDA8295A Reset */
  862. /* GPIO-3-10 cx23417 data0-7 */
  863. /* GPIO-11-14 cx23417 addr0-3 */
  864. /* GPIO-15-18 cx23417 READY, CS, RD, WR */
  865. /* The following GPIO's are on the interna AVCore (cx25840) */
  866. /* GPIO-19 IR_RX */
  867. /* GPIO-20 IR_TX 416/DVBT Select */
  868. /* GPIO-21 IIS DAT */
  869. /* GPIO-22 IIS WCLK */
  870. /* GPIO-23 IIS BCLK */
  871. /* Put the parts into reset and back */
  872. cx_set(GP0_IO, 0x00050000);
  873. mdelay(20);
  874. cx_clear(GP0_IO, 0x00000005);
  875. mdelay(20);
  876. cx_set(GP0_IO, 0x00050005);
  877. break;
  878. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  879. /* GPIO-0 Dibcom7000p demodulator reset */
  880. /* GPIO-2 xc3028L tuner reset */
  881. /* GPIO-13 LED */
  882. /* Put the parts into reset and back */
  883. cx_set(GP0_IO, 0x00050000);
  884. mdelay(20);
  885. cx_clear(GP0_IO, 0x00000005);
  886. mdelay(20);
  887. cx_set(GP0_IO, 0x00050005);
  888. break;
  889. case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP:
  890. /* GPIO-0 xc5000 tuner reset i2c bus 0 */
  891. /* GPIO-1 s5h1409 demod reset i2c bus 0 */
  892. /* GPIO-2 xc5000 tuner reset i2c bus 1 */
  893. /* GPIO-3 s5h1409 demod reset i2c bus 0 */
  894. /* Put the parts into reset and back */
  895. cx_set(GP0_IO, 0x000f0000);
  896. mdelay(20);
  897. cx_clear(GP0_IO, 0x0000000f);
  898. mdelay(20);
  899. cx_set(GP0_IO, 0x000f000f);
  900. break;
  901. case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
  902. /* GPIO-0 portb xc3028 reset */
  903. /* GPIO-1 portb zl10353 reset */
  904. /* GPIO-2 portc xc3028 reset */
  905. /* GPIO-3 portc zl10353 reset */
  906. /* Put the parts into reset and back */
  907. cx_set(GP0_IO, 0x000f0000);
  908. mdelay(20);
  909. cx_clear(GP0_IO, 0x0000000f);
  910. mdelay(20);
  911. cx_set(GP0_IO, 0x000f000f);
  912. break;
  913. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
  914. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000:
  915. case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
  916. case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
  917. case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200:
  918. /* GPIO-2 xc3028 tuner reset */
  919. /* The following GPIO's are on the internal AVCore (cx25840) */
  920. /* GPIO-? zl10353 demod reset */
  921. /* Put the parts into reset and back */
  922. cx_set(GP0_IO, 0x00040000);
  923. mdelay(20);
  924. cx_clear(GP0_IO, 0x00000004);
  925. mdelay(20);
  926. cx_set(GP0_IO, 0x00040004);
  927. break;
  928. case CX23885_BOARD_TBS_6920:
  929. cx_write(MC417_CTL, 0x00000036);
  930. cx_write(MC417_OEN, 0x00001000);
  931. cx_set(MC417_RWD, 0x00000002);
  932. mdelay(200);
  933. cx_clear(MC417_RWD, 0x00000800);
  934. mdelay(200);
  935. cx_set(MC417_RWD, 0x00000800);
  936. mdelay(200);
  937. break;
  938. case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
  939. /* GPIO-0 INTA from CiMax1
  940. GPIO-1 INTB from CiMax2
  941. GPIO-2 reset chips
  942. GPIO-3 to GPIO-10 data/addr for CA
  943. GPIO-11 ~CS0 to CiMax1
  944. GPIO-12 ~CS1 to CiMax2
  945. GPIO-13 ADL0 load LSB addr
  946. GPIO-14 ADL1 load MSB addr
  947. GPIO-15 ~RDY from CiMax
  948. GPIO-17 ~RD to CiMax
  949. GPIO-18 ~WR to CiMax
  950. */
  951. cx_set(GP0_IO, 0x00040000); /* GPIO as out */
  952. /* GPIO1 and GPIO2 as INTA and INTB from CiMaxes, reset low */
  953. cx_clear(GP0_IO, 0x00030004);
  954. mdelay(100);/* reset delay */
  955. cx_set(GP0_IO, 0x00040004); /* GPIO as out, reset high */
  956. cx_write(MC417_CTL, 0x00000037);/* enable GPIO3-18 pins */
  957. /* GPIO-15 IN as ~ACK, rest as OUT */
  958. cx_write(MC417_OEN, 0x00001000);
  959. /* ~RD, ~WR high; ADL0, ADL1 low; ~CS0, ~CS1 high */
  960. cx_write(MC417_RWD, 0x0000c300);
  961. /* enable irq */
  962. cx_write(GPIO_ISM, 0x00000000);/* INTERRUPTS active low*/
  963. break;
  964. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  965. case CX23885_BOARD_HAUPPAUGE_HVR1275:
  966. case CX23885_BOARD_HAUPPAUGE_HVR1255:
  967. case CX23885_BOARD_HAUPPAUGE_HVR1210:
  968. /* GPIO-5 RF Control: 0 = RF1 Terrestrial, 1 = RF2 Cable */
  969. /* GPIO-6 I2C Gate which can isolate the demod from the bus */
  970. /* GPIO-9 Demod reset */
  971. /* Put the parts into reset and back */
  972. cx23885_gpio_enable(dev, GPIO_9 | GPIO_6 | GPIO_5, 1);
  973. cx23885_gpio_set(dev, GPIO_9 | GPIO_6 | GPIO_5);
  974. cx23885_gpio_clear(dev, GPIO_9);
  975. mdelay(20);
  976. cx23885_gpio_set(dev, GPIO_9);
  977. break;
  978. case CX23885_BOARD_MYGICA_X8506:
  979. case CX23885_BOARD_MAGICPRO_PROHDTVE2:
  980. /* GPIO-0 (0)Analog / (1)Digital TV */
  981. /* GPIO-1 reset XC5000 */
  982. /* GPIO-2 reset LGS8GL5 / LGS8G75 */
  983. cx23885_gpio_enable(dev, GPIO_0 | GPIO_1 | GPIO_2, 1);
  984. cx23885_gpio_clear(dev, GPIO_1 | GPIO_2);
  985. mdelay(100);
  986. cx23885_gpio_set(dev, GPIO_0 | GPIO_1 | GPIO_2);
  987. mdelay(100);
  988. break;
  989. case CX23885_BOARD_MYGICA_X8558PRO:
  990. /* GPIO-0 reset first ATBM8830 */
  991. /* GPIO-1 reset second ATBM8830 */
  992. cx23885_gpio_enable(dev, GPIO_0 | GPIO_1, 1);
  993. cx23885_gpio_clear(dev, GPIO_0 | GPIO_1);
  994. mdelay(100);
  995. cx23885_gpio_set(dev, GPIO_0 | GPIO_1);
  996. mdelay(100);
  997. break;
  998. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  999. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1000. /* GPIO-0 656_CLK */
  1001. /* GPIO-1 656_D0 */
  1002. /* GPIO-2 Wake# */
  1003. /* GPIO-3-10 cx23417 data0-7 */
  1004. /* GPIO-11-14 cx23417 addr0-3 */
  1005. /* GPIO-15-18 cx23417 READY, CS, RD, WR */
  1006. /* GPIO-19 IR_RX */
  1007. /* GPIO-20 C_IR_TX */
  1008. /* GPIO-21 I2S DAT */
  1009. /* GPIO-22 I2S WCLK */
  1010. /* GPIO-23 I2S BCLK */
  1011. /* ALT GPIO: EXP GPIO LATCH */
  1012. /* CX23417 GPIO's */
  1013. /* GPIO-14 S5H1411/CX24228 Reset */
  1014. /* GPIO-13 EEPROM write protect */
  1015. mc417_gpio_enable(dev, GPIO_14 | GPIO_13, 1);
  1016. /* Put the demod into reset and protect the eeprom */
  1017. mc417_gpio_clear(dev, GPIO_14 | GPIO_13);
  1018. mdelay(100);
  1019. /* Bring the demod out of reset */
  1020. mc417_gpio_set(dev, GPIO_14);
  1021. mdelay(100);
  1022. /* CX24228 GPIO */
  1023. /* Connected to IF / Mux */
  1024. break;
  1025. case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID:
  1026. cx_set(GP0_IO, 0x00010001); /* Bring the part out of reset */
  1027. break;
  1028. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
  1029. /* GPIO-0 ~INT in
  1030. GPIO-1 TMS out
  1031. GPIO-2 ~reset chips out
  1032. GPIO-3 to GPIO-10 data/addr for CA in/out
  1033. GPIO-11 ~CS out
  1034. GPIO-12 ADDR out
  1035. GPIO-13 ~WR out
  1036. GPIO-14 ~RD out
  1037. GPIO-15 ~RDY in
  1038. GPIO-16 TCK out
  1039. GPIO-17 TDO in
  1040. GPIO-18 TDI out
  1041. */
  1042. cx_set(GP0_IO, 0x00060000); /* GPIO-1,2 as out */
  1043. /* GPIO-0 as INT, reset & TMS low */
  1044. cx_clear(GP0_IO, 0x00010006);
  1045. mdelay(100);/* reset delay */
  1046. cx_set(GP0_IO, 0x00000004); /* reset high */
  1047. cx_write(MC417_CTL, 0x00000037);/* enable GPIO-3..18 pins */
  1048. /* GPIO-17 is TDO in, GPIO-15 is ~RDY in, rest is out */
  1049. cx_write(MC417_OEN, 0x00005000);
  1050. /* ~RD, ~WR high; ADDR low; ~CS high */
  1051. cx_write(MC417_RWD, 0x00000d00);
  1052. /* enable irq */
  1053. cx_write(GPIO_ISM, 0x00000000);/* INTERRUPTS active low*/
  1054. break;
  1055. }
  1056. }
  1057. int cx23885_ir_init(struct cx23885_dev *dev)
  1058. {
  1059. static struct v4l2_subdev_io_pin_config ir_rxtx_pin_cfg[] = {
  1060. {
  1061. .flags = V4L2_SUBDEV_IO_PIN_INPUT,
  1062. .pin = CX23885_PIN_IR_RX_GPIO19,
  1063. .function = CX23885_PAD_IR_RX,
  1064. .value = 0,
  1065. .strength = CX25840_PIN_DRIVE_MEDIUM,
  1066. }, {
  1067. .flags = V4L2_SUBDEV_IO_PIN_OUTPUT,
  1068. .pin = CX23885_PIN_IR_TX_GPIO20,
  1069. .function = CX23885_PAD_IR_TX,
  1070. .value = 0,
  1071. .strength = CX25840_PIN_DRIVE_MEDIUM,
  1072. }
  1073. };
  1074. const size_t ir_rxtx_pin_cfg_count = ARRAY_SIZE(ir_rxtx_pin_cfg);
  1075. static struct v4l2_subdev_io_pin_config ir_rx_pin_cfg[] = {
  1076. {
  1077. .flags = V4L2_SUBDEV_IO_PIN_INPUT,
  1078. .pin = CX23885_PIN_IR_RX_GPIO19,
  1079. .function = CX23885_PAD_IR_RX,
  1080. .value = 0,
  1081. .strength = CX25840_PIN_DRIVE_MEDIUM,
  1082. }
  1083. };
  1084. const size_t ir_rx_pin_cfg_count = ARRAY_SIZE(ir_rx_pin_cfg);
  1085. struct v4l2_subdev_ir_parameters params;
  1086. int ret = 0;
  1087. switch (dev->board) {
  1088. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  1089. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  1090. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  1091. case CX23885_BOARD_HAUPPAUGE_HVR1200:
  1092. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  1093. case CX23885_BOARD_HAUPPAUGE_HVR1275:
  1094. case CX23885_BOARD_HAUPPAUGE_HVR1255:
  1095. case CX23885_BOARD_HAUPPAUGE_HVR1210:
  1096. /* FIXME: Implement me */
  1097. break;
  1098. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1099. ret = cx23888_ir_probe(dev);
  1100. if (ret)
  1101. break;
  1102. dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_888_IR);
  1103. v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config,
  1104. ir_rx_pin_cfg_count, ir_rx_pin_cfg);
  1105. break;
  1106. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1107. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1108. ret = cx23888_ir_probe(dev);
  1109. if (ret)
  1110. break;
  1111. dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_888_IR);
  1112. v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config,
  1113. ir_rxtx_pin_cfg_count, ir_rxtx_pin_cfg);
  1114. /*
  1115. * For these boards we need to invert the Tx output via the
  1116. * IR controller to have the LED off while idle
  1117. */
  1118. v4l2_subdev_call(dev->sd_ir, ir, tx_g_parameters, &params);
  1119. params.enable = false;
  1120. params.shutdown = false;
  1121. params.invert_level = true;
  1122. v4l2_subdev_call(dev->sd_ir, ir, tx_s_parameters, &params);
  1123. params.shutdown = true;
  1124. v4l2_subdev_call(dev->sd_ir, ir, tx_s_parameters, &params);
  1125. break;
  1126. case CX23885_BOARD_TEVII_S470:
  1127. if (!enable_885_ir)
  1128. break;
  1129. dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_AV_CORE);
  1130. if (dev->sd_ir == NULL) {
  1131. ret = -ENODEV;
  1132. break;
  1133. }
  1134. v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config,
  1135. ir_rx_pin_cfg_count, ir_rx_pin_cfg);
  1136. break;
  1137. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1138. if (!enable_885_ir)
  1139. break;
  1140. dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_AV_CORE);
  1141. if (dev->sd_ir == NULL) {
  1142. ret = -ENODEV;
  1143. break;
  1144. }
  1145. v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config,
  1146. ir_rxtx_pin_cfg_count, ir_rxtx_pin_cfg);
  1147. break;
  1148. case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
  1149. request_module("ir-kbd-i2c");
  1150. break;
  1151. }
  1152. return ret;
  1153. }
  1154. void cx23885_ir_fini(struct cx23885_dev *dev)
  1155. {
  1156. switch (dev->board) {
  1157. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1158. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1159. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1160. cx23885_irq_remove(dev, PCI_MSK_IR);
  1161. cx23888_ir_remove(dev);
  1162. dev->sd_ir = NULL;
  1163. break;
  1164. case CX23885_BOARD_TEVII_S470:
  1165. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1166. cx23885_irq_remove(dev, PCI_MSK_AV_CORE);
  1167. /* sd_ir is a duplicate pointer to the AV Core, just clear it */
  1168. dev->sd_ir = NULL;
  1169. break;
  1170. }
  1171. }
  1172. int netup_jtag_io(void *device, int tms, int tdi, int read_tdo)
  1173. {
  1174. int data;
  1175. int tdo = 0;
  1176. struct cx23885_dev *dev = (struct cx23885_dev *)device;
  1177. /*TMS*/
  1178. data = ((cx_read(GP0_IO)) & (~0x00000002));
  1179. data |= (tms ? 0x00020002 : 0x00020000);
  1180. cx_write(GP0_IO, data);
  1181. /*TDI*/
  1182. data = ((cx_read(MC417_RWD)) & (~0x0000a000));
  1183. data |= (tdi ? 0x00008000 : 0);
  1184. cx_write(MC417_RWD, data);
  1185. if (read_tdo)
  1186. tdo = (data & 0x00004000) ? 1 : 0; /*TDO*/
  1187. cx_write(MC417_RWD, data | 0x00002000);
  1188. udelay(1);
  1189. /*TCK*/
  1190. cx_write(MC417_RWD, data);
  1191. return tdo;
  1192. }
  1193. void cx23885_ir_pci_int_enable(struct cx23885_dev *dev)
  1194. {
  1195. switch (dev->board) {
  1196. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1197. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1198. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1199. if (dev->sd_ir)
  1200. cx23885_irq_add_enable(dev, PCI_MSK_IR);
  1201. break;
  1202. case CX23885_BOARD_TEVII_S470:
  1203. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1204. if (dev->sd_ir)
  1205. cx23885_irq_add_enable(dev, PCI_MSK_AV_CORE);
  1206. break;
  1207. }
  1208. }
  1209. void cx23885_card_setup(struct cx23885_dev *dev)
  1210. {
  1211. struct cx23885_tsport *ts1 = &dev->ts1;
  1212. struct cx23885_tsport *ts2 = &dev->ts2;
  1213. static u8 eeprom[256];
  1214. if (dev->i2c_bus[0].i2c_rc == 0) {
  1215. dev->i2c_bus[0].i2c_client.addr = 0xa0 >> 1;
  1216. tveeprom_read(&dev->i2c_bus[0].i2c_client,
  1217. eeprom, sizeof(eeprom));
  1218. }
  1219. switch (dev->board) {
  1220. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1221. if (dev->i2c_bus[0].i2c_rc == 0) {
  1222. if (eeprom[0x80] != 0x84)
  1223. hauppauge_eeprom(dev, eeprom+0xc0);
  1224. else
  1225. hauppauge_eeprom(dev, eeprom+0x80);
  1226. }
  1227. break;
  1228. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  1229. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  1230. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  1231. if (dev->i2c_bus[0].i2c_rc == 0)
  1232. hauppauge_eeprom(dev, eeprom+0x80);
  1233. break;
  1234. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  1235. case CX23885_BOARD_HAUPPAUGE_HVR1800lp:
  1236. case CX23885_BOARD_HAUPPAUGE_HVR1200:
  1237. case CX23885_BOARD_HAUPPAUGE_HVR1700:
  1238. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1239. case CX23885_BOARD_HAUPPAUGE_HVR1275:
  1240. case CX23885_BOARD_HAUPPAUGE_HVR1255:
  1241. case CX23885_BOARD_HAUPPAUGE_HVR1210:
  1242. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1243. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1244. if (dev->i2c_bus[0].i2c_rc == 0)
  1245. hauppauge_eeprom(dev, eeprom+0xc0);
  1246. break;
  1247. }
  1248. switch (dev->board) {
  1249. case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP:
  1250. case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
  1251. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1252. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1253. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1254. /* break omitted intentionally */
  1255. case CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP:
  1256. ts1->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1257. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1258. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1259. break;
  1260. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  1261. /* Defaults for VID B - Analog encoder */
  1262. /* DREQ_POL, SMODE, PUNC_CLK, MCLK_POL Serial bus + punc clk */
  1263. ts1->gen_ctrl_val = 0x10e;
  1264. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1265. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1266. /* APB_TSVALERR_POL (active low)*/
  1267. ts1->vld_misc_val = 0x2000;
  1268. ts1->hw_sop_ctrl_val = (0x47 << 16 | 188 << 4 | 0xc);
  1269. /* Defaults for VID C */
  1270. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1271. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1272. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1273. break;
  1274. case CX23885_BOARD_TBS_6920:
  1275. ts1->gen_ctrl_val = 0x4; /* Parallel */
  1276. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1277. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1278. break;
  1279. case CX23885_BOARD_TEVII_S470:
  1280. case CX23885_BOARD_DVBWORLD_2005:
  1281. ts1->gen_ctrl_val = 0x5; /* Parallel */
  1282. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1283. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1284. break;
  1285. case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
  1286. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
  1287. ts1->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1288. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1289. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1290. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1291. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1292. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1293. break;
  1294. case CX23885_BOARD_MYGICA_X8506:
  1295. case CX23885_BOARD_MAGICPRO_PROHDTVE2:
  1296. ts1->gen_ctrl_val = 0x5; /* Parallel */
  1297. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1298. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1299. break;
  1300. case CX23885_BOARD_MYGICA_X8558PRO:
  1301. ts1->gen_ctrl_val = 0x5; /* Parallel */
  1302. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1303. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1304. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1305. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1306. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1307. break;
  1308. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1309. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  1310. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  1311. case CX23885_BOARD_HAUPPAUGE_HVR1800lp:
  1312. case CX23885_BOARD_HAUPPAUGE_HVR1200:
  1313. case CX23885_BOARD_HAUPPAUGE_HVR1700:
  1314. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  1315. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
  1316. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000:
  1317. case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
  1318. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1319. case CX23885_BOARD_HAUPPAUGE_HVR1275:
  1320. case CX23885_BOARD_HAUPPAUGE_HVR1255:
  1321. case CX23885_BOARD_HAUPPAUGE_HVR1210:
  1322. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1323. case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
  1324. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1325. case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID:
  1326. default:
  1327. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1328. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1329. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1330. }
  1331. /* Certain boards support analog, or require the avcore to be
  1332. * loaded, ensure this happens.
  1333. */
  1334. switch (dev->board) {
  1335. case CX23885_BOARD_TEVII_S470:
  1336. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1337. /* Currently only enabled for the integrated IR controller */
  1338. if (!enable_885_ir)
  1339. break;
  1340. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  1341. case CX23885_BOARD_HAUPPAUGE_HVR1800lp:
  1342. case CX23885_BOARD_HAUPPAUGE_HVR1700:
  1343. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
  1344. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000:
  1345. case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
  1346. case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
  1347. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
  1348. case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
  1349. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1350. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1351. case CX23885_BOARD_MYGICA_X8506:
  1352. case CX23885_BOARD_MAGICPRO_PROHDTVE2:
  1353. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1354. case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200:
  1355. case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID:
  1356. dev->sd_cx25840 = v4l2_i2c_new_subdev(&dev->v4l2_dev,
  1357. &dev->i2c_bus[2].i2c_adap,
  1358. "cx25840", 0x88 >> 1, NULL);
  1359. if (dev->sd_cx25840) {
  1360. dev->sd_cx25840->grp_id = CX23885_HW_AV_CORE;
  1361. v4l2_subdev_call(dev->sd_cx25840, core, load_fw);
  1362. }
  1363. break;
  1364. }
  1365. /* AUX-PLL 27MHz CLK */
  1366. switch (dev->board) {
  1367. case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
  1368. netup_initialize(dev);
  1369. break;
  1370. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF: {
  1371. int ret;
  1372. const struct firmware *fw;
  1373. const char *filename = "dvb-netup-altera-01.fw";
  1374. char *action = "configure";
  1375. struct altera_config netup_config = {
  1376. .dev = dev,
  1377. .action = action,
  1378. .jtag_io = netup_jtag_io,
  1379. };
  1380. netup_initialize(dev);
  1381. ret = request_firmware(&fw, filename, &dev->pci->dev);
  1382. if (ret != 0)
  1383. printk(KERN_ERR "did not find the firmware file. (%s) "
  1384. "Please see linux/Documentation/dvb/ for more details "
  1385. "on firmware-problems.", filename);
  1386. else
  1387. altera_init(&netup_config, fw);
  1388. release_firmware(fw);
  1389. break;
  1390. }
  1391. }
  1392. }
  1393. /* ------------------------------------------------------------------ */