pasemi_mac.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012
  1. /*
  2. * Copyright (C) 2006-2007 PA Semi, Inc
  3. *
  4. * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <asm/dma-mapping.h>
  28. #include <linux/in.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/ip.h>
  31. #include <linux/tcp.h>
  32. #include <net/checksum.h>
  33. #include "pasemi_mac.h"
  34. /* TODO list
  35. *
  36. * - Get rid of pci_{read,write}_config(), map registers with ioremap
  37. * for performance
  38. * - PHY support
  39. * - Multicast support
  40. * - Large MTU support
  41. * - Other performance improvements
  42. */
  43. /* Must be a power of two */
  44. #define RX_RING_SIZE 512
  45. #define TX_RING_SIZE 512
  46. #define TX_DESC(mac, num) ((mac)->tx->desc[(num) & (TX_RING_SIZE-1)])
  47. #define TX_DESC_INFO(mac, num) ((mac)->tx->desc_info[(num) & (TX_RING_SIZE-1)])
  48. #define RX_DESC(mac, num) ((mac)->rx->desc[(num) & (RX_RING_SIZE-1)])
  49. #define RX_DESC_INFO(mac, num) ((mac)->rx->desc_info[(num) & (RX_RING_SIZE-1)])
  50. #define RX_BUFF(mac, num) ((mac)->rx->buffers[(num) & (RX_RING_SIZE-1)])
  51. #define BUF_SIZE 1646 /* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
  52. /* XXXOJN these should come out of the device tree some day */
  53. #define PAS_DMA_CAP_BASE 0xe00d0040
  54. #define PAS_DMA_CAP_SIZE 0x100
  55. #define PAS_DMA_COM_BASE 0xe00d0100
  56. #define PAS_DMA_COM_SIZE 0x100
  57. static struct pasdma_status *dma_status;
  58. static int pasemi_get_mac_addr(struct pasemi_mac *mac)
  59. {
  60. struct pci_dev *pdev = mac->pdev;
  61. struct device_node *dn = pci_device_to_OF_node(pdev);
  62. const u8 *maddr;
  63. u8 addr[6];
  64. if (!dn) {
  65. dev_dbg(&pdev->dev,
  66. "No device node for mac, not configuring\n");
  67. return -ENOENT;
  68. }
  69. maddr = get_property(dn, "mac-address", NULL);
  70. if (maddr == NULL) {
  71. dev_warn(&pdev->dev,
  72. "no mac address in device tree, not configuring\n");
  73. return -ENOENT;
  74. }
  75. if (sscanf(maddr, "%hhx:%hhx:%hhx:%hhx:%hhx:%hhx", &addr[0],
  76. &addr[1], &addr[2], &addr[3], &addr[4], &addr[5]) != 6) {
  77. dev_warn(&pdev->dev,
  78. "can't parse mac address, not configuring\n");
  79. return -EINVAL;
  80. }
  81. memcpy(mac->mac_addr, addr, sizeof(addr));
  82. return 0;
  83. }
  84. static int pasemi_mac_setup_rx_resources(struct net_device *dev)
  85. {
  86. struct pasemi_mac_rxring *ring;
  87. struct pasemi_mac *mac = netdev_priv(dev);
  88. int chan_id = mac->dma_rxch;
  89. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  90. if (!ring)
  91. goto out_ring;
  92. spin_lock_init(&ring->lock);
  93. ring->desc_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  94. RX_RING_SIZE, GFP_KERNEL);
  95. if (!ring->desc_info)
  96. goto out_desc_info;
  97. /* Allocate descriptors */
  98. ring->desc = dma_alloc_coherent(&mac->dma_pdev->dev,
  99. RX_RING_SIZE *
  100. sizeof(struct pas_dma_xct_descr),
  101. &ring->dma, GFP_KERNEL);
  102. if (!ring->desc)
  103. goto out_desc;
  104. memset(ring->desc, 0, RX_RING_SIZE * sizeof(struct pas_dma_xct_descr));
  105. ring->buffers = dma_alloc_coherent(&mac->dma_pdev->dev,
  106. RX_RING_SIZE * sizeof(u64),
  107. &ring->buf_dma, GFP_KERNEL);
  108. if (!ring->buffers)
  109. goto out_buffers;
  110. memset(ring->buffers, 0, RX_RING_SIZE * sizeof(u64));
  111. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_BASEL(chan_id),
  112. PAS_DMA_RXCHAN_BASEL_BRBL(ring->dma));
  113. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_BASEU(chan_id),
  114. PAS_DMA_RXCHAN_BASEU_BRBH(ring->dma >> 32) |
  115. PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 2));
  116. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_CFG(chan_id),
  117. PAS_DMA_RXCHAN_CFG_HBU(1));
  118. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXINT_BASEL(mac->dma_if),
  119. PAS_DMA_RXINT_BASEL_BRBL(__pa(ring->buffers)));
  120. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXINT_BASEU(mac->dma_if),
  121. PAS_DMA_RXINT_BASEU_BRBH(__pa(ring->buffers) >> 32) |
  122. PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
  123. ring->next_to_fill = 0;
  124. ring->next_to_clean = 0;
  125. snprintf(ring->irq_name, sizeof(ring->irq_name),
  126. "%s rx", dev->name);
  127. mac->rx = ring;
  128. return 0;
  129. out_buffers:
  130. dma_free_coherent(&mac->dma_pdev->dev,
  131. RX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  132. mac->rx->desc, mac->rx->dma);
  133. out_desc:
  134. kfree(ring->desc_info);
  135. out_desc_info:
  136. kfree(ring);
  137. out_ring:
  138. return -ENOMEM;
  139. }
  140. static int pasemi_mac_setup_tx_resources(struct net_device *dev)
  141. {
  142. struct pasemi_mac *mac = netdev_priv(dev);
  143. u32 val;
  144. int chan_id = mac->dma_txch;
  145. struct pasemi_mac_txring *ring;
  146. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  147. if (!ring)
  148. goto out_ring;
  149. spin_lock_init(&ring->lock);
  150. ring->desc_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  151. TX_RING_SIZE, GFP_KERNEL);
  152. if (!ring->desc_info)
  153. goto out_desc_info;
  154. /* Allocate descriptors */
  155. ring->desc = dma_alloc_coherent(&mac->dma_pdev->dev,
  156. TX_RING_SIZE *
  157. sizeof(struct pas_dma_xct_descr),
  158. &ring->dma, GFP_KERNEL);
  159. if (!ring->desc)
  160. goto out_desc;
  161. memset(ring->desc, 0, TX_RING_SIZE * sizeof(struct pas_dma_xct_descr));
  162. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_BASEL(chan_id),
  163. PAS_DMA_TXCHAN_BASEL_BRBL(ring->dma));
  164. val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->dma >> 32);
  165. val |= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE >> 2);
  166. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_BASEU(chan_id), val);
  167. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_CFG(chan_id),
  168. PAS_DMA_TXCHAN_CFG_TY_IFACE |
  169. PAS_DMA_TXCHAN_CFG_TATTR(mac->dma_if) |
  170. PAS_DMA_TXCHAN_CFG_UP |
  171. PAS_DMA_TXCHAN_CFG_WT(2));
  172. ring->next_to_use = 0;
  173. ring->next_to_clean = 0;
  174. snprintf(ring->irq_name, sizeof(ring->irq_name),
  175. "%s tx", dev->name);
  176. mac->tx = ring;
  177. return 0;
  178. out_desc:
  179. kfree(ring->desc_info);
  180. out_desc_info:
  181. kfree(ring);
  182. out_ring:
  183. return -ENOMEM;
  184. }
  185. static void pasemi_mac_free_tx_resources(struct net_device *dev)
  186. {
  187. struct pasemi_mac *mac = netdev_priv(dev);
  188. unsigned int i;
  189. struct pasemi_mac_buffer *info;
  190. struct pas_dma_xct_descr *dp;
  191. for (i = 0; i < TX_RING_SIZE; i++) {
  192. info = &TX_DESC_INFO(mac, i);
  193. dp = &TX_DESC(mac, i);
  194. if (info->dma) {
  195. if (info->skb) {
  196. pci_unmap_single(mac->dma_pdev,
  197. info->dma,
  198. info->skb->len,
  199. PCI_DMA_TODEVICE);
  200. dev_kfree_skb_any(info->skb);
  201. }
  202. info->dma = 0;
  203. info->skb = NULL;
  204. dp->mactx = 0;
  205. dp->ptr = 0;
  206. }
  207. }
  208. dma_free_coherent(&mac->dma_pdev->dev,
  209. TX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  210. mac->tx->desc, mac->tx->dma);
  211. kfree(mac->tx->desc_info);
  212. kfree(mac->tx);
  213. mac->tx = NULL;
  214. }
  215. static void pasemi_mac_free_rx_resources(struct net_device *dev)
  216. {
  217. struct pasemi_mac *mac = netdev_priv(dev);
  218. unsigned int i;
  219. struct pasemi_mac_buffer *info;
  220. struct pas_dma_xct_descr *dp;
  221. for (i = 0; i < RX_RING_SIZE; i++) {
  222. info = &RX_DESC_INFO(mac, i);
  223. dp = &RX_DESC(mac, i);
  224. if (info->dma) {
  225. if (info->skb) {
  226. pci_unmap_single(mac->dma_pdev,
  227. info->dma,
  228. info->skb->len,
  229. PCI_DMA_FROMDEVICE);
  230. dev_kfree_skb_any(info->skb);
  231. }
  232. info->dma = 0;
  233. info->skb = NULL;
  234. dp->macrx = 0;
  235. dp->ptr = 0;
  236. }
  237. }
  238. dma_free_coherent(&mac->dma_pdev->dev,
  239. RX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  240. mac->rx->desc, mac->rx->dma);
  241. dma_free_coherent(&mac->dma_pdev->dev, RX_RING_SIZE * sizeof(u64),
  242. mac->rx->buffers, mac->rx->buf_dma);
  243. kfree(mac->rx->desc_info);
  244. kfree(mac->rx);
  245. mac->rx = NULL;
  246. }
  247. static void pasemi_mac_replenish_rx_ring(struct net_device *dev)
  248. {
  249. struct pasemi_mac *mac = netdev_priv(dev);
  250. unsigned int i;
  251. int start = mac->rx->next_to_fill;
  252. unsigned int count;
  253. count = (mac->rx->next_to_clean + RX_RING_SIZE -
  254. mac->rx->next_to_fill) & (RX_RING_SIZE - 1);
  255. /* Check to see if we're doing first-time setup */
  256. if (unlikely(mac->rx->next_to_clean == 0 && mac->rx->next_to_fill == 0))
  257. count = RX_RING_SIZE;
  258. if (count <= 0)
  259. return;
  260. for (i = start; i < start + count; i++) {
  261. struct pasemi_mac_buffer *info = &RX_DESC_INFO(mac, i);
  262. u64 *buff = &RX_BUFF(mac, i);
  263. struct sk_buff *skb;
  264. dma_addr_t dma;
  265. skb = dev_alloc_skb(BUF_SIZE);
  266. if (!skb) {
  267. count = i - start;
  268. break;
  269. }
  270. dma = pci_map_single(mac->dma_pdev, skb->data, skb->len,
  271. PCI_DMA_FROMDEVICE);
  272. if (dma_mapping_error(dma)) {
  273. dev_kfree_skb_irq(info->skb);
  274. count = i - start;
  275. break;
  276. }
  277. info->skb = skb;
  278. info->dma = dma;
  279. *buff = XCT_RXB_LEN(BUF_SIZE) | XCT_RXB_ADDR(dma);
  280. }
  281. wmb();
  282. pci_write_config_dword(mac->dma_pdev,
  283. PAS_DMA_RXCHAN_INCR(mac->dma_rxch),
  284. count);
  285. pci_write_config_dword(mac->dma_pdev,
  286. PAS_DMA_RXINT_INCR(mac->dma_if),
  287. count);
  288. mac->rx->next_to_fill += count;
  289. }
  290. static int pasemi_mac_clean_rx(struct pasemi_mac *mac, int limit)
  291. {
  292. unsigned int i;
  293. int start, count;
  294. spin_lock(&mac->rx->lock);
  295. start = mac->rx->next_to_clean;
  296. count = 0;
  297. for (i = start; i < (start + RX_RING_SIZE) && count < limit; i++) {
  298. struct pas_dma_xct_descr *dp;
  299. struct pasemi_mac_buffer *info;
  300. struct sk_buff *skb;
  301. unsigned int j, len;
  302. dma_addr_t dma;
  303. rmb();
  304. dp = &RX_DESC(mac, i);
  305. if (!(dp->macrx & XCT_MACRX_O))
  306. break;
  307. count++;
  308. info = NULL;
  309. /* We have to scan for our skb since there's no way
  310. * to back-map them from the descriptor, and if we
  311. * have several receive channels then they might not
  312. * show up in the same order as they were put on the
  313. * interface ring.
  314. */
  315. dma = (dp->ptr & XCT_PTR_ADDR_M);
  316. for (j = start; j < (start + RX_RING_SIZE); j++) {
  317. info = &RX_DESC_INFO(mac, j);
  318. if (info->dma == dma)
  319. break;
  320. }
  321. BUG_ON(!info);
  322. BUG_ON(info->dma != dma);
  323. pci_unmap_single(mac->dma_pdev, info->dma, info->skb->len,
  324. PCI_DMA_FROMDEVICE);
  325. skb = info->skb;
  326. len = (dp->macrx & XCT_MACRX_LLEN_M) >> XCT_MACRX_LLEN_S;
  327. skb_put(skb, len);
  328. skb->protocol = eth_type_trans(skb, mac->netdev);
  329. if ((dp->macrx & XCT_MACRX_HTY_M) == XCT_MACRX_HTY_IPV4_OK) {
  330. skb->ip_summed = CHECKSUM_COMPLETE;
  331. skb->csum = (dp->macrx & XCT_MACRX_CSUM_M) >>
  332. XCT_MACRX_CSUM_S;
  333. } else
  334. skb->ip_summed = CHECKSUM_NONE;
  335. mac->stats.rx_bytes += len;
  336. mac->stats.rx_packets++;
  337. netif_receive_skb(skb);
  338. info->dma = 0;
  339. info->skb = NULL;
  340. dp->ptr = 0;
  341. dp->macrx = 0;
  342. }
  343. mac->rx->next_to_clean += count;
  344. pasemi_mac_replenish_rx_ring(mac->netdev);
  345. spin_unlock(&mac->rx->lock);
  346. return count;
  347. }
  348. static int pasemi_mac_clean_tx(struct pasemi_mac *mac)
  349. {
  350. int i;
  351. struct pasemi_mac_buffer *info;
  352. struct pas_dma_xct_descr *dp;
  353. int start, count;
  354. int flags;
  355. spin_lock_irqsave(&mac->tx->lock, flags);
  356. start = mac->tx->next_to_clean;
  357. count = 0;
  358. for (i = start; i < mac->tx->next_to_use; i++) {
  359. dp = &TX_DESC(mac, i);
  360. if (!dp || (dp->mactx & XCT_MACTX_O))
  361. break;
  362. count++;
  363. info = &TX_DESC_INFO(mac, i);
  364. pci_unmap_single(mac->dma_pdev, info->dma,
  365. info->skb->len, PCI_DMA_TODEVICE);
  366. dev_kfree_skb_irq(info->skb);
  367. info->skb = NULL;
  368. info->dma = 0;
  369. dp->mactx = 0;
  370. dp->ptr = 0;
  371. }
  372. mac->tx->next_to_clean += count;
  373. spin_unlock_irqrestore(&mac->tx->lock, flags);
  374. netif_wake_queue(mac->netdev);
  375. return count;
  376. }
  377. static irqreturn_t pasemi_mac_rx_intr(int irq, void *data)
  378. {
  379. struct net_device *dev = data;
  380. struct pasemi_mac *mac = netdev_priv(dev);
  381. unsigned int reg;
  382. if (!(*mac->rx_status & PAS_STATUS_INT))
  383. return IRQ_NONE;
  384. netif_rx_schedule(dev);
  385. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_COM_TIMEOUTCFG,
  386. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0));
  387. reg = PAS_IOB_DMA_RXCH_RESET_PINTC | PAS_IOB_DMA_RXCH_RESET_SINTC |
  388. PAS_IOB_DMA_RXCH_RESET_DINTC;
  389. if (*mac->rx_status & PAS_STATUS_TIMER)
  390. reg |= PAS_IOB_DMA_RXCH_RESET_TINTC;
  391. pci_write_config_dword(mac->iob_pdev,
  392. PAS_IOB_DMA_RXCH_RESET(mac->dma_rxch), reg);
  393. return IRQ_HANDLED;
  394. }
  395. static irqreturn_t pasemi_mac_tx_intr(int irq, void *data)
  396. {
  397. struct net_device *dev = data;
  398. struct pasemi_mac *mac = netdev_priv(dev);
  399. unsigned int reg;
  400. if (!(*mac->tx_status & PAS_STATUS_INT))
  401. return IRQ_NONE;
  402. pasemi_mac_clean_tx(mac);
  403. reg = PAS_IOB_DMA_TXCH_RESET_PINTC | PAS_IOB_DMA_TXCH_RESET_SINTC;
  404. if (*mac->tx_status & PAS_STATUS_TIMER)
  405. reg |= PAS_IOB_DMA_TXCH_RESET_TINTC;
  406. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_TXCH_RESET(mac->dma_txch),
  407. reg);
  408. return IRQ_HANDLED;
  409. }
  410. static int pasemi_mac_open(struct net_device *dev)
  411. {
  412. struct pasemi_mac *mac = netdev_priv(dev);
  413. unsigned int flags;
  414. int ret;
  415. /* enable rx section */
  416. pci_write_config_dword(mac->dma_pdev, PAS_DMA_COM_RXCMD,
  417. PAS_DMA_COM_RXCMD_EN);
  418. /* enable tx section */
  419. pci_write_config_dword(mac->dma_pdev, PAS_DMA_COM_TXCMD,
  420. PAS_DMA_COM_TXCMD_EN);
  421. flags = PAS_MAC_CFG_TXP_FCE | PAS_MAC_CFG_TXP_FPC(3) |
  422. PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
  423. PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
  424. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_TXP, flags);
  425. flags = PAS_MAC_CFG_PCFG_S1 | PAS_MAC_CFG_PCFG_PE |
  426. PAS_MAC_CFG_PCFG_PR | PAS_MAC_CFG_PCFG_CE;
  427. flags |= PAS_MAC_CFG_PCFG_TSR_1G | PAS_MAC_CFG_PCFG_SPD_1G;
  428. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_RXCH_CFG(mac->dma_rxch),
  429. PAS_IOB_DMA_RXCH_CFG_CNTTH(30));
  430. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_COM_TIMEOUTCFG,
  431. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(1000000));
  432. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, flags);
  433. ret = pasemi_mac_setup_rx_resources(dev);
  434. if (ret)
  435. goto out_rx_resources;
  436. ret = pasemi_mac_setup_tx_resources(dev);
  437. if (ret)
  438. goto out_tx_resources;
  439. pci_write_config_dword(mac->pdev, PAS_MAC_IPC_CHNL,
  440. PAS_MAC_IPC_CHNL_DCHNO(mac->dma_rxch) |
  441. PAS_MAC_IPC_CHNL_BCH(mac->dma_rxch));
  442. /* enable rx if */
  443. pci_write_config_dword(mac->dma_pdev,
  444. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  445. PAS_DMA_RXINT_RCMDSTA_EN);
  446. /* enable rx channel */
  447. pci_write_config_dword(mac->dma_pdev,
  448. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  449. PAS_DMA_RXCHAN_CCMDSTA_EN |
  450. PAS_DMA_RXCHAN_CCMDSTA_DU);
  451. /* enable tx channel */
  452. pci_write_config_dword(mac->dma_pdev,
  453. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  454. PAS_DMA_TXCHAN_TCMDSTA_EN);
  455. pasemi_mac_replenish_rx_ring(dev);
  456. netif_start_queue(dev);
  457. netif_poll_enable(dev);
  458. ret = request_irq(mac->dma_pdev->irq + mac->dma_txch,
  459. &pasemi_mac_tx_intr, IRQF_DISABLED,
  460. mac->tx->irq_name, dev);
  461. if (ret) {
  462. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  463. mac->dma_pdev->irq + mac->dma_txch, ret);
  464. goto out_tx_int;
  465. }
  466. ret = request_irq(mac->dma_pdev->irq + 20 + mac->dma_rxch,
  467. &pasemi_mac_rx_intr, IRQF_DISABLED,
  468. mac->rx->irq_name, dev);
  469. if (ret) {
  470. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  471. mac->dma_pdev->irq + 20 + mac->dma_rxch, ret);
  472. goto out_rx_int;
  473. }
  474. return 0;
  475. out_rx_int:
  476. free_irq(mac->dma_pdev->irq + mac->dma_txch, dev);
  477. out_tx_int:
  478. netif_poll_disable(dev);
  479. netif_stop_queue(dev);
  480. pasemi_mac_free_tx_resources(dev);
  481. out_tx_resources:
  482. pasemi_mac_free_rx_resources(dev);
  483. out_rx_resources:
  484. return ret;
  485. }
  486. #define MAX_RETRIES 5000
  487. static int pasemi_mac_close(struct net_device *dev)
  488. {
  489. struct pasemi_mac *mac = netdev_priv(dev);
  490. unsigned int stat;
  491. int retries;
  492. netif_stop_queue(dev);
  493. /* Clean out any pending buffers */
  494. pasemi_mac_clean_tx(mac);
  495. pasemi_mac_clean_rx(mac, RX_RING_SIZE);
  496. /* Disable interface */
  497. pci_write_config_dword(mac->dma_pdev,
  498. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  499. PAS_DMA_TXCHAN_TCMDSTA_ST);
  500. pci_write_config_dword(mac->dma_pdev,
  501. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  502. PAS_DMA_RXINT_RCMDSTA_ST);
  503. pci_write_config_dword(mac->dma_pdev,
  504. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  505. PAS_DMA_RXCHAN_CCMDSTA_ST);
  506. for (retries = 0; retries < MAX_RETRIES; retries++) {
  507. pci_read_config_dword(mac->dma_pdev,
  508. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  509. &stat);
  510. if (!(stat & PAS_DMA_TXCHAN_TCMDSTA_ACT))
  511. break;
  512. cond_resched();
  513. }
  514. if (stat & PAS_DMA_TXCHAN_TCMDSTA_ACT)
  515. dev_err(&mac->dma_pdev->dev, "Failed to stop tx channel\n");
  516. for (retries = 0; retries < MAX_RETRIES; retries++) {
  517. pci_read_config_dword(mac->dma_pdev,
  518. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  519. &stat);
  520. if (!(stat & PAS_DMA_RXCHAN_CCMDSTA_ACT))
  521. break;
  522. cond_resched();
  523. }
  524. if (stat & PAS_DMA_RXCHAN_CCMDSTA_ACT)
  525. dev_err(&mac->dma_pdev->dev, "Failed to stop rx channel\n");
  526. for (retries = 0; retries < MAX_RETRIES; retries++) {
  527. pci_read_config_dword(mac->dma_pdev,
  528. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  529. &stat);
  530. if (!(stat & PAS_DMA_RXINT_RCMDSTA_ACT))
  531. break;
  532. cond_resched();
  533. }
  534. if (stat & PAS_DMA_RXINT_RCMDSTA_ACT)
  535. dev_err(&mac->dma_pdev->dev, "Failed to stop rx interface\n");
  536. /* Then, disable the channel. This must be done separately from
  537. * stopping, since you can't disable when active.
  538. */
  539. pci_write_config_dword(mac->dma_pdev,
  540. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch), 0);
  541. pci_write_config_dword(mac->dma_pdev,
  542. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch), 0);
  543. pci_write_config_dword(mac->dma_pdev,
  544. PAS_DMA_RXINT_RCMDSTA(mac->dma_if), 0);
  545. free_irq(mac->dma_pdev->irq + mac->dma_txch, dev);
  546. free_irq(mac->dma_pdev->irq + 20 + mac->dma_rxch, dev);
  547. /* Free resources */
  548. pasemi_mac_free_rx_resources(dev);
  549. pasemi_mac_free_tx_resources(dev);
  550. return 0;
  551. }
  552. static int pasemi_mac_start_tx(struct sk_buff *skb, struct net_device *dev)
  553. {
  554. struct pasemi_mac *mac = netdev_priv(dev);
  555. struct pasemi_mac_txring *txring;
  556. struct pasemi_mac_buffer *info;
  557. struct pas_dma_xct_descr *dp;
  558. u64 dflags;
  559. dma_addr_t map;
  560. int flags;
  561. dflags = XCT_MACTX_O | XCT_MACTX_ST | XCT_MACTX_SS | XCT_MACTX_CRC_PAD;
  562. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  563. const unsigned char *nh = skb_network_header(skb);
  564. switch (ip_hdr(skb)->protocol) {
  565. case IPPROTO_TCP:
  566. dflags |= XCT_MACTX_CSUM_TCP;
  567. dflags |= XCT_MACTX_IPH(skb_network_header_len(skb) >> 2);
  568. dflags |= XCT_MACTX_IPO(nh - skb->data);
  569. break;
  570. case IPPROTO_UDP:
  571. dflags |= XCT_MACTX_CSUM_UDP;
  572. dflags |= XCT_MACTX_IPH(skb_network_header_len(skb) >> 2);
  573. dflags |= XCT_MACTX_IPO(nh - skb->data);
  574. break;
  575. }
  576. }
  577. map = pci_map_single(mac->dma_pdev, skb->data, skb->len, PCI_DMA_TODEVICE);
  578. if (dma_mapping_error(map))
  579. return NETDEV_TX_BUSY;
  580. txring = mac->tx;
  581. spin_lock_irqsave(&txring->lock, flags);
  582. if (txring->next_to_clean - txring->next_to_use == TX_RING_SIZE) {
  583. spin_unlock_irqrestore(&txring->lock, flags);
  584. pasemi_mac_clean_tx(mac);
  585. spin_lock_irqsave(&txring->lock, flags);
  586. if (txring->next_to_clean - txring->next_to_use ==
  587. TX_RING_SIZE) {
  588. /* Still no room -- stop the queue and wait for tx
  589. * intr when there's room.
  590. */
  591. netif_stop_queue(dev);
  592. goto out_err;
  593. }
  594. }
  595. dp = &TX_DESC(mac, txring->next_to_use);
  596. info = &TX_DESC_INFO(mac, txring->next_to_use);
  597. dp->mactx = dflags | XCT_MACTX_LLEN(skb->len);
  598. dp->ptr = XCT_PTR_LEN(skb->len) | XCT_PTR_ADDR(map);
  599. info->dma = map;
  600. info->skb = skb;
  601. txring->next_to_use++;
  602. mac->stats.tx_packets++;
  603. mac->stats.tx_bytes += skb->len;
  604. spin_unlock_irqrestore(&txring->lock, flags);
  605. pci_write_config_dword(mac->dma_pdev,
  606. PAS_DMA_TXCHAN_INCR(mac->dma_txch), 1);
  607. return NETDEV_TX_OK;
  608. out_err:
  609. spin_unlock_irqrestore(&txring->lock, flags);
  610. pci_unmap_single(mac->dma_pdev, map, skb->len, PCI_DMA_TODEVICE);
  611. return NETDEV_TX_BUSY;
  612. }
  613. static struct net_device_stats *pasemi_mac_get_stats(struct net_device *dev)
  614. {
  615. struct pasemi_mac *mac = netdev_priv(dev);
  616. return &mac->stats;
  617. }
  618. static void pasemi_mac_set_rx_mode(struct net_device *dev)
  619. {
  620. struct pasemi_mac *mac = netdev_priv(dev);
  621. unsigned int flags;
  622. pci_read_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, &flags);
  623. /* Set promiscuous */
  624. if (dev->flags & IFF_PROMISC)
  625. flags |= PAS_MAC_CFG_PCFG_PR;
  626. else
  627. flags &= ~PAS_MAC_CFG_PCFG_PR;
  628. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, flags);
  629. }
  630. static int pasemi_mac_poll(struct net_device *dev, int *budget)
  631. {
  632. int pkts, limit = min(*budget, dev->quota);
  633. struct pasemi_mac *mac = netdev_priv(dev);
  634. pkts = pasemi_mac_clean_rx(mac, limit);
  635. if (pkts < limit) {
  636. /* all done, no more packets present */
  637. netif_rx_complete(dev);
  638. /* re-enable receive interrupts */
  639. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_COM_TIMEOUTCFG,
  640. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(1000000));
  641. return 0;
  642. } else {
  643. /* used up our quantum, so reschedule */
  644. dev->quota -= pkts;
  645. *budget -= pkts;
  646. return 1;
  647. }
  648. }
  649. static int __devinit
  650. pasemi_mac_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  651. {
  652. static int index = 0;
  653. struct net_device *dev;
  654. struct pasemi_mac *mac;
  655. int err;
  656. err = pci_enable_device(pdev);
  657. if (err)
  658. return err;
  659. dev = alloc_etherdev(sizeof(struct pasemi_mac));
  660. if (dev == NULL) {
  661. dev_err(&pdev->dev,
  662. "pasemi_mac: Could not allocate ethernet device.\n");
  663. err = -ENOMEM;
  664. goto out_disable_device;
  665. }
  666. SET_MODULE_OWNER(dev);
  667. pci_set_drvdata(pdev, dev);
  668. SET_NETDEV_DEV(dev, &pdev->dev);
  669. mac = netdev_priv(dev);
  670. mac->pdev = pdev;
  671. mac->netdev = dev;
  672. mac->dma_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa007, NULL);
  673. if (!mac->dma_pdev) {
  674. dev_err(&pdev->dev, "Can't find DMA Controller\n");
  675. err = -ENODEV;
  676. goto out_free_netdev;
  677. }
  678. mac->iob_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
  679. if (!mac->iob_pdev) {
  680. dev_err(&pdev->dev, "Can't find I/O Bridge\n");
  681. err = -ENODEV;
  682. goto out_put_dma_pdev;
  683. }
  684. /* These should come out of the device tree eventually */
  685. mac->dma_txch = index;
  686. mac->dma_rxch = index;
  687. /* We probe GMAC before XAUI, but the DMA interfaces are
  688. * in XAUI, GMAC order.
  689. */
  690. if (index < 4)
  691. mac->dma_if = index + 2;
  692. else
  693. mac->dma_if = index - 4;
  694. index++;
  695. switch (pdev->device) {
  696. case 0xa005:
  697. mac->type = MAC_TYPE_GMAC;
  698. break;
  699. case 0xa006:
  700. mac->type = MAC_TYPE_XAUI;
  701. break;
  702. default:
  703. err = -ENODEV;
  704. goto out;
  705. }
  706. /* get mac addr from device tree */
  707. if (pasemi_get_mac_addr(mac) || !is_valid_ether_addr(mac->mac_addr)) {
  708. err = -ENODEV;
  709. goto out;
  710. }
  711. memcpy(dev->dev_addr, mac->mac_addr, sizeof(mac->mac_addr));
  712. dev->open = pasemi_mac_open;
  713. dev->stop = pasemi_mac_close;
  714. dev->hard_start_xmit = pasemi_mac_start_tx;
  715. dev->get_stats = pasemi_mac_get_stats;
  716. dev->set_multicast_list = pasemi_mac_set_rx_mode;
  717. dev->weight = 64;
  718. dev->poll = pasemi_mac_poll;
  719. dev->features = NETIF_F_HW_CSUM;
  720. /* The dma status structure is located in the I/O bridge, and
  721. * is cache coherent.
  722. */
  723. if (!dma_status)
  724. /* XXXOJN This should come from the device tree */
  725. dma_status = __ioremap(0xfd800000, 0x1000, 0);
  726. mac->rx_status = &dma_status->rx_sta[mac->dma_rxch];
  727. mac->tx_status = &dma_status->tx_sta[mac->dma_txch];
  728. err = register_netdev(dev);
  729. if (err) {
  730. dev_err(&mac->pdev->dev, "register_netdev failed with error %d\n",
  731. err);
  732. goto out;
  733. } else
  734. printk(KERN_INFO "%s: PA Semi %s: intf %d, txch %d, rxch %d, "
  735. "hw addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  736. dev->name, mac->type == MAC_TYPE_GMAC ? "GMAC" : "XAUI",
  737. mac->dma_if, mac->dma_txch, mac->dma_rxch,
  738. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  739. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  740. return err;
  741. out:
  742. pci_dev_put(mac->iob_pdev);
  743. out_put_dma_pdev:
  744. pci_dev_put(mac->dma_pdev);
  745. out_free_netdev:
  746. free_netdev(dev);
  747. out_disable_device:
  748. pci_disable_device(pdev);
  749. return err;
  750. }
  751. static void __devexit pasemi_mac_remove(struct pci_dev *pdev)
  752. {
  753. struct net_device *netdev = pci_get_drvdata(pdev);
  754. struct pasemi_mac *mac;
  755. if (!netdev)
  756. return;
  757. mac = netdev_priv(netdev);
  758. unregister_netdev(netdev);
  759. pci_disable_device(pdev);
  760. pci_dev_put(mac->dma_pdev);
  761. pci_dev_put(mac->iob_pdev);
  762. pci_set_drvdata(pdev, NULL);
  763. free_netdev(netdev);
  764. }
  765. static struct pci_device_id pasemi_mac_pci_tbl[] = {
  766. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa005) },
  767. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa006) },
  768. };
  769. MODULE_DEVICE_TABLE(pci, pasemi_mac_pci_tbl);
  770. static struct pci_driver pasemi_mac_driver = {
  771. .name = "pasemi_mac",
  772. .id_table = pasemi_mac_pci_tbl,
  773. .probe = pasemi_mac_probe,
  774. .remove = __devexit_p(pasemi_mac_remove),
  775. };
  776. static void __exit pasemi_mac_cleanup_module(void)
  777. {
  778. pci_unregister_driver(&pasemi_mac_driver);
  779. __iounmap(dma_status);
  780. dma_status = NULL;
  781. }
  782. int pasemi_mac_init_module(void)
  783. {
  784. return pci_register_driver(&pasemi_mac_driver);
  785. }
  786. MODULE_LICENSE("GPL");
  787. MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
  788. MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
  789. module_init(pasemi_mac_init_module);
  790. module_exit(pasemi_mac_cleanup_module);