musbhsdma.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * MUSB OTG driver - support for Mentor's DMA controller
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2007 by Texas Instruments
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * version 2 as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  19. * 02110-1301 USA
  20. *
  21. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  22. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  23. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  24. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  25. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  26. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  27. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  28. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  29. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  30. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. *
  32. */
  33. #include <linux/device.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/platform_device.h>
  36. #include "musb_core.h"
  37. #include "musbhsdma.h"
  38. static int dma_controller_start(struct dma_controller *c)
  39. {
  40. /* nothing to do */
  41. return 0;
  42. }
  43. static void dma_channel_release(struct dma_channel *channel);
  44. static int dma_controller_stop(struct dma_controller *c)
  45. {
  46. struct musb_dma_controller *controller = container_of(c,
  47. struct musb_dma_controller, controller);
  48. struct musb *musb = controller->private_data;
  49. struct dma_channel *channel;
  50. u8 bit;
  51. if (controller->used_channels != 0) {
  52. dev_err(musb->controller,
  53. "Stopping DMA controller while channel active\n");
  54. for (bit = 0; bit < MUSB_HSDMA_CHANNELS; bit++) {
  55. if (controller->used_channels & (1 << bit)) {
  56. channel = &controller->channel[bit].channel;
  57. dma_channel_release(channel);
  58. if (!controller->used_channels)
  59. break;
  60. }
  61. }
  62. }
  63. return 0;
  64. }
  65. static struct dma_channel *dma_channel_allocate(struct dma_controller *c,
  66. struct musb_hw_ep *hw_ep, u8 transmit)
  67. {
  68. struct musb_dma_controller *controller = container_of(c,
  69. struct musb_dma_controller, controller);
  70. struct musb_dma_channel *musb_channel = NULL;
  71. struct dma_channel *channel = NULL;
  72. u8 bit;
  73. for (bit = 0; bit < MUSB_HSDMA_CHANNELS; bit++) {
  74. if (!(controller->used_channels & (1 << bit))) {
  75. controller->used_channels |= (1 << bit);
  76. musb_channel = &(controller->channel[bit]);
  77. musb_channel->controller = controller;
  78. musb_channel->idx = bit;
  79. musb_channel->epnum = hw_ep->epnum;
  80. musb_channel->transmit = transmit;
  81. channel = &(musb_channel->channel);
  82. channel->private_data = musb_channel;
  83. channel->status = MUSB_DMA_STATUS_FREE;
  84. channel->max_len = 0x10000;
  85. /* Tx => mode 1; Rx => mode 0 */
  86. channel->desired_mode = transmit;
  87. channel->actual_len = 0;
  88. break;
  89. }
  90. }
  91. return channel;
  92. }
  93. static void dma_channel_release(struct dma_channel *channel)
  94. {
  95. struct musb_dma_channel *musb_channel = channel->private_data;
  96. channel->actual_len = 0;
  97. musb_channel->start_addr = 0;
  98. musb_channel->len = 0;
  99. musb_channel->controller->used_channels &=
  100. ~(1 << musb_channel->idx);
  101. channel->status = MUSB_DMA_STATUS_UNKNOWN;
  102. }
  103. static void configure_channel(struct dma_channel *channel,
  104. u16 packet_sz, u8 mode,
  105. dma_addr_t dma_addr, u32 len)
  106. {
  107. struct musb_dma_channel *musb_channel = channel->private_data;
  108. struct musb_dma_controller *controller = musb_channel->controller;
  109. void __iomem *mbase = controller->base;
  110. u8 bchannel = musb_channel->idx;
  111. u16 csr = 0;
  112. DBG(4, "%p, pkt_sz %d, addr 0x%x, len %d, mode %d\n",
  113. channel, packet_sz, dma_addr, len, mode);
  114. if (mode) {
  115. csr |= 1 << MUSB_HSDMA_MODE1_SHIFT;
  116. BUG_ON(len < packet_sz);
  117. if (packet_sz >= 64) {
  118. csr |= MUSB_HSDMA_BURSTMODE_INCR16
  119. << MUSB_HSDMA_BURSTMODE_SHIFT;
  120. } else if (packet_sz >= 32) {
  121. csr |= MUSB_HSDMA_BURSTMODE_INCR8
  122. << MUSB_HSDMA_BURSTMODE_SHIFT;
  123. } else if (packet_sz >= 16) {
  124. csr |= MUSB_HSDMA_BURSTMODE_INCR4
  125. << MUSB_HSDMA_BURSTMODE_SHIFT;
  126. }
  127. }
  128. csr |= (musb_channel->epnum << MUSB_HSDMA_ENDPOINT_SHIFT)
  129. | (1 << MUSB_HSDMA_ENABLE_SHIFT)
  130. | (1 << MUSB_HSDMA_IRQENABLE_SHIFT)
  131. | (musb_channel->transmit
  132. ? (1 << MUSB_HSDMA_TRANSMIT_SHIFT)
  133. : 0);
  134. /* address/count */
  135. musb_write_hsdma_addr(mbase, bchannel, dma_addr);
  136. musb_write_hsdma_count(mbase, bchannel, len);
  137. /* control (this should start things) */
  138. musb_writew(mbase,
  139. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_CONTROL),
  140. csr);
  141. }
  142. static int dma_channel_program(struct dma_channel *channel,
  143. u16 packet_sz, u8 mode,
  144. dma_addr_t dma_addr, u32 len)
  145. {
  146. struct musb_dma_channel *musb_channel = channel->private_data;
  147. DBG(2, "ep%d-%s pkt_sz %d, dma_addr 0x%x length %d, mode %d\n",
  148. musb_channel->epnum,
  149. musb_channel->transmit ? "Tx" : "Rx",
  150. packet_sz, dma_addr, len, mode);
  151. BUG_ON(channel->status == MUSB_DMA_STATUS_UNKNOWN ||
  152. channel->status == MUSB_DMA_STATUS_BUSY);
  153. channel->actual_len = 0;
  154. musb_channel->start_addr = dma_addr;
  155. musb_channel->len = len;
  156. musb_channel->max_packet_sz = packet_sz;
  157. channel->status = MUSB_DMA_STATUS_BUSY;
  158. if ((mode == 1) && (len >= packet_sz))
  159. configure_channel(channel, packet_sz, 1, dma_addr, len);
  160. else
  161. configure_channel(channel, packet_sz, 0, dma_addr, len);
  162. return true;
  163. }
  164. static int dma_channel_abort(struct dma_channel *channel)
  165. {
  166. struct musb_dma_channel *musb_channel = channel->private_data;
  167. void __iomem *mbase = musb_channel->controller->base;
  168. u8 bchannel = musb_channel->idx;
  169. u16 csr;
  170. if (channel->status == MUSB_DMA_STATUS_BUSY) {
  171. if (musb_channel->transmit) {
  172. csr = musb_readw(mbase,
  173. MUSB_EP_OFFSET(musb_channel->epnum,
  174. MUSB_TXCSR));
  175. csr &= ~(MUSB_TXCSR_AUTOSET |
  176. MUSB_TXCSR_DMAENAB |
  177. MUSB_TXCSR_DMAMODE);
  178. musb_writew(mbase,
  179. MUSB_EP_OFFSET(musb_channel->epnum, MUSB_TXCSR),
  180. csr);
  181. } else {
  182. csr = musb_readw(mbase,
  183. MUSB_EP_OFFSET(musb_channel->epnum,
  184. MUSB_RXCSR));
  185. csr &= ~(MUSB_RXCSR_AUTOCLEAR |
  186. MUSB_RXCSR_DMAENAB |
  187. MUSB_RXCSR_DMAMODE);
  188. musb_writew(mbase,
  189. MUSB_EP_OFFSET(musb_channel->epnum, MUSB_RXCSR),
  190. csr);
  191. }
  192. musb_writew(mbase,
  193. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_CONTROL),
  194. 0);
  195. musb_write_hsdma_addr(mbase, bchannel, 0);
  196. musb_write_hsdma_count(mbase, bchannel, 0);
  197. channel->status = MUSB_DMA_STATUS_FREE;
  198. }
  199. return 0;
  200. }
  201. static irqreturn_t dma_controller_irq(int irq, void *private_data)
  202. {
  203. struct musb_dma_controller *controller = private_data;
  204. struct musb *musb = controller->private_data;
  205. struct musb_dma_channel *musb_channel;
  206. struct dma_channel *channel;
  207. void __iomem *mbase = controller->base;
  208. irqreturn_t retval = IRQ_NONE;
  209. unsigned long flags;
  210. u8 bchannel;
  211. u8 int_hsdma;
  212. u32 addr;
  213. u16 csr;
  214. spin_lock_irqsave(&musb->lock, flags);
  215. int_hsdma = musb_readb(mbase, MUSB_HSDMA_INTR);
  216. if (!int_hsdma)
  217. goto done;
  218. for (bchannel = 0; bchannel < MUSB_HSDMA_CHANNELS; bchannel++) {
  219. if (int_hsdma & (1 << bchannel)) {
  220. musb_channel = (struct musb_dma_channel *)
  221. &(controller->channel[bchannel]);
  222. channel = &musb_channel->channel;
  223. csr = musb_readw(mbase,
  224. MUSB_HSDMA_CHANNEL_OFFSET(bchannel,
  225. MUSB_HSDMA_CONTROL));
  226. if (csr & (1 << MUSB_HSDMA_BUSERROR_SHIFT)) {
  227. musb_channel->channel.status =
  228. MUSB_DMA_STATUS_BUS_ABORT;
  229. } else {
  230. u8 devctl;
  231. addr = musb_read_hsdma_addr(mbase,
  232. bchannel);
  233. channel->actual_len = addr
  234. - musb_channel->start_addr;
  235. DBG(2, "ch %p, 0x%x -> 0x%x (%d / %d) %s\n",
  236. channel, musb_channel->start_addr,
  237. addr, channel->actual_len,
  238. musb_channel->len,
  239. (channel->actual_len
  240. < musb_channel->len) ?
  241. "=> reconfig 0" : "=> complete");
  242. devctl = musb_readb(mbase, MUSB_DEVCTL);
  243. channel->status = MUSB_DMA_STATUS_FREE;
  244. /* completed */
  245. if ((devctl & MUSB_DEVCTL_HM)
  246. && (musb_channel->transmit)
  247. && ((channel->desired_mode == 0)
  248. || (channel->actual_len &
  249. (musb_channel->max_packet_sz - 1)))
  250. ) {
  251. /* Send out the packet */
  252. musb_ep_select(mbase,
  253. musb_channel->epnum);
  254. musb_writew(mbase, MUSB_EP_OFFSET(
  255. musb_channel->epnum,
  256. MUSB_TXCSR),
  257. MUSB_TXCSR_TXPKTRDY);
  258. } else {
  259. musb_dma_completion(
  260. musb,
  261. musb_channel->epnum,
  262. musb_channel->transmit);
  263. }
  264. }
  265. }
  266. }
  267. #ifdef CONFIG_BLACKFIN
  268. /* Clear DMA interrup flags */
  269. musb_writeb(mbase, MUSB_HSDMA_INTR, int_hsdma);
  270. #endif
  271. retval = IRQ_HANDLED;
  272. done:
  273. spin_unlock_irqrestore(&musb->lock, flags);
  274. return retval;
  275. }
  276. void dma_controller_destroy(struct dma_controller *c)
  277. {
  278. struct musb_dma_controller *controller = container_of(c,
  279. struct musb_dma_controller, controller);
  280. if (!controller)
  281. return;
  282. if (controller->irq)
  283. free_irq(controller->irq, c);
  284. kfree(controller);
  285. }
  286. struct dma_controller *__init
  287. dma_controller_create(struct musb *musb, void __iomem *base)
  288. {
  289. struct musb_dma_controller *controller;
  290. struct device *dev = musb->controller;
  291. struct platform_device *pdev = to_platform_device(dev);
  292. int irq = platform_get_irq(pdev, 1);
  293. if (irq == 0) {
  294. dev_err(dev, "No DMA interrupt line!\n");
  295. return NULL;
  296. }
  297. controller = kzalloc(sizeof(*controller), GFP_KERNEL);
  298. if (!controller)
  299. return NULL;
  300. controller->channel_count = MUSB_HSDMA_CHANNELS;
  301. controller->private_data = musb;
  302. controller->base = base;
  303. controller->controller.start = dma_controller_start;
  304. controller->controller.stop = dma_controller_stop;
  305. controller->controller.channel_alloc = dma_channel_allocate;
  306. controller->controller.channel_release = dma_channel_release;
  307. controller->controller.channel_program = dma_channel_program;
  308. controller->controller.channel_abort = dma_channel_abort;
  309. if (request_irq(irq, dma_controller_irq, IRQF_DISABLED,
  310. dev_name(musb->controller), &controller->controller)) {
  311. dev_err(dev, "request_irq %d failed!\n", irq);
  312. dma_controller_destroy(&controller->controller);
  313. return NULL;
  314. }
  315. controller->irq = irq;
  316. return &controller->controller;
  317. }