i915_reg.h 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. /*
  27. * The Bridge device's PCI config space has information about the
  28. * fb aperture size and the amount of pre-reserved memory.
  29. */
  30. #define INTEL_GMCH_CTRL 0x52
  31. #define INTEL_GMCH_ENABLED 0x4
  32. #define INTEL_GMCH_MEM_MASK 0x1
  33. #define INTEL_GMCH_MEM_64M 0x1
  34. #define INTEL_GMCH_MEM_128M 0
  35. #define INTEL_GMCH_GMS_MASK (0xf << 4)
  36. #define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
  37. #define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
  38. #define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
  39. #define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
  40. #define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
  41. #define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
  42. #define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
  43. #define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
  44. #define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
  45. #define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
  46. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  47. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  48. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  49. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  50. /* PCI config space */
  51. #define HPLLCC 0xc0 /* 855 only */
  52. #define GC_CLOCK_CONTROL_MASK (3 << 0)
  53. #define GC_CLOCK_133_200 (0 << 0)
  54. #define GC_CLOCK_100_200 (1 << 0)
  55. #define GC_CLOCK_100_133 (2 << 0)
  56. #define GC_CLOCK_166_250 (3 << 0)
  57. #define GCFGC 0xf0 /* 915+ only */
  58. #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
  59. #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  60. #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
  61. #define GC_DISPLAY_CLOCK_MASK (7 << 4)
  62. #define LBB 0xf4
  63. /* VGA stuff */
  64. #define VGA_ST01_MDA 0x3ba
  65. #define VGA_ST01_CGA 0x3da
  66. #define VGA_MSR_WRITE 0x3c2
  67. #define VGA_MSR_READ 0x3cc
  68. #define VGA_MSR_MEM_EN (1<<1)
  69. #define VGA_MSR_CGA_MODE (1<<0)
  70. #define VGA_SR_INDEX 0x3c4
  71. #define VGA_SR_DATA 0x3c5
  72. #define VGA_AR_INDEX 0x3c0
  73. #define VGA_AR_VID_EN (1<<5)
  74. #define VGA_AR_DATA_WRITE 0x3c0
  75. #define VGA_AR_DATA_READ 0x3c1
  76. #define VGA_GR_INDEX 0x3ce
  77. #define VGA_GR_DATA 0x3cf
  78. /* GR05 */
  79. #define VGA_GR_MEM_READ_MODE_SHIFT 3
  80. #define VGA_GR_MEM_READ_MODE_PLANE 1
  81. /* GR06 */
  82. #define VGA_GR_MEM_MODE_MASK 0xc
  83. #define VGA_GR_MEM_MODE_SHIFT 2
  84. #define VGA_GR_MEM_A0000_AFFFF 0
  85. #define VGA_GR_MEM_A0000_BFFFF 1
  86. #define VGA_GR_MEM_B0000_B7FFF 2
  87. #define VGA_GR_MEM_B0000_BFFFF 3
  88. #define VGA_DACMASK 0x3c6
  89. #define VGA_DACRX 0x3c7
  90. #define VGA_DACWX 0x3c8
  91. #define VGA_DACDATA 0x3c9
  92. #define VGA_CR_INDEX_MDA 0x3b4
  93. #define VGA_CR_DATA_MDA 0x3b5
  94. #define VGA_CR_INDEX_CGA 0x3d4
  95. #define VGA_CR_DATA_CGA 0x3d5
  96. /*
  97. * Memory interface instructions used by the kernel
  98. */
  99. #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
  100. #define MI_NOOP MI_INSTR(0, 0)
  101. #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
  102. #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
  103. #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
  104. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  105. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  106. #define MI_FLUSH MI_INSTR(0x04, 0)
  107. #define MI_READ_FLUSH (1 << 0)
  108. #define MI_EXE_FLUSH (1 << 1)
  109. #define MI_NO_WRITE_FLUSH (1 << 2)
  110. #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
  111. #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
  112. #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
  113. #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
  114. #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
  115. #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
  116. #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
  117. #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
  118. #define MI_STORE_DWORD_INDEX_SHIFT 2
  119. #define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
  120. #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
  121. #define MI_BATCH_NON_SECURE (1)
  122. #define MI_BATCH_NON_SECURE_I965 (1<<8)
  123. #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
  124. /*
  125. * 3D instructions used by the kernel
  126. */
  127. #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
  128. #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
  129. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  130. #define SC_UPDATE_SCISSOR (0x1<<1)
  131. #define SC_ENABLE_MASK (0x1<<0)
  132. #define SC_ENABLE (0x1<<0)
  133. #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
  134. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  135. #define SCI_YMIN_MASK (0xffff<<16)
  136. #define SCI_XMIN_MASK (0xffff<<0)
  137. #define SCI_YMAX_MASK (0xffff<<16)
  138. #define SCI_XMAX_MASK (0xffff<<0)
  139. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  140. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  141. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  142. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  143. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  144. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  145. #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  146. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  147. #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
  148. #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
  149. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  150. #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
  151. #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
  152. #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
  153. #define BLT_DEPTH_8 (0<<24)
  154. #define BLT_DEPTH_16_565 (1<<24)
  155. #define BLT_DEPTH_16_1555 (2<<24)
  156. #define BLT_DEPTH_32 (3<<24)
  157. #define BLT_ROP_GXCOPY (0xcc<<16)
  158. #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
  159. #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
  160. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  161. #define ASYNC_FLIP (1<<22)
  162. #define DISPLAY_PLANE_A (0<<20)
  163. #define DISPLAY_PLANE_B (1<<20)
  164. /*
  165. * Fence registers
  166. */
  167. #define FENCE_REG_830_0 0x2000
  168. #define FENCE_REG_945_8 0x3000
  169. #define I830_FENCE_START_MASK 0x07f80000
  170. #define I830_FENCE_TILING_Y_SHIFT 12
  171. #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
  172. #define I830_FENCE_PITCH_SHIFT 4
  173. #define I830_FENCE_REG_VALID (1<<0)
  174. #define I915_FENCE_START_MASK 0x0ff00000
  175. #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
  176. #define FENCE_REG_965_0 0x03000
  177. #define I965_FENCE_PITCH_SHIFT 2
  178. #define I965_FENCE_TILING_Y_SHIFT 1
  179. #define I965_FENCE_REG_VALID (1<<0)
  180. /*
  181. * Instruction and interrupt control regs
  182. */
  183. #define PRB0_TAIL 0x02030
  184. #define PRB0_HEAD 0x02034
  185. #define PRB0_START 0x02038
  186. #define PRB0_CTL 0x0203c
  187. #define TAIL_ADDR 0x001FFFF8
  188. #define HEAD_WRAP_COUNT 0xFFE00000
  189. #define HEAD_WRAP_ONE 0x00200000
  190. #define HEAD_ADDR 0x001FFFFC
  191. #define RING_NR_PAGES 0x001FF000
  192. #define RING_REPORT_MASK 0x00000006
  193. #define RING_REPORT_64K 0x00000002
  194. #define RING_REPORT_128K 0x00000004
  195. #define RING_NO_REPORT 0x00000000
  196. #define RING_VALID_MASK 0x00000001
  197. #define RING_VALID 0x00000001
  198. #define RING_INVALID 0x00000000
  199. #define PRB1_TAIL 0x02040 /* 915+ only */
  200. #define PRB1_HEAD 0x02044 /* 915+ only */
  201. #define PRB1_START 0x02048 /* 915+ only */
  202. #define PRB1_CTL 0x0204c /* 915+ only */
  203. #define ACTHD_I965 0x02074
  204. #define HWS_PGA 0x02080
  205. #define HWS_ADDRESS_MASK 0xfffff000
  206. #define HWS_START_ADDRESS_SHIFT 4
  207. #define IPEIR 0x02088
  208. #define NOPID 0x02094
  209. #define HWSTAM 0x02098
  210. #define SCPD0 0x0209c /* 915+ only */
  211. #define IER 0x020a0
  212. #define IIR 0x020a4
  213. #define IMR 0x020a8
  214. #define ISR 0x020ac
  215. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
  216. #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
  217. #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
  218. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14)
  219. #define I915_HWB_OOM_INTERRUPT (1<<13)
  220. #define I915_SYNC_STATUS_INTERRUPT (1<<12)
  221. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
  222. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
  223. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
  224. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
  225. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
  226. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
  227. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
  228. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
  229. #define I915_DEBUG_INTERRUPT (1<<2)
  230. #define I915_USER_INTERRUPT (1<<1)
  231. #define I915_ASLE_INTERRUPT (1<<0)
  232. #define EIR 0x020b0
  233. #define EMR 0x020b4
  234. #define ESR 0x020b8
  235. #define INSTPM 0x020c0
  236. #define ACTHD 0x020c8
  237. #define FW_BLC 0x020d8
  238. #define FW_BLC_SELF 0x020e0 /* 915+ only */
  239. #define MI_ARB_STATE 0x020e4 /* 915+ only */
  240. #define CACHE_MODE_0 0x02120 /* 915+ only */
  241. #define CM0_MASK_SHIFT 16
  242. #define CM0_IZ_OPT_DISABLE (1<<6)
  243. #define CM0_ZR_OPT_DISABLE (1<<5)
  244. #define CM0_DEPTH_EVICT_DISABLE (1<<4)
  245. #define CM0_COLOR_EVICT_DISABLE (1<<3)
  246. #define CM0_DEPTH_WRITE_DISABLE (1<<1)
  247. #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
  248. #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
  249. /*
  250. * Framebuffer compression (915+ only)
  251. */
  252. #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
  253. #define FBC_LL_BASE 0x03204 /* 4k page aligned */
  254. #define FBC_CONTROL 0x03208
  255. #define FBC_CTL_EN (1<<31)
  256. #define FBC_CTL_PERIODIC (1<<30)
  257. #define FBC_CTL_INTERVAL_SHIFT (16)
  258. #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
  259. #define FBC_CTL_STRIDE_SHIFT (5)
  260. #define FBC_CTL_FENCENO (1<<0)
  261. #define FBC_COMMAND 0x0320c
  262. #define FBC_CMD_COMPRESS (1<<0)
  263. #define FBC_STATUS 0x03210
  264. #define FBC_STAT_COMPRESSING (1<<31)
  265. #define FBC_STAT_COMPRESSED (1<<30)
  266. #define FBC_STAT_MODIFIED (1<<29)
  267. #define FBC_STAT_CURRENT_LINE (1<<0)
  268. #define FBC_CONTROL2 0x03214
  269. #define FBC_CTL_FENCE_DBL (0<<4)
  270. #define FBC_CTL_IDLE_IMM (0<<2)
  271. #define FBC_CTL_IDLE_FULL (1<<2)
  272. #define FBC_CTL_IDLE_LINE (2<<2)
  273. #define FBC_CTL_IDLE_DEBUG (3<<2)
  274. #define FBC_CTL_CPU_FENCE (1<<1)
  275. #define FBC_CTL_PLANEA (0<<0)
  276. #define FBC_CTL_PLANEB (1<<0)
  277. #define FBC_FENCE_OFF 0x0321b
  278. #define FBC_LL_SIZE (1536)
  279. /*
  280. * GPIO regs
  281. */
  282. #define GPIOA 0x5010
  283. #define GPIOB 0x5014
  284. #define GPIOC 0x5018
  285. #define GPIOD 0x501c
  286. #define GPIOE 0x5020
  287. #define GPIOF 0x5024
  288. #define GPIOG 0x5028
  289. #define GPIOH 0x502c
  290. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  291. # define GPIO_CLOCK_DIR_IN (0 << 1)
  292. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  293. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  294. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  295. # define GPIO_CLOCK_VAL_IN (1 << 4)
  296. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  297. # define GPIO_DATA_DIR_MASK (1 << 8)
  298. # define GPIO_DATA_DIR_IN (0 << 9)
  299. # define GPIO_DATA_DIR_OUT (1 << 9)
  300. # define GPIO_DATA_VAL_MASK (1 << 10)
  301. # define GPIO_DATA_VAL_OUT (1 << 11)
  302. # define GPIO_DATA_VAL_IN (1 << 12)
  303. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  304. /*
  305. * Clock control & power management
  306. */
  307. #define VGA0 0x6000
  308. #define VGA1 0x6004
  309. #define VGA_PD 0x6010
  310. #define VGA0_PD_P2_DIV_4 (1 << 7)
  311. #define VGA0_PD_P1_DIV_2 (1 << 5)
  312. #define VGA0_PD_P1_SHIFT 0
  313. #define VGA0_PD_P1_MASK (0x1f << 0)
  314. #define VGA1_PD_P2_DIV_4 (1 << 15)
  315. #define VGA1_PD_P1_DIV_2 (1 << 13)
  316. #define VGA1_PD_P1_SHIFT 8
  317. #define VGA1_PD_P1_MASK (0x1f << 8)
  318. #define DPLL_A 0x06014
  319. #define DPLL_B 0x06018
  320. #define DPLL_VCO_ENABLE (1 << 31)
  321. #define DPLL_DVO_HIGH_SPEED (1 << 30)
  322. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  323. #define DPLL_VGA_MODE_DIS (1 << 28)
  324. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  325. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  326. #define DPLL_MODE_MASK (3 << 26)
  327. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  328. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  329. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  330. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  331. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  332. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  333. #define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
  334. #define I915_CRC_ERROR_ENABLE (1UL<<29)
  335. #define I915_CRC_DONE_ENABLE (1UL<<28)
  336. #define I915_GMBUS_EVENT_ENABLE (1UL<<27)
  337. #define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  338. #define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  339. #define I915_DPST_EVENT_ENABLE (1UL<<23)
  340. #define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  341. #define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  342. #define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  343. #define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  344. #define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  345. #define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
  346. #define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  347. #define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  348. #define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
  349. #define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
  350. #define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  351. #define I915_DPST_EVENT_STATUS (1UL<<7)
  352. #define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  353. #define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  354. #define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  355. #define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  356. #define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
  357. #define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
  358. #define SRX_INDEX 0x3c4
  359. #define SRX_DATA 0x3c5
  360. #define SR01 1
  361. #define SR01_SCREEN_OFF (1<<5)
  362. #define PPCR 0x61204
  363. #define PPCR_ON (1<<0)
  364. #define DVOB 0x61140
  365. #define DVOB_ON (1<<31)
  366. #define DVOC 0x61160
  367. #define DVOC_ON (1<<31)
  368. #define LVDS 0x61180
  369. #define LVDS_ON (1<<31)
  370. #define ADPA 0x61100
  371. #define ADPA_DPMS_MASK (~(3<<10))
  372. #define ADPA_DPMS_ON (0<<10)
  373. #define ADPA_DPMS_SUSPEND (1<<10)
  374. #define ADPA_DPMS_STANDBY (2<<10)
  375. #define ADPA_DPMS_OFF (3<<10)
  376. #define RING_TAIL 0x00
  377. #define TAIL_ADDR 0x001FFFF8
  378. #define RING_HEAD 0x04
  379. #define HEAD_WRAP_COUNT 0xFFE00000
  380. #define HEAD_WRAP_ONE 0x00200000
  381. #define HEAD_ADDR 0x001FFFFC
  382. #define RING_START 0x08
  383. #define START_ADDR 0xFFFFF000
  384. #define RING_LEN 0x0C
  385. #define RING_NR_PAGES 0x001FF000
  386. #define RING_REPORT_MASK 0x00000006
  387. #define RING_REPORT_64K 0x00000002
  388. #define RING_REPORT_128K 0x00000004
  389. #define RING_NO_REPORT 0x00000000
  390. #define RING_VALID_MASK 0x00000001
  391. #define RING_VALID 0x00000001
  392. #define RING_INVALID 0x00000000
  393. /* Scratch pad debug 0 reg:
  394. */
  395. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  396. /*
  397. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  398. * this field (only one bit may be set).
  399. */
  400. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  401. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  402. /* i830, required in DVO non-gang */
  403. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  404. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  405. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  406. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  407. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  408. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  409. #define PLL_REF_INPUT_MASK (3 << 13)
  410. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  411. /*
  412. * Parallel to Serial Load Pulse phase selection.
  413. * Selects the phase for the 10X DPLL clock for the PCIe
  414. * digital display port. The range is 4 to 13; 10 or more
  415. * is just a flip delay. The default is 6
  416. */
  417. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  418. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  419. /*
  420. * SDVO multiplier for 945G/GM. Not used on 965.
  421. */
  422. #define SDVO_MULTIPLIER_MASK 0x000000ff
  423. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  424. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  425. #define DPLL_A_MD 0x0601c /* 965+ only */
  426. /*
  427. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  428. *
  429. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  430. */
  431. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  432. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  433. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  434. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  435. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  436. /*
  437. * SDVO/UDI pixel multiplier.
  438. *
  439. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  440. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  441. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  442. * dummy bytes in the datastream at an increased clock rate, with both sides of
  443. * the link knowing how many bytes are fill.
  444. *
  445. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  446. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  447. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  448. * through an SDVO command.
  449. *
  450. * This register field has values of multiplication factor minus 1, with
  451. * a maximum multiplier of 5 for SDVO.
  452. */
  453. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  454. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  455. /*
  456. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  457. * This best be set to the default value (3) or the CRT won't work. No,
  458. * I don't entirely understand what this does...
  459. */
  460. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  461. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  462. #define DPLL_B_MD 0x06020 /* 965+ only */
  463. #define FPA0 0x06040
  464. #define FPA1 0x06044
  465. #define FPB0 0x06048
  466. #define FPB1 0x0604c
  467. #define FP_N_DIV_MASK 0x003f0000
  468. #define FP_N_DIV_SHIFT 16
  469. #define FP_M1_DIV_MASK 0x00003f00
  470. #define FP_M1_DIV_SHIFT 8
  471. #define FP_M2_DIV_MASK 0x0000003f
  472. #define FP_M2_DIV_SHIFT 0
  473. #define DPLL_TEST 0x606c
  474. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  475. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  476. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  477. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  478. #define DPLLB_TEST_N_BYPASS (1 << 19)
  479. #define DPLLB_TEST_M_BYPASS (1 << 18)
  480. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  481. #define DPLLA_TEST_N_BYPASS (1 << 3)
  482. #define DPLLA_TEST_M_BYPASS (1 << 2)
  483. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  484. #define D_STATE 0x6104
  485. #define CG_2D_DIS 0x6200
  486. #define CG_3D_DIS 0x6204
  487. /*
  488. * Palette regs
  489. */
  490. #define PALETTE_A 0x0a000
  491. #define PALETTE_B 0x0a800
  492. /* MCH MMIO space */
  493. /*
  494. * MCHBAR mirror.
  495. *
  496. * This mirrors the MCHBAR MMIO space whose location is determined by
  497. * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
  498. * every way. It is not accessible from the CP register read instructions.
  499. *
  500. */
  501. #define MCHBAR_MIRROR_BASE 0x10000
  502. /** 915-945 and GM965 MCH register controlling DRAM channel access */
  503. #define DCC 0x10200
  504. #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
  505. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
  506. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
  507. #define DCC_ADDRESSING_MODE_MASK (3 << 0)
  508. #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
  509. #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
  510. /** 965 MCH register controlling DRAM channel configuration */
  511. #define C0DRB3 0x10206
  512. #define C1DRB3 0x10606
  513. /** GM965 GM45 render standby register */
  514. #define MCHBAR_RENDER_STANDBY 0x111B8
  515. #define PEG_BAND_GAP_DATA 0x14d68
  516. /*
  517. * Overlay regs
  518. */
  519. #define OVADD 0x30000
  520. #define DOVSTA 0x30008
  521. #define OC_BUF (0x3<<20)
  522. #define OGAMC5 0x30010
  523. #define OGAMC4 0x30014
  524. #define OGAMC3 0x30018
  525. #define OGAMC2 0x3001c
  526. #define OGAMC1 0x30020
  527. #define OGAMC0 0x30024
  528. /*
  529. * Display engine regs
  530. */
  531. /* Pipe A timing regs */
  532. #define HTOTAL_A 0x60000
  533. #define HBLANK_A 0x60004
  534. #define HSYNC_A 0x60008
  535. #define VTOTAL_A 0x6000c
  536. #define VBLANK_A 0x60010
  537. #define VSYNC_A 0x60014
  538. #define PIPEASRC 0x6001c
  539. #define BCLRPAT_A 0x60020
  540. /* Pipe B timing regs */
  541. #define HTOTAL_B 0x61000
  542. #define HBLANK_B 0x61004
  543. #define HSYNC_B 0x61008
  544. #define VTOTAL_B 0x6100c
  545. #define VBLANK_B 0x61010
  546. #define VSYNC_B 0x61014
  547. #define PIPEBSRC 0x6101c
  548. #define BCLRPAT_B 0x61020
  549. /* VGA port control */
  550. #define ADPA 0x61100
  551. #define ADPA_DAC_ENABLE (1<<31)
  552. #define ADPA_DAC_DISABLE 0
  553. #define ADPA_PIPE_SELECT_MASK (1<<30)
  554. #define ADPA_PIPE_A_SELECT 0
  555. #define ADPA_PIPE_B_SELECT (1<<30)
  556. #define ADPA_USE_VGA_HVPOLARITY (1<<15)
  557. #define ADPA_SETS_HVPOLARITY 0
  558. #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
  559. #define ADPA_VSYNC_CNTL_ENABLE 0
  560. #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
  561. #define ADPA_HSYNC_CNTL_ENABLE 0
  562. #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
  563. #define ADPA_VSYNC_ACTIVE_LOW 0
  564. #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
  565. #define ADPA_HSYNC_ACTIVE_LOW 0
  566. #define ADPA_DPMS_MASK (~(3<<10))
  567. #define ADPA_DPMS_ON (0<<10)
  568. #define ADPA_DPMS_SUSPEND (1<<10)
  569. #define ADPA_DPMS_STANDBY (2<<10)
  570. #define ADPA_DPMS_OFF (3<<10)
  571. /* Hotplug control (945+ only) */
  572. #define PORT_HOTPLUG_EN 0x61110
  573. #define HDMIB_HOTPLUG_INT_EN (1 << 29)
  574. #define HDMIC_HOTPLUG_INT_EN (1 << 28)
  575. #define HDMID_HOTPLUG_INT_EN (1 << 27)
  576. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  577. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  578. #define TV_HOTPLUG_INT_EN (1 << 18)
  579. #define CRT_HOTPLUG_INT_EN (1 << 9)
  580. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  581. #define PORT_HOTPLUG_STAT 0x61114
  582. #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
  583. #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
  584. #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
  585. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  586. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  587. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  588. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  589. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  590. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  591. #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
  592. #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
  593. /* SDVO port control */
  594. #define SDVOB 0x61140
  595. #define SDVOC 0x61160
  596. #define SDVO_ENABLE (1 << 31)
  597. #define SDVO_PIPE_B_SELECT (1 << 30)
  598. #define SDVO_STALL_SELECT (1 << 29)
  599. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  600. /**
  601. * 915G/GM SDVO pixel multiplier.
  602. *
  603. * Programmed value is multiplier - 1, up to 5x.
  604. *
  605. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  606. */
  607. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  608. #define SDVO_PORT_MULTIPLY_SHIFT 23
  609. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  610. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  611. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  612. #define SDVOC_GANG_MODE (1 << 16)
  613. #define SDVO_ENCODING_SDVO (0x0 << 10)
  614. #define SDVO_ENCODING_HDMI (0x2 << 10)
  615. /** Requird for HDMI operation */
  616. #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
  617. #define SDVO_BORDER_ENABLE (1 << 7)
  618. #define SDVO_AUDIO_ENABLE (1 << 6)
  619. /** New with 965, default is to be set */
  620. #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
  621. /** New with 965, default is to be set */
  622. #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
  623. #define SDVOB_PCIE_CONCURRENCY (1 << 3)
  624. #define SDVO_DETECTED (1 << 2)
  625. /* Bits to be preserved when writing */
  626. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
  627. #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
  628. /* DVO port control */
  629. #define DVOA 0x61120
  630. #define DVOB 0x61140
  631. #define DVOC 0x61160
  632. #define DVO_ENABLE (1 << 31)
  633. #define DVO_PIPE_B_SELECT (1 << 30)
  634. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  635. #define DVO_PIPE_STALL (1 << 28)
  636. #define DVO_PIPE_STALL_TV (2 << 28)
  637. #define DVO_PIPE_STALL_MASK (3 << 28)
  638. #define DVO_USE_VGA_SYNC (1 << 15)
  639. #define DVO_DATA_ORDER_I740 (0 << 14)
  640. #define DVO_DATA_ORDER_FP (1 << 14)
  641. #define DVO_VSYNC_DISABLE (1 << 11)
  642. #define DVO_HSYNC_DISABLE (1 << 10)
  643. #define DVO_VSYNC_TRISTATE (1 << 9)
  644. #define DVO_HSYNC_TRISTATE (1 << 8)
  645. #define DVO_BORDER_ENABLE (1 << 7)
  646. #define DVO_DATA_ORDER_GBRG (1 << 6)
  647. #define DVO_DATA_ORDER_RGGB (0 << 6)
  648. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  649. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  650. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  651. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  652. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  653. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  654. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  655. #define DVO_PRESERVE_MASK (0x7<<24)
  656. #define DVOA_SRCDIM 0x61124
  657. #define DVOB_SRCDIM 0x61144
  658. #define DVOC_SRCDIM 0x61164
  659. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  660. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  661. /* LVDS port control */
  662. #define LVDS 0x61180
  663. /*
  664. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  665. * the DPLL semantics change when the LVDS is assigned to that pipe.
  666. */
  667. #define LVDS_PORT_EN (1 << 31)
  668. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  669. #define LVDS_PIPEB_SELECT (1 << 30)
  670. /*
  671. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  672. * pixel.
  673. */
  674. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  675. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  676. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  677. /*
  678. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  679. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  680. * on.
  681. */
  682. #define LVDS_A3_POWER_MASK (3 << 6)
  683. #define LVDS_A3_POWER_DOWN (0 << 6)
  684. #define LVDS_A3_POWER_UP (3 << 6)
  685. /*
  686. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  687. * is set.
  688. */
  689. #define LVDS_CLKB_POWER_MASK (3 << 4)
  690. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  691. #define LVDS_CLKB_POWER_UP (3 << 4)
  692. /*
  693. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  694. * setting for whether we are in dual-channel mode. The B3 pair will
  695. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  696. */
  697. #define LVDS_B0B3_POWER_MASK (3 << 2)
  698. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  699. #define LVDS_B0B3_POWER_UP (3 << 2)
  700. /* Panel power sequencing */
  701. #define PP_STATUS 0x61200
  702. #define PP_ON (1 << 31)
  703. /*
  704. * Indicates that all dependencies of the panel are on:
  705. *
  706. * - PLL enabled
  707. * - pipe enabled
  708. * - LVDS/DVOB/DVOC on
  709. */
  710. #define PP_READY (1 << 30)
  711. #define PP_SEQUENCE_NONE (0 << 28)
  712. #define PP_SEQUENCE_ON (1 << 28)
  713. #define PP_SEQUENCE_OFF (2 << 28)
  714. #define PP_SEQUENCE_MASK 0x30000000
  715. #define PP_CONTROL 0x61204
  716. #define POWER_TARGET_ON (1 << 0)
  717. #define PP_ON_DELAYS 0x61208
  718. #define PP_OFF_DELAYS 0x6120c
  719. #define PP_DIVISOR 0x61210
  720. /* Panel fitting */
  721. #define PFIT_CONTROL 0x61230
  722. #define PFIT_ENABLE (1 << 31)
  723. #define PFIT_PIPE_MASK (3 << 29)
  724. #define PFIT_PIPE_SHIFT 29
  725. #define VERT_INTERP_DISABLE (0 << 10)
  726. #define VERT_INTERP_BILINEAR (1 << 10)
  727. #define VERT_INTERP_MASK (3 << 10)
  728. #define VERT_AUTO_SCALE (1 << 9)
  729. #define HORIZ_INTERP_DISABLE (0 << 6)
  730. #define HORIZ_INTERP_BILINEAR (1 << 6)
  731. #define HORIZ_INTERP_MASK (3 << 6)
  732. #define HORIZ_AUTO_SCALE (1 << 5)
  733. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  734. #define PFIT_PGM_RATIOS 0x61234
  735. #define PFIT_VERT_SCALE_MASK 0xfff00000
  736. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  737. #define PFIT_AUTO_RATIOS 0x61238
  738. /* Backlight control */
  739. #define BLC_PWM_CTL 0x61254
  740. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  741. #define BLC_PWM_CTL2 0x61250 /* 965+ only */
  742. #define BLM_COMBINATION_MODE (1 << 30)
  743. /*
  744. * This is the most significant 15 bits of the number of backlight cycles in a
  745. * complete cycle of the modulated backlight control.
  746. *
  747. * The actual value is this field multiplied by two.
  748. */
  749. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  750. #define BLM_LEGACY_MODE (1 << 16)
  751. /*
  752. * This is the number of cycles out of the backlight modulation cycle for which
  753. * the backlight is on.
  754. *
  755. * This field must be no greater than the number of cycles in the complete
  756. * backlight modulation cycle.
  757. */
  758. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  759. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  760. /* TV port control */
  761. #define TV_CTL 0x68000
  762. /** Enables the TV encoder */
  763. # define TV_ENC_ENABLE (1 << 31)
  764. /** Sources the TV encoder input from pipe B instead of A. */
  765. # define TV_ENC_PIPEB_SELECT (1 << 30)
  766. /** Outputs composite video (DAC A only) */
  767. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  768. /** Outputs SVideo video (DAC B/C) */
  769. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  770. /** Outputs Component video (DAC A/B/C) */
  771. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  772. /** Outputs Composite and SVideo (DAC A/B/C) */
  773. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  774. # define TV_TRILEVEL_SYNC (1 << 21)
  775. /** Enables slow sync generation (945GM only) */
  776. # define TV_SLOW_SYNC (1 << 20)
  777. /** Selects 4x oversampling for 480i and 576p */
  778. # define TV_OVERSAMPLE_4X (0 << 18)
  779. /** Selects 2x oversampling for 720p and 1080i */
  780. # define TV_OVERSAMPLE_2X (1 << 18)
  781. /** Selects no oversampling for 1080p */
  782. # define TV_OVERSAMPLE_NONE (2 << 18)
  783. /** Selects 8x oversampling */
  784. # define TV_OVERSAMPLE_8X (3 << 18)
  785. /** Selects progressive mode rather than interlaced */
  786. # define TV_PROGRESSIVE (1 << 17)
  787. /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  788. # define TV_PAL_BURST (1 << 16)
  789. /** Field for setting delay of Y compared to C */
  790. # define TV_YC_SKEW_MASK (7 << 12)
  791. /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
  792. # define TV_ENC_SDP_FIX (1 << 11)
  793. /**
  794. * Enables a fix for the 915GM only.
  795. *
  796. * Not sure what it does.
  797. */
  798. # define TV_ENC_C0_FIX (1 << 10)
  799. /** Bits that must be preserved by software */
  800. # define TV_CTL_SAVE ((3 << 8) | (3 << 6))
  801. # define TV_FUSE_STATE_MASK (3 << 4)
  802. /** Read-only state that reports all features enabled */
  803. # define TV_FUSE_STATE_ENABLED (0 << 4)
  804. /** Read-only state that reports that Macrovision is disabled in hardware*/
  805. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  806. /** Read-only state that reports that TV-out is disabled in hardware. */
  807. # define TV_FUSE_STATE_DISABLED (2 << 4)
  808. /** Normal operation */
  809. # define TV_TEST_MODE_NORMAL (0 << 0)
  810. /** Encoder test pattern 1 - combo pattern */
  811. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  812. /** Encoder test pattern 2 - full screen vertical 75% color bars */
  813. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  814. /** Encoder test pattern 3 - full screen horizontal 75% color bars */
  815. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  816. /** Encoder test pattern 4 - random noise */
  817. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  818. /** Encoder test pattern 5 - linear color ramps */
  819. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  820. /**
  821. * This test mode forces the DACs to 50% of full output.
  822. *
  823. * This is used for load detection in combination with TVDAC_SENSE_MASK
  824. */
  825. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  826. # define TV_TEST_MODE_MASK (7 << 0)
  827. #define TV_DAC 0x68004
  828. /**
  829. * Reports that DAC state change logic has reported change (RO).
  830. *
  831. * This gets cleared when TV_DAC_STATE_EN is cleared
  832. */
  833. # define TVDAC_STATE_CHG (1 << 31)
  834. # define TVDAC_SENSE_MASK (7 << 28)
  835. /** Reports that DAC A voltage is above the detect threshold */
  836. # define TVDAC_A_SENSE (1 << 30)
  837. /** Reports that DAC B voltage is above the detect threshold */
  838. # define TVDAC_B_SENSE (1 << 29)
  839. /** Reports that DAC C voltage is above the detect threshold */
  840. # define TVDAC_C_SENSE (1 << 28)
  841. /**
  842. * Enables DAC state detection logic, for load-based TV detection.
  843. *
  844. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  845. * to off, for load detection to work.
  846. */
  847. # define TVDAC_STATE_CHG_EN (1 << 27)
  848. /** Sets the DAC A sense value to high */
  849. # define TVDAC_A_SENSE_CTL (1 << 26)
  850. /** Sets the DAC B sense value to high */
  851. # define TVDAC_B_SENSE_CTL (1 << 25)
  852. /** Sets the DAC C sense value to high */
  853. # define TVDAC_C_SENSE_CTL (1 << 24)
  854. /** Overrides the ENC_ENABLE and DAC voltage levels */
  855. # define DAC_CTL_OVERRIDE (1 << 7)
  856. /** Sets the slew rate. Must be preserved in software */
  857. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  858. # define DAC_A_1_3_V (0 << 4)
  859. # define DAC_A_1_1_V (1 << 4)
  860. # define DAC_A_0_7_V (2 << 4)
  861. # define DAC_A_OFF (3 << 4)
  862. # define DAC_B_1_3_V (0 << 2)
  863. # define DAC_B_1_1_V (1 << 2)
  864. # define DAC_B_0_7_V (2 << 2)
  865. # define DAC_B_OFF (3 << 2)
  866. # define DAC_C_1_3_V (0 << 0)
  867. # define DAC_C_1_1_V (1 << 0)
  868. # define DAC_C_0_7_V (2 << 0)
  869. # define DAC_C_OFF (3 << 0)
  870. /**
  871. * CSC coefficients are stored in a floating point format with 9 bits of
  872. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  873. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  874. * -1 (0x3) being the only legal negative value.
  875. */
  876. #define TV_CSC_Y 0x68010
  877. # define TV_RY_MASK 0x07ff0000
  878. # define TV_RY_SHIFT 16
  879. # define TV_GY_MASK 0x00000fff
  880. # define TV_GY_SHIFT 0
  881. #define TV_CSC_Y2 0x68014
  882. # define TV_BY_MASK 0x07ff0000
  883. # define TV_BY_SHIFT 16
  884. /**
  885. * Y attenuation for component video.
  886. *
  887. * Stored in 1.9 fixed point.
  888. */
  889. # define TV_AY_MASK 0x000003ff
  890. # define TV_AY_SHIFT 0
  891. #define TV_CSC_U 0x68018
  892. # define TV_RU_MASK 0x07ff0000
  893. # define TV_RU_SHIFT 16
  894. # define TV_GU_MASK 0x000007ff
  895. # define TV_GU_SHIFT 0
  896. #define TV_CSC_U2 0x6801c
  897. # define TV_BU_MASK 0x07ff0000
  898. # define TV_BU_SHIFT 16
  899. /**
  900. * U attenuation for component video.
  901. *
  902. * Stored in 1.9 fixed point.
  903. */
  904. # define TV_AU_MASK 0x000003ff
  905. # define TV_AU_SHIFT 0
  906. #define TV_CSC_V 0x68020
  907. # define TV_RV_MASK 0x0fff0000
  908. # define TV_RV_SHIFT 16
  909. # define TV_GV_MASK 0x000007ff
  910. # define TV_GV_SHIFT 0
  911. #define TV_CSC_V2 0x68024
  912. # define TV_BV_MASK 0x07ff0000
  913. # define TV_BV_SHIFT 16
  914. /**
  915. * V attenuation for component video.
  916. *
  917. * Stored in 1.9 fixed point.
  918. */
  919. # define TV_AV_MASK 0x000007ff
  920. # define TV_AV_SHIFT 0
  921. #define TV_CLR_KNOBS 0x68028
  922. /** 2s-complement brightness adjustment */
  923. # define TV_BRIGHTNESS_MASK 0xff000000
  924. # define TV_BRIGHTNESS_SHIFT 24
  925. /** Contrast adjustment, as a 2.6 unsigned floating point number */
  926. # define TV_CONTRAST_MASK 0x00ff0000
  927. # define TV_CONTRAST_SHIFT 16
  928. /** Saturation adjustment, as a 2.6 unsigned floating point number */
  929. # define TV_SATURATION_MASK 0x0000ff00
  930. # define TV_SATURATION_SHIFT 8
  931. /** Hue adjustment, as an integer phase angle in degrees */
  932. # define TV_HUE_MASK 0x000000ff
  933. # define TV_HUE_SHIFT 0
  934. #define TV_CLR_LEVEL 0x6802c
  935. /** Controls the DAC level for black */
  936. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  937. # define TV_BLACK_LEVEL_SHIFT 16
  938. /** Controls the DAC level for blanking */
  939. # define TV_BLANK_LEVEL_MASK 0x000001ff
  940. # define TV_BLANK_LEVEL_SHIFT 0
  941. #define TV_H_CTL_1 0x68030
  942. /** Number of pixels in the hsync. */
  943. # define TV_HSYNC_END_MASK 0x1fff0000
  944. # define TV_HSYNC_END_SHIFT 16
  945. /** Total number of pixels minus one in the line (display and blanking). */
  946. # define TV_HTOTAL_MASK 0x00001fff
  947. # define TV_HTOTAL_SHIFT 0
  948. #define TV_H_CTL_2 0x68034
  949. /** Enables the colorburst (needed for non-component color) */
  950. # define TV_BURST_ENA (1 << 31)
  951. /** Offset of the colorburst from the start of hsync, in pixels minus one. */
  952. # define TV_HBURST_START_SHIFT 16
  953. # define TV_HBURST_START_MASK 0x1fff0000
  954. /** Length of the colorburst */
  955. # define TV_HBURST_LEN_SHIFT 0
  956. # define TV_HBURST_LEN_MASK 0x0001fff
  957. #define TV_H_CTL_3 0x68038
  958. /** End of hblank, measured in pixels minus one from start of hsync */
  959. # define TV_HBLANK_END_SHIFT 16
  960. # define TV_HBLANK_END_MASK 0x1fff0000
  961. /** Start of hblank, measured in pixels minus one from start of hsync */
  962. # define TV_HBLANK_START_SHIFT 0
  963. # define TV_HBLANK_START_MASK 0x0001fff
  964. #define TV_V_CTL_1 0x6803c
  965. /** XXX */
  966. # define TV_NBR_END_SHIFT 16
  967. # define TV_NBR_END_MASK 0x07ff0000
  968. /** XXX */
  969. # define TV_VI_END_F1_SHIFT 8
  970. # define TV_VI_END_F1_MASK 0x00003f00
  971. /** XXX */
  972. # define TV_VI_END_F2_SHIFT 0
  973. # define TV_VI_END_F2_MASK 0x0000003f
  974. #define TV_V_CTL_2 0x68040
  975. /** Length of vsync, in half lines */
  976. # define TV_VSYNC_LEN_MASK 0x07ff0000
  977. # define TV_VSYNC_LEN_SHIFT 16
  978. /** Offset of the start of vsync in field 1, measured in one less than the
  979. * number of half lines.
  980. */
  981. # define TV_VSYNC_START_F1_MASK 0x00007f00
  982. # define TV_VSYNC_START_F1_SHIFT 8
  983. /**
  984. * Offset of the start of vsync in field 2, measured in one less than the
  985. * number of half lines.
  986. */
  987. # define TV_VSYNC_START_F2_MASK 0x0000007f
  988. # define TV_VSYNC_START_F2_SHIFT 0
  989. #define TV_V_CTL_3 0x68044
  990. /** Enables generation of the equalization signal */
  991. # define TV_EQUAL_ENA (1 << 31)
  992. /** Length of vsync, in half lines */
  993. # define TV_VEQ_LEN_MASK 0x007f0000
  994. # define TV_VEQ_LEN_SHIFT 16
  995. /** Offset of the start of equalization in field 1, measured in one less than
  996. * the number of half lines.
  997. */
  998. # define TV_VEQ_START_F1_MASK 0x0007f00
  999. # define TV_VEQ_START_F1_SHIFT 8
  1000. /**
  1001. * Offset of the start of equalization in field 2, measured in one less than
  1002. * the number of half lines.
  1003. */
  1004. # define TV_VEQ_START_F2_MASK 0x000007f
  1005. # define TV_VEQ_START_F2_SHIFT 0
  1006. #define TV_V_CTL_4 0x68048
  1007. /**
  1008. * Offset to start of vertical colorburst, measured in one less than the
  1009. * number of lines from vertical start.
  1010. */
  1011. # define TV_VBURST_START_F1_MASK 0x003f0000
  1012. # define TV_VBURST_START_F1_SHIFT 16
  1013. /**
  1014. * Offset to the end of vertical colorburst, measured in one less than the
  1015. * number of lines from the start of NBR.
  1016. */
  1017. # define TV_VBURST_END_F1_MASK 0x000000ff
  1018. # define TV_VBURST_END_F1_SHIFT 0
  1019. #define TV_V_CTL_5 0x6804c
  1020. /**
  1021. * Offset to start of vertical colorburst, measured in one less than the
  1022. * number of lines from vertical start.
  1023. */
  1024. # define TV_VBURST_START_F2_MASK 0x003f0000
  1025. # define TV_VBURST_START_F2_SHIFT 16
  1026. /**
  1027. * Offset to the end of vertical colorburst, measured in one less than the
  1028. * number of lines from the start of NBR.
  1029. */
  1030. # define TV_VBURST_END_F2_MASK 0x000000ff
  1031. # define TV_VBURST_END_F2_SHIFT 0
  1032. #define TV_V_CTL_6 0x68050
  1033. /**
  1034. * Offset to start of vertical colorburst, measured in one less than the
  1035. * number of lines from vertical start.
  1036. */
  1037. # define TV_VBURST_START_F3_MASK 0x003f0000
  1038. # define TV_VBURST_START_F3_SHIFT 16
  1039. /**
  1040. * Offset to the end of vertical colorburst, measured in one less than the
  1041. * number of lines from the start of NBR.
  1042. */
  1043. # define TV_VBURST_END_F3_MASK 0x000000ff
  1044. # define TV_VBURST_END_F3_SHIFT 0
  1045. #define TV_V_CTL_7 0x68054
  1046. /**
  1047. * Offset to start of vertical colorburst, measured in one less than the
  1048. * number of lines from vertical start.
  1049. */
  1050. # define TV_VBURST_START_F4_MASK 0x003f0000
  1051. # define TV_VBURST_START_F4_SHIFT 16
  1052. /**
  1053. * Offset to the end of vertical colorburst, measured in one less than the
  1054. * number of lines from the start of NBR.
  1055. */
  1056. # define TV_VBURST_END_F4_MASK 0x000000ff
  1057. # define TV_VBURST_END_F4_SHIFT 0
  1058. #define TV_SC_CTL_1 0x68060
  1059. /** Turns on the first subcarrier phase generation DDA */
  1060. # define TV_SC_DDA1_EN (1 << 31)
  1061. /** Turns on the first subcarrier phase generation DDA */
  1062. # define TV_SC_DDA2_EN (1 << 30)
  1063. /** Turns on the first subcarrier phase generation DDA */
  1064. # define TV_SC_DDA3_EN (1 << 29)
  1065. /** Sets the subcarrier DDA to reset frequency every other field */
  1066. # define TV_SC_RESET_EVERY_2 (0 << 24)
  1067. /** Sets the subcarrier DDA to reset frequency every fourth field */
  1068. # define TV_SC_RESET_EVERY_4 (1 << 24)
  1069. /** Sets the subcarrier DDA to reset frequency every eighth field */
  1070. # define TV_SC_RESET_EVERY_8 (2 << 24)
  1071. /** Sets the subcarrier DDA to never reset the frequency */
  1072. # define TV_SC_RESET_NEVER (3 << 24)
  1073. /** Sets the peak amplitude of the colorburst.*/
  1074. # define TV_BURST_LEVEL_MASK 0x00ff0000
  1075. # define TV_BURST_LEVEL_SHIFT 16
  1076. /** Sets the increment of the first subcarrier phase generation DDA */
  1077. # define TV_SCDDA1_INC_MASK 0x00000fff
  1078. # define TV_SCDDA1_INC_SHIFT 0
  1079. #define TV_SC_CTL_2 0x68064
  1080. /** Sets the rollover for the second subcarrier phase generation DDA */
  1081. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  1082. # define TV_SCDDA2_SIZE_SHIFT 16
  1083. /** Sets the increent of the second subcarrier phase generation DDA */
  1084. # define TV_SCDDA2_INC_MASK 0x00007fff
  1085. # define TV_SCDDA2_INC_SHIFT 0
  1086. #define TV_SC_CTL_3 0x68068
  1087. /** Sets the rollover for the third subcarrier phase generation DDA */
  1088. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  1089. # define TV_SCDDA3_SIZE_SHIFT 16
  1090. /** Sets the increent of the third subcarrier phase generation DDA */
  1091. # define TV_SCDDA3_INC_MASK 0x00007fff
  1092. # define TV_SCDDA3_INC_SHIFT 0
  1093. #define TV_WIN_POS 0x68070
  1094. /** X coordinate of the display from the start of horizontal active */
  1095. # define TV_XPOS_MASK 0x1fff0000
  1096. # define TV_XPOS_SHIFT 16
  1097. /** Y coordinate of the display from the start of vertical active (NBR) */
  1098. # define TV_YPOS_MASK 0x00000fff
  1099. # define TV_YPOS_SHIFT 0
  1100. #define TV_WIN_SIZE 0x68074
  1101. /** Horizontal size of the display window, measured in pixels*/
  1102. # define TV_XSIZE_MASK 0x1fff0000
  1103. # define TV_XSIZE_SHIFT 16
  1104. /**
  1105. * Vertical size of the display window, measured in pixels.
  1106. *
  1107. * Must be even for interlaced modes.
  1108. */
  1109. # define TV_YSIZE_MASK 0x00000fff
  1110. # define TV_YSIZE_SHIFT 0
  1111. #define TV_FILTER_CTL_1 0x68080
  1112. /**
  1113. * Enables automatic scaling calculation.
  1114. *
  1115. * If set, the rest of the registers are ignored, and the calculated values can
  1116. * be read back from the register.
  1117. */
  1118. # define TV_AUTO_SCALE (1 << 31)
  1119. /**
  1120. * Disables the vertical filter.
  1121. *
  1122. * This is required on modes more than 1024 pixels wide */
  1123. # define TV_V_FILTER_BYPASS (1 << 29)
  1124. /** Enables adaptive vertical filtering */
  1125. # define TV_VADAPT (1 << 28)
  1126. # define TV_VADAPT_MODE_MASK (3 << 26)
  1127. /** Selects the least adaptive vertical filtering mode */
  1128. # define TV_VADAPT_MODE_LEAST (0 << 26)
  1129. /** Selects the moderately adaptive vertical filtering mode */
  1130. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  1131. /** Selects the most adaptive vertical filtering mode */
  1132. # define TV_VADAPT_MODE_MOST (3 << 26)
  1133. /**
  1134. * Sets the horizontal scaling factor.
  1135. *
  1136. * This should be the fractional part of the horizontal scaling factor divided
  1137. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  1138. *
  1139. * (src width - 1) / ((oversample * dest width) - 1)
  1140. */
  1141. # define TV_HSCALE_FRAC_MASK 0x00003fff
  1142. # define TV_HSCALE_FRAC_SHIFT 0
  1143. #define TV_FILTER_CTL_2 0x68084
  1144. /**
  1145. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1146. *
  1147. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  1148. */
  1149. # define TV_VSCALE_INT_MASK 0x00038000
  1150. # define TV_VSCALE_INT_SHIFT 15
  1151. /**
  1152. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1153. *
  1154. * \sa TV_VSCALE_INT_MASK
  1155. */
  1156. # define TV_VSCALE_FRAC_MASK 0x00007fff
  1157. # define TV_VSCALE_FRAC_SHIFT 0
  1158. #define TV_FILTER_CTL_3 0x68088
  1159. /**
  1160. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1161. *
  1162. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  1163. *
  1164. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1165. */
  1166. # define TV_VSCALE_IP_INT_MASK 0x00038000
  1167. # define TV_VSCALE_IP_INT_SHIFT 15
  1168. /**
  1169. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1170. *
  1171. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1172. *
  1173. * \sa TV_VSCALE_IP_INT_MASK
  1174. */
  1175. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  1176. # define TV_VSCALE_IP_FRAC_SHIFT 0
  1177. #define TV_CC_CONTROL 0x68090
  1178. # define TV_CC_ENABLE (1 << 31)
  1179. /**
  1180. * Specifies which field to send the CC data in.
  1181. *
  1182. * CC data is usually sent in field 0.
  1183. */
  1184. # define TV_CC_FID_MASK (1 << 27)
  1185. # define TV_CC_FID_SHIFT 27
  1186. /** Sets the horizontal position of the CC data. Usually 135. */
  1187. # define TV_CC_HOFF_MASK 0x03ff0000
  1188. # define TV_CC_HOFF_SHIFT 16
  1189. /** Sets the vertical position of the CC data. Usually 21 */
  1190. # define TV_CC_LINE_MASK 0x0000003f
  1191. # define TV_CC_LINE_SHIFT 0
  1192. #define TV_CC_DATA 0x68094
  1193. # define TV_CC_RDY (1 << 31)
  1194. /** Second word of CC data to be transmitted. */
  1195. # define TV_CC_DATA_2_MASK 0x007f0000
  1196. # define TV_CC_DATA_2_SHIFT 16
  1197. /** First word of CC data to be transmitted. */
  1198. # define TV_CC_DATA_1_MASK 0x0000007f
  1199. # define TV_CC_DATA_1_SHIFT 0
  1200. #define TV_H_LUMA_0 0x68100
  1201. #define TV_H_LUMA_59 0x681ec
  1202. #define TV_H_CHROMA_0 0x68200
  1203. #define TV_H_CHROMA_59 0x682ec
  1204. #define TV_V_LUMA_0 0x68300
  1205. #define TV_V_LUMA_42 0x683a8
  1206. #define TV_V_CHROMA_0 0x68400
  1207. #define TV_V_CHROMA_42 0x684a8
  1208. /* Display & cursor control */
  1209. /* Pipe A */
  1210. #define PIPEADSL 0x70000
  1211. #define PIPEACONF 0x70008
  1212. #define PIPEACONF_ENABLE (1<<31)
  1213. #define PIPEACONF_DISABLE 0
  1214. #define PIPEACONF_DOUBLE_WIDE (1<<30)
  1215. #define I965_PIPECONF_ACTIVE (1<<30)
  1216. #define PIPEACONF_SINGLE_WIDE 0
  1217. #define PIPEACONF_PIPE_UNLOCKED 0
  1218. #define PIPEACONF_PIPE_LOCKED (1<<25)
  1219. #define PIPEACONF_PALETTE 0
  1220. #define PIPEACONF_GAMMA (1<<24)
  1221. #define PIPECONF_FORCE_BORDER (1<<25)
  1222. #define PIPECONF_PROGRESSIVE (0 << 21)
  1223. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  1224. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
  1225. #define PIPEASTAT 0x70024
  1226. #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
  1227. #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
  1228. #define PIPE_CRC_DONE_ENABLE (1UL<<28)
  1229. #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
  1230. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
  1231. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  1232. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  1233. #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
  1234. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  1235. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  1236. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  1237. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
  1238. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  1239. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  1240. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
  1241. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  1242. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  1243. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
  1244. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
  1245. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
  1246. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  1247. #define PIPE_DPST_EVENT_STATUS (1UL<<7)
  1248. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  1249. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  1250. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  1251. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
  1252. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  1253. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
  1254. #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
  1255. #define DSPARB 0x70030
  1256. #define DSPARB_CSTART_MASK (0x7f << 7)
  1257. #define DSPARB_CSTART_SHIFT 7
  1258. #define DSPARB_BSTART_MASK (0x7f)
  1259. #define DSPARB_BSTART_SHIFT 0
  1260. /*
  1261. * The two pipe frame counter registers are not synchronized, so
  1262. * reading a stable value is somewhat tricky. The following code
  1263. * should work:
  1264. *
  1265. * do {
  1266. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  1267. * PIPE_FRAME_HIGH_SHIFT;
  1268. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  1269. * PIPE_FRAME_LOW_SHIFT);
  1270. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  1271. * PIPE_FRAME_HIGH_SHIFT);
  1272. * } while (high1 != high2);
  1273. * frame = (high1 << 8) | low1;
  1274. */
  1275. #define PIPEAFRAMEHIGH 0x70040
  1276. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  1277. #define PIPE_FRAME_HIGH_SHIFT 0
  1278. #define PIPEAFRAMEPIXEL 0x70044
  1279. #define PIPE_FRAME_LOW_MASK 0xff000000
  1280. #define PIPE_FRAME_LOW_SHIFT 24
  1281. #define PIPE_PIXEL_MASK 0x00ffffff
  1282. #define PIPE_PIXEL_SHIFT 0
  1283. /* GM45+ just has to be different */
  1284. #define PIPEA_FRMCOUNT_GM45 0x70040
  1285. #define PIPEA_FLIPCOUNT_GM45 0x70044
  1286. /* Cursor A & B regs */
  1287. #define CURACNTR 0x70080
  1288. #define CURSOR_MODE_DISABLE 0x00
  1289. #define CURSOR_MODE_64_32B_AX 0x07
  1290. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  1291. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  1292. #define CURABASE 0x70084
  1293. #define CURAPOS 0x70088
  1294. #define CURSOR_POS_MASK 0x007FF
  1295. #define CURSOR_POS_SIGN 0x8000
  1296. #define CURSOR_X_SHIFT 0
  1297. #define CURSOR_Y_SHIFT 16
  1298. #define CURBCNTR 0x700c0
  1299. #define CURBBASE 0x700c4
  1300. #define CURBPOS 0x700c8
  1301. /* Display A control */
  1302. #define DSPACNTR 0x70180
  1303. #define DISPLAY_PLANE_ENABLE (1<<31)
  1304. #define DISPLAY_PLANE_DISABLE 0
  1305. #define DISPPLANE_GAMMA_ENABLE (1<<30)
  1306. #define DISPPLANE_GAMMA_DISABLE 0
  1307. #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
  1308. #define DISPPLANE_8BPP (0x2<<26)
  1309. #define DISPPLANE_15_16BPP (0x4<<26)
  1310. #define DISPPLANE_16BPP (0x5<<26)
  1311. #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
  1312. #define DISPPLANE_32BPP (0x7<<26)
  1313. #define DISPPLANE_STEREO_ENABLE (1<<25)
  1314. #define DISPPLANE_STEREO_DISABLE 0
  1315. #define DISPPLANE_SEL_PIPE_MASK (1<<24)
  1316. #define DISPPLANE_SEL_PIPE_A 0
  1317. #define DISPPLANE_SEL_PIPE_B (1<<24)
  1318. #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
  1319. #define DISPPLANE_SRC_KEY_DISABLE 0
  1320. #define DISPPLANE_LINE_DOUBLE (1<<20)
  1321. #define DISPPLANE_NO_LINE_DOUBLE 0
  1322. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  1323. #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
  1324. #define DSPAADDR 0x70184
  1325. #define DSPASTRIDE 0x70188
  1326. #define DSPAPOS 0x7018C /* reserved */
  1327. #define DSPASIZE 0x70190
  1328. #define DSPASURF 0x7019C /* 965+ only */
  1329. #define DSPATILEOFF 0x701A4 /* 965+ only */
  1330. /* VBIOS flags */
  1331. #define SWF00 0x71410
  1332. #define SWF01 0x71414
  1333. #define SWF02 0x71418
  1334. #define SWF03 0x7141c
  1335. #define SWF04 0x71420
  1336. #define SWF05 0x71424
  1337. #define SWF06 0x71428
  1338. #define SWF10 0x70410
  1339. #define SWF11 0x70414
  1340. #define SWF14 0x71420
  1341. #define SWF30 0x72414
  1342. #define SWF31 0x72418
  1343. #define SWF32 0x7241c
  1344. /* Pipe B */
  1345. #define PIPEBDSL 0x71000
  1346. #define PIPEBCONF 0x71008
  1347. #define PIPEBSTAT 0x71024
  1348. #define PIPEBFRAMEHIGH 0x71040
  1349. #define PIPEBFRAMEPIXEL 0x71044
  1350. #define PIPEB_FRMCOUNT_GM45 0x71040
  1351. #define PIPEB_FLIPCOUNT_GM45 0x71044
  1352. /* Display B control */
  1353. #define DSPBCNTR 0x71180
  1354. #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
  1355. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  1356. #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
  1357. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  1358. #define DSPBADDR 0x71184
  1359. #define DSPBSTRIDE 0x71188
  1360. #define DSPBPOS 0x7118C
  1361. #define DSPBSIZE 0x71190
  1362. #define DSPBSURF 0x7119C
  1363. #define DSPBTILEOFF 0x711A4
  1364. /* VBIOS regs */
  1365. #define VGACNTRL 0x71400
  1366. # define VGA_DISP_DISABLE (1 << 31)
  1367. # define VGA_2X_MODE (1 << 30)
  1368. # define VGA_PIPE_B_SELECT (1 << 29)
  1369. #endif /* _I915_REG_H_ */