intel-agp.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  12. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  13. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  14. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  15. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  16. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  17. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  18. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  19. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  20. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  21. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  22. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  23. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  24. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  25. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  26. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  27. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  28. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  29. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  30. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  31. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  32. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  33. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  34. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  35. #define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
  36. #define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
  37. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  38. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  39. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  40. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  41. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  42. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  43. /* cover 915 and 945 variants */
  44. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  45. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  46. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  47. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  48. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  49. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  50. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  51. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  52. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  53. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  54. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  55. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  56. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  57. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  58. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)
  59. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
  60. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  61. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  62. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  63. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB)
  64. extern int agp_memory_reserved;
  65. /* Intel 815 register */
  66. #define INTEL_815_APCONT 0x51
  67. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  68. /* Intel i820 registers */
  69. #define INTEL_I820_RDCR 0x51
  70. #define INTEL_I820_ERRSTS 0xc8
  71. /* Intel i840 registers */
  72. #define INTEL_I840_MCHCFG 0x50
  73. #define INTEL_I840_ERRSTS 0xc8
  74. /* Intel i850 registers */
  75. #define INTEL_I850_MCHCFG 0x50
  76. #define INTEL_I850_ERRSTS 0xc8
  77. /* intel 915G registers */
  78. #define I915_GMADDR 0x18
  79. #define I915_MMADDR 0x10
  80. #define I915_PTEADDR 0x1C
  81. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  82. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  83. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  84. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  85. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  86. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  87. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  88. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  89. #define I915_IFPADDR 0x60
  90. /* Intel 965G registers */
  91. #define I965_MSAC 0x62
  92. #define I965_IFPADDR 0x70
  93. /* Intel 7505 registers */
  94. #define INTEL_I7505_APSIZE 0x74
  95. #define INTEL_I7505_NCAPID 0x60
  96. #define INTEL_I7505_NISTAT 0x6c
  97. #define INTEL_I7505_ATTBASE 0x78
  98. #define INTEL_I7505_ERRSTS 0x42
  99. #define INTEL_I7505_AGPCTRL 0x70
  100. #define INTEL_I7505_MCHCFG 0x50
  101. static const struct aper_size_info_fixed intel_i810_sizes[] =
  102. {
  103. {64, 16384, 4},
  104. /* The 32M mode still requires a 64k gatt */
  105. {32, 8192, 4}
  106. };
  107. #define AGP_DCACHE_MEMORY 1
  108. #define AGP_PHYS_MEMORY 2
  109. #define INTEL_AGP_CACHED_MEMORY 3
  110. static struct gatt_mask intel_i810_masks[] =
  111. {
  112. {.mask = I810_PTE_VALID, .type = 0},
  113. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  114. {.mask = I810_PTE_VALID, .type = 0},
  115. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  116. .type = INTEL_AGP_CACHED_MEMORY}
  117. };
  118. static struct _intel_private {
  119. struct pci_dev *pcidev; /* device one */
  120. u8 __iomem *registers;
  121. u32 __iomem *gtt; /* I915G */
  122. int num_dcache_entries;
  123. /* gtt_entries is the number of gtt entries that are already mapped
  124. * to stolen memory. Stolen memory is larger than the memory mapped
  125. * through gtt_entries, as it includes some reserved space for the BIOS
  126. * popup and for the GTT.
  127. */
  128. int gtt_entries; /* i830+ */
  129. union {
  130. void __iomem *i9xx_flush_page;
  131. void *i8xx_flush_page;
  132. };
  133. struct page *i8xx_page;
  134. struct resource ifp_resource;
  135. int resource_valid;
  136. } intel_private;
  137. static int intel_i810_fetch_size(void)
  138. {
  139. u32 smram_miscc;
  140. struct aper_size_info_fixed *values;
  141. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  142. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  143. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  144. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  145. return 0;
  146. }
  147. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  148. agp_bridge->previous_size =
  149. agp_bridge->current_size = (void *) (values + 1);
  150. agp_bridge->aperture_size_idx = 1;
  151. return values[1].size;
  152. } else {
  153. agp_bridge->previous_size =
  154. agp_bridge->current_size = (void *) (values);
  155. agp_bridge->aperture_size_idx = 0;
  156. return values[0].size;
  157. }
  158. return 0;
  159. }
  160. static int intel_i810_configure(void)
  161. {
  162. struct aper_size_info_fixed *current_size;
  163. u32 temp;
  164. int i;
  165. current_size = A_SIZE_FIX(agp_bridge->current_size);
  166. if (!intel_private.registers) {
  167. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  168. temp &= 0xfff80000;
  169. intel_private.registers = ioremap(temp, 128 * 4096);
  170. if (!intel_private.registers) {
  171. dev_err(&intel_private.pcidev->dev,
  172. "can't remap memory\n");
  173. return -ENOMEM;
  174. }
  175. }
  176. if ((readl(intel_private.registers+I810_DRAM_CTL)
  177. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  178. /* This will need to be dynamically assigned */
  179. dev_info(&intel_private.pcidev->dev,
  180. "detected 4MB dedicated video ram\n");
  181. intel_private.num_dcache_entries = 1024;
  182. }
  183. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  184. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  185. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  186. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  187. if (agp_bridge->driver->needs_scratch_page) {
  188. for (i = 0; i < current_size->num_entries; i++) {
  189. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  190. }
  191. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  192. }
  193. global_cache_flush();
  194. return 0;
  195. }
  196. static void intel_i810_cleanup(void)
  197. {
  198. writel(0, intel_private.registers+I810_PGETBL_CTL);
  199. readl(intel_private.registers); /* PCI Posting. */
  200. iounmap(intel_private.registers);
  201. }
  202. static void intel_i810_tlbflush(struct agp_memory *mem)
  203. {
  204. return;
  205. }
  206. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  207. {
  208. return;
  209. }
  210. /* Exists to support ARGB cursors */
  211. static void *i8xx_alloc_pages(void)
  212. {
  213. struct page *page;
  214. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  215. if (page == NULL)
  216. return NULL;
  217. if (set_pages_uc(page, 4) < 0) {
  218. set_pages_wb(page, 4);
  219. __free_pages(page, 2);
  220. return NULL;
  221. }
  222. get_page(page);
  223. atomic_inc(&agp_bridge->current_memory_agp);
  224. return page_address(page);
  225. }
  226. static void i8xx_destroy_pages(void *addr)
  227. {
  228. struct page *page;
  229. if (addr == NULL)
  230. return;
  231. page = virt_to_page(addr);
  232. set_pages_wb(page, 4);
  233. put_page(page);
  234. __free_pages(page, 2);
  235. atomic_dec(&agp_bridge->current_memory_agp);
  236. }
  237. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  238. int type)
  239. {
  240. if (type < AGP_USER_TYPES)
  241. return type;
  242. else if (type == AGP_USER_CACHED_MEMORY)
  243. return INTEL_AGP_CACHED_MEMORY;
  244. else
  245. return 0;
  246. }
  247. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  248. int type)
  249. {
  250. int i, j, num_entries;
  251. void *temp;
  252. int ret = -EINVAL;
  253. int mask_type;
  254. if (mem->page_count == 0)
  255. goto out;
  256. temp = agp_bridge->current_size;
  257. num_entries = A_SIZE_FIX(temp)->num_entries;
  258. if ((pg_start + mem->page_count) > num_entries)
  259. goto out_err;
  260. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  261. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  262. ret = -EBUSY;
  263. goto out_err;
  264. }
  265. }
  266. if (type != mem->type)
  267. goto out_err;
  268. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  269. switch (mask_type) {
  270. case AGP_DCACHE_MEMORY:
  271. if (!mem->is_flushed)
  272. global_cache_flush();
  273. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  274. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  275. intel_private.registers+I810_PTE_BASE+(i*4));
  276. }
  277. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  278. break;
  279. case AGP_PHYS_MEMORY:
  280. case AGP_NORMAL_MEMORY:
  281. if (!mem->is_flushed)
  282. global_cache_flush();
  283. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  284. writel(agp_bridge->driver->mask_memory(agp_bridge,
  285. mem->memory[i],
  286. mask_type),
  287. intel_private.registers+I810_PTE_BASE+(j*4));
  288. }
  289. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  290. break;
  291. default:
  292. goto out_err;
  293. }
  294. agp_bridge->driver->tlb_flush(mem);
  295. out:
  296. ret = 0;
  297. out_err:
  298. mem->is_flushed = true;
  299. return ret;
  300. }
  301. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  302. int type)
  303. {
  304. int i;
  305. if (mem->page_count == 0)
  306. return 0;
  307. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  308. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  309. }
  310. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  311. agp_bridge->driver->tlb_flush(mem);
  312. return 0;
  313. }
  314. /*
  315. * The i810/i830 requires a physical address to program its mouse
  316. * pointer into hardware.
  317. * However the Xserver still writes to it through the agp aperture.
  318. */
  319. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  320. {
  321. struct agp_memory *new;
  322. void *addr;
  323. switch (pg_count) {
  324. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  325. break;
  326. case 4:
  327. /* kludge to get 4 physical pages for ARGB cursor */
  328. addr = i8xx_alloc_pages();
  329. break;
  330. default:
  331. return NULL;
  332. }
  333. if (addr == NULL)
  334. return NULL;
  335. new = agp_create_memory(pg_count);
  336. if (new == NULL)
  337. return NULL;
  338. new->memory[0] = virt_to_gart(addr);
  339. if (pg_count == 4) {
  340. /* kludge to get 4 physical pages for ARGB cursor */
  341. new->memory[1] = new->memory[0] + PAGE_SIZE;
  342. new->memory[2] = new->memory[1] + PAGE_SIZE;
  343. new->memory[3] = new->memory[2] + PAGE_SIZE;
  344. }
  345. new->page_count = pg_count;
  346. new->num_scratch_pages = pg_count;
  347. new->type = AGP_PHYS_MEMORY;
  348. new->physical = new->memory[0];
  349. return new;
  350. }
  351. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  352. {
  353. struct agp_memory *new;
  354. if (type == AGP_DCACHE_MEMORY) {
  355. if (pg_count != intel_private.num_dcache_entries)
  356. return NULL;
  357. new = agp_create_memory(1);
  358. if (new == NULL)
  359. return NULL;
  360. new->type = AGP_DCACHE_MEMORY;
  361. new->page_count = pg_count;
  362. new->num_scratch_pages = 0;
  363. agp_free_page_array(new);
  364. return new;
  365. }
  366. if (type == AGP_PHYS_MEMORY)
  367. return alloc_agpphysmem_i8xx(pg_count, type);
  368. return NULL;
  369. }
  370. static void intel_i810_free_by_type(struct agp_memory *curr)
  371. {
  372. agp_free_key(curr->key);
  373. if (curr->type == AGP_PHYS_MEMORY) {
  374. if (curr->page_count == 4)
  375. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  376. else {
  377. void *va = gart_to_virt(curr->memory[0]);
  378. agp_bridge->driver->agp_destroy_page(va,
  379. AGP_PAGE_DESTROY_UNMAP);
  380. agp_bridge->driver->agp_destroy_page(va,
  381. AGP_PAGE_DESTROY_FREE);
  382. }
  383. agp_free_page_array(curr);
  384. }
  385. kfree(curr);
  386. }
  387. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  388. unsigned long addr, int type)
  389. {
  390. /* Type checking must be done elsewhere */
  391. return addr | bridge->driver->masks[type].mask;
  392. }
  393. static struct aper_size_info_fixed intel_i830_sizes[] =
  394. {
  395. {128, 32768, 5},
  396. /* The 64M mode still requires a 128k gatt */
  397. {64, 16384, 5},
  398. {256, 65536, 6},
  399. {512, 131072, 7},
  400. };
  401. static void intel_i830_init_gtt_entries(void)
  402. {
  403. u16 gmch_ctrl;
  404. int gtt_entries;
  405. u8 rdct;
  406. int local = 0;
  407. static const int ddt[4] = { 0, 16, 32, 64 };
  408. int size; /* reserved space (in kb) at the top of stolen memory */
  409. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  410. if (IS_I965) {
  411. u32 pgetbl_ctl;
  412. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  413. /* The 965 has a field telling us the size of the GTT,
  414. * which may be larger than what is necessary to map the
  415. * aperture.
  416. */
  417. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  418. case I965_PGETBL_SIZE_128KB:
  419. size = 128;
  420. break;
  421. case I965_PGETBL_SIZE_256KB:
  422. size = 256;
  423. break;
  424. case I965_PGETBL_SIZE_512KB:
  425. size = 512;
  426. break;
  427. case I965_PGETBL_SIZE_1MB:
  428. size = 1024;
  429. break;
  430. case I965_PGETBL_SIZE_2MB:
  431. size = 2048;
  432. break;
  433. case I965_PGETBL_SIZE_1_5MB:
  434. size = 1024 + 512;
  435. break;
  436. default:
  437. dev_info(&intel_private.pcidev->dev,
  438. "unknown page table size, assuming 512KB\n");
  439. size = 512;
  440. }
  441. size += 4; /* add in BIOS popup space */
  442. } else if (IS_G33) {
  443. /* G33's GTT size defined in gmch_ctrl */
  444. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  445. case G33_PGETBL_SIZE_1M:
  446. size = 1024;
  447. break;
  448. case G33_PGETBL_SIZE_2M:
  449. size = 2048;
  450. break;
  451. default:
  452. dev_info(&agp_bridge->dev->dev,
  453. "unknown page table size 0x%x, assuming 512KB\n",
  454. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  455. size = 512;
  456. }
  457. size += 4;
  458. } else if (IS_G4X) {
  459. /* On 4 series hardware, GTT stolen is separate from graphics
  460. * stolen, ignore it in stolen gtt entries counting. However,
  461. * 4KB of the stolen memory doesn't get mapped to the GTT.
  462. */
  463. size = 4;
  464. } else {
  465. /* On previous hardware, the GTT size was just what was
  466. * required to map the aperture.
  467. */
  468. size = agp_bridge->driver->fetch_size() + 4;
  469. }
  470. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  471. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  472. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  473. case I830_GMCH_GMS_STOLEN_512:
  474. gtt_entries = KB(512) - KB(size);
  475. break;
  476. case I830_GMCH_GMS_STOLEN_1024:
  477. gtt_entries = MB(1) - KB(size);
  478. break;
  479. case I830_GMCH_GMS_STOLEN_8192:
  480. gtt_entries = MB(8) - KB(size);
  481. break;
  482. case I830_GMCH_GMS_LOCAL:
  483. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  484. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  485. MB(ddt[I830_RDRAM_DDT(rdct)]);
  486. local = 1;
  487. break;
  488. default:
  489. gtt_entries = 0;
  490. break;
  491. }
  492. } else {
  493. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  494. case I855_GMCH_GMS_STOLEN_1M:
  495. gtt_entries = MB(1) - KB(size);
  496. break;
  497. case I855_GMCH_GMS_STOLEN_4M:
  498. gtt_entries = MB(4) - KB(size);
  499. break;
  500. case I855_GMCH_GMS_STOLEN_8M:
  501. gtt_entries = MB(8) - KB(size);
  502. break;
  503. case I855_GMCH_GMS_STOLEN_16M:
  504. gtt_entries = MB(16) - KB(size);
  505. break;
  506. case I855_GMCH_GMS_STOLEN_32M:
  507. gtt_entries = MB(32) - KB(size);
  508. break;
  509. case I915_GMCH_GMS_STOLEN_48M:
  510. /* Check it's really I915G */
  511. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  512. gtt_entries = MB(48) - KB(size);
  513. else
  514. gtt_entries = 0;
  515. break;
  516. case I915_GMCH_GMS_STOLEN_64M:
  517. /* Check it's really I915G */
  518. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  519. gtt_entries = MB(64) - KB(size);
  520. else
  521. gtt_entries = 0;
  522. break;
  523. case G33_GMCH_GMS_STOLEN_128M:
  524. if (IS_G33 || IS_I965 || IS_G4X)
  525. gtt_entries = MB(128) - KB(size);
  526. else
  527. gtt_entries = 0;
  528. break;
  529. case G33_GMCH_GMS_STOLEN_256M:
  530. if (IS_G33 || IS_I965 || IS_G4X)
  531. gtt_entries = MB(256) - KB(size);
  532. else
  533. gtt_entries = 0;
  534. break;
  535. case INTEL_GMCH_GMS_STOLEN_96M:
  536. if (IS_I965 || IS_G4X)
  537. gtt_entries = MB(96) - KB(size);
  538. else
  539. gtt_entries = 0;
  540. break;
  541. case INTEL_GMCH_GMS_STOLEN_160M:
  542. if (IS_I965 || IS_G4X)
  543. gtt_entries = MB(160) - KB(size);
  544. else
  545. gtt_entries = 0;
  546. break;
  547. case INTEL_GMCH_GMS_STOLEN_224M:
  548. if (IS_I965 || IS_G4X)
  549. gtt_entries = MB(224) - KB(size);
  550. else
  551. gtt_entries = 0;
  552. break;
  553. case INTEL_GMCH_GMS_STOLEN_352M:
  554. if (IS_I965 || IS_G4X)
  555. gtt_entries = MB(352) - KB(size);
  556. else
  557. gtt_entries = 0;
  558. break;
  559. default:
  560. gtt_entries = 0;
  561. break;
  562. }
  563. }
  564. if (gtt_entries > 0) {
  565. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  566. gtt_entries / KB(1), local ? "local" : "stolen");
  567. gtt_entries /= KB(4);
  568. } else {
  569. dev_info(&agp_bridge->dev->dev,
  570. "no pre-allocated video memory detected\n");
  571. gtt_entries = 0;
  572. }
  573. intel_private.gtt_entries = gtt_entries;
  574. }
  575. static void intel_i830_fini_flush(void)
  576. {
  577. kunmap(intel_private.i8xx_page);
  578. intel_private.i8xx_flush_page = NULL;
  579. unmap_page_from_agp(intel_private.i8xx_page);
  580. __free_page(intel_private.i8xx_page);
  581. intel_private.i8xx_page = NULL;
  582. }
  583. static void intel_i830_setup_flush(void)
  584. {
  585. /* return if we've already set the flush mechanism up */
  586. if (intel_private.i8xx_page)
  587. return;
  588. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  589. if (!intel_private.i8xx_page)
  590. return;
  591. /* make page uncached */
  592. map_page_into_agp(intel_private.i8xx_page);
  593. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  594. if (!intel_private.i8xx_flush_page)
  595. intel_i830_fini_flush();
  596. }
  597. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  598. {
  599. unsigned int *pg = intel_private.i8xx_flush_page;
  600. int i;
  601. for (i = 0; i < 256; i += 2)
  602. *(pg + i) = i;
  603. wmb();
  604. }
  605. /* The intel i830 automatically initializes the agp aperture during POST.
  606. * Use the memory already set aside for in the GTT.
  607. */
  608. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  609. {
  610. int page_order;
  611. struct aper_size_info_fixed *size;
  612. int num_entries;
  613. u32 temp;
  614. size = agp_bridge->current_size;
  615. page_order = size->page_order;
  616. num_entries = size->num_entries;
  617. agp_bridge->gatt_table_real = NULL;
  618. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  619. temp &= 0xfff80000;
  620. intel_private.registers = ioremap(temp, 128 * 4096);
  621. if (!intel_private.registers)
  622. return -ENOMEM;
  623. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  624. global_cache_flush(); /* FIXME: ?? */
  625. /* we have to call this as early as possible after the MMIO base address is known */
  626. intel_i830_init_gtt_entries();
  627. agp_bridge->gatt_table = NULL;
  628. agp_bridge->gatt_bus_addr = temp;
  629. return 0;
  630. }
  631. /* Return the gatt table to a sane state. Use the top of stolen
  632. * memory for the GTT.
  633. */
  634. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  635. {
  636. return 0;
  637. }
  638. static int intel_i830_fetch_size(void)
  639. {
  640. u16 gmch_ctrl;
  641. struct aper_size_info_fixed *values;
  642. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  643. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  644. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  645. /* 855GM/852GM/865G has 128MB aperture size */
  646. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  647. agp_bridge->aperture_size_idx = 0;
  648. return values[0].size;
  649. }
  650. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  651. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  652. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  653. agp_bridge->aperture_size_idx = 0;
  654. return values[0].size;
  655. } else {
  656. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  657. agp_bridge->aperture_size_idx = 1;
  658. return values[1].size;
  659. }
  660. return 0;
  661. }
  662. static int intel_i830_configure(void)
  663. {
  664. struct aper_size_info_fixed *current_size;
  665. u32 temp;
  666. u16 gmch_ctrl;
  667. int i;
  668. current_size = A_SIZE_FIX(agp_bridge->current_size);
  669. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  670. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  671. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  672. gmch_ctrl |= I830_GMCH_ENABLED;
  673. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  674. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  675. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  676. if (agp_bridge->driver->needs_scratch_page) {
  677. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  678. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  679. }
  680. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  681. }
  682. global_cache_flush();
  683. intel_i830_setup_flush();
  684. return 0;
  685. }
  686. static void intel_i830_cleanup(void)
  687. {
  688. iounmap(intel_private.registers);
  689. }
  690. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  691. int type)
  692. {
  693. int i, j, num_entries;
  694. void *temp;
  695. int ret = -EINVAL;
  696. int mask_type;
  697. if (mem->page_count == 0)
  698. goto out;
  699. temp = agp_bridge->current_size;
  700. num_entries = A_SIZE_FIX(temp)->num_entries;
  701. if (pg_start < intel_private.gtt_entries) {
  702. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  703. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  704. pg_start, intel_private.gtt_entries);
  705. dev_info(&intel_private.pcidev->dev,
  706. "trying to insert into local/stolen memory\n");
  707. goto out_err;
  708. }
  709. if ((pg_start + mem->page_count) > num_entries)
  710. goto out_err;
  711. /* The i830 can't check the GTT for entries since its read only,
  712. * depend on the caller to make the correct offset decisions.
  713. */
  714. if (type != mem->type)
  715. goto out_err;
  716. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  717. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  718. mask_type != INTEL_AGP_CACHED_MEMORY)
  719. goto out_err;
  720. if (!mem->is_flushed)
  721. global_cache_flush();
  722. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  723. writel(agp_bridge->driver->mask_memory(agp_bridge,
  724. mem->memory[i], mask_type),
  725. intel_private.registers+I810_PTE_BASE+(j*4));
  726. }
  727. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  728. agp_bridge->driver->tlb_flush(mem);
  729. out:
  730. ret = 0;
  731. out_err:
  732. mem->is_flushed = true;
  733. return ret;
  734. }
  735. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  736. int type)
  737. {
  738. int i;
  739. if (mem->page_count == 0)
  740. return 0;
  741. if (pg_start < intel_private.gtt_entries) {
  742. dev_info(&intel_private.pcidev->dev,
  743. "trying to disable local/stolen memory\n");
  744. return -EINVAL;
  745. }
  746. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  747. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  748. }
  749. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  750. agp_bridge->driver->tlb_flush(mem);
  751. return 0;
  752. }
  753. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  754. {
  755. if (type == AGP_PHYS_MEMORY)
  756. return alloc_agpphysmem_i8xx(pg_count, type);
  757. /* always return NULL for other allocation types for now */
  758. return NULL;
  759. }
  760. static int intel_alloc_chipset_flush_resource(void)
  761. {
  762. int ret;
  763. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  764. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  765. pcibios_align_resource, agp_bridge->dev);
  766. return ret;
  767. }
  768. static void intel_i915_setup_chipset_flush(void)
  769. {
  770. int ret;
  771. u32 temp;
  772. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  773. if (!(temp & 0x1)) {
  774. intel_alloc_chipset_flush_resource();
  775. intel_private.resource_valid = 1;
  776. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  777. } else {
  778. temp &= ~1;
  779. intel_private.resource_valid = 1;
  780. intel_private.ifp_resource.start = temp;
  781. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  782. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  783. /* some BIOSes reserve this area in a pnp some don't */
  784. if (ret)
  785. intel_private.resource_valid = 0;
  786. }
  787. }
  788. static void intel_i965_g33_setup_chipset_flush(void)
  789. {
  790. u32 temp_hi, temp_lo;
  791. int ret;
  792. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  793. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  794. if (!(temp_lo & 0x1)) {
  795. intel_alloc_chipset_flush_resource();
  796. intel_private.resource_valid = 1;
  797. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  798. upper_32_bits(intel_private.ifp_resource.start));
  799. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  800. } else {
  801. u64 l64;
  802. temp_lo &= ~0x1;
  803. l64 = ((u64)temp_hi << 32) | temp_lo;
  804. intel_private.resource_valid = 1;
  805. intel_private.ifp_resource.start = l64;
  806. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  807. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  808. /* some BIOSes reserve this area in a pnp some don't */
  809. if (ret)
  810. intel_private.resource_valid = 0;
  811. }
  812. }
  813. static void intel_i9xx_setup_flush(void)
  814. {
  815. /* return if already configured */
  816. if (intel_private.ifp_resource.start)
  817. return;
  818. /* setup a resource for this object */
  819. intel_private.ifp_resource.name = "Intel Flush Page";
  820. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  821. /* Setup chipset flush for 915 */
  822. if (IS_I965 || IS_G33 || IS_G4X) {
  823. intel_i965_g33_setup_chipset_flush();
  824. } else {
  825. intel_i915_setup_chipset_flush();
  826. }
  827. if (intel_private.ifp_resource.start) {
  828. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  829. if (!intel_private.i9xx_flush_page)
  830. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  831. }
  832. }
  833. static int intel_i915_configure(void)
  834. {
  835. struct aper_size_info_fixed *current_size;
  836. u32 temp;
  837. u16 gmch_ctrl;
  838. int i;
  839. current_size = A_SIZE_FIX(agp_bridge->current_size);
  840. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  841. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  842. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  843. gmch_ctrl |= I830_GMCH_ENABLED;
  844. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  845. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  846. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  847. if (agp_bridge->driver->needs_scratch_page) {
  848. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  849. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  850. }
  851. readl(intel_private.gtt+i-1); /* PCI Posting. */
  852. }
  853. global_cache_flush();
  854. intel_i9xx_setup_flush();
  855. return 0;
  856. }
  857. static void intel_i915_cleanup(void)
  858. {
  859. if (intel_private.i9xx_flush_page)
  860. iounmap(intel_private.i9xx_flush_page);
  861. if (intel_private.resource_valid)
  862. release_resource(&intel_private.ifp_resource);
  863. intel_private.ifp_resource.start = 0;
  864. intel_private.resource_valid = 0;
  865. iounmap(intel_private.gtt);
  866. iounmap(intel_private.registers);
  867. }
  868. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  869. {
  870. if (intel_private.i9xx_flush_page)
  871. writel(1, intel_private.i9xx_flush_page);
  872. }
  873. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  874. int type)
  875. {
  876. int i, j, num_entries;
  877. void *temp;
  878. int ret = -EINVAL;
  879. int mask_type;
  880. if (mem->page_count == 0)
  881. goto out;
  882. temp = agp_bridge->current_size;
  883. num_entries = A_SIZE_FIX(temp)->num_entries;
  884. if (pg_start < intel_private.gtt_entries) {
  885. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  886. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  887. pg_start, intel_private.gtt_entries);
  888. dev_info(&intel_private.pcidev->dev,
  889. "trying to insert into local/stolen memory\n");
  890. goto out_err;
  891. }
  892. if ((pg_start + mem->page_count) > num_entries)
  893. goto out_err;
  894. /* The i915 can't check the GTT for entries since its read only,
  895. * depend on the caller to make the correct offset decisions.
  896. */
  897. if (type != mem->type)
  898. goto out_err;
  899. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  900. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  901. mask_type != INTEL_AGP_CACHED_MEMORY)
  902. goto out_err;
  903. if (!mem->is_flushed)
  904. global_cache_flush();
  905. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  906. writel(agp_bridge->driver->mask_memory(agp_bridge,
  907. mem->memory[i], mask_type), intel_private.gtt+j);
  908. }
  909. readl(intel_private.gtt+j-1);
  910. agp_bridge->driver->tlb_flush(mem);
  911. out:
  912. ret = 0;
  913. out_err:
  914. mem->is_flushed = true;
  915. return ret;
  916. }
  917. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  918. int type)
  919. {
  920. int i;
  921. if (mem->page_count == 0)
  922. return 0;
  923. if (pg_start < intel_private.gtt_entries) {
  924. dev_info(&intel_private.pcidev->dev,
  925. "trying to disable local/stolen memory\n");
  926. return -EINVAL;
  927. }
  928. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  929. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  930. readl(intel_private.gtt+i-1);
  931. agp_bridge->driver->tlb_flush(mem);
  932. return 0;
  933. }
  934. /* Return the aperture size by just checking the resource length. The effect
  935. * described in the spec of the MSAC registers is just changing of the
  936. * resource size.
  937. */
  938. static int intel_i9xx_fetch_size(void)
  939. {
  940. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  941. int aper_size; /* size in megabytes */
  942. int i;
  943. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  944. for (i = 0; i < num_sizes; i++) {
  945. if (aper_size == intel_i830_sizes[i].size) {
  946. agp_bridge->current_size = intel_i830_sizes + i;
  947. agp_bridge->previous_size = agp_bridge->current_size;
  948. return aper_size;
  949. }
  950. }
  951. return 0;
  952. }
  953. /* The intel i915 automatically initializes the agp aperture during POST.
  954. * Use the memory already set aside for in the GTT.
  955. */
  956. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  957. {
  958. int page_order;
  959. struct aper_size_info_fixed *size;
  960. int num_entries;
  961. u32 temp, temp2;
  962. int gtt_map_size = 256 * 1024;
  963. size = agp_bridge->current_size;
  964. page_order = size->page_order;
  965. num_entries = size->num_entries;
  966. agp_bridge->gatt_table_real = NULL;
  967. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  968. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  969. if (IS_G33)
  970. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  971. intel_private.gtt = ioremap(temp2, gtt_map_size);
  972. if (!intel_private.gtt)
  973. return -ENOMEM;
  974. temp &= 0xfff80000;
  975. intel_private.registers = ioremap(temp, 128 * 4096);
  976. if (!intel_private.registers) {
  977. iounmap(intel_private.gtt);
  978. return -ENOMEM;
  979. }
  980. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  981. global_cache_flush(); /* FIXME: ? */
  982. /* we have to call this as early as possible after the MMIO base address is known */
  983. intel_i830_init_gtt_entries();
  984. agp_bridge->gatt_table = NULL;
  985. agp_bridge->gatt_bus_addr = temp;
  986. return 0;
  987. }
  988. /*
  989. * The i965 supports 36-bit physical addresses, but to keep
  990. * the format of the GTT the same, the bits that don't fit
  991. * in a 32-bit word are shifted down to bits 4..7.
  992. *
  993. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  994. * is always zero on 32-bit architectures, so no need to make
  995. * this conditional.
  996. */
  997. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  998. unsigned long addr, int type)
  999. {
  1000. /* Shift high bits down */
  1001. addr |= (addr >> 28) & 0xf0;
  1002. /* Type checking must be done elsewhere */
  1003. return addr | bridge->driver->masks[type].mask;
  1004. }
  1005. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1006. {
  1007. switch (agp_bridge->dev->device) {
  1008. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1009. case PCI_DEVICE_ID_INTEL_IGD_E_HB:
  1010. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1011. case PCI_DEVICE_ID_INTEL_G45_HB:
  1012. case PCI_DEVICE_ID_INTEL_G41_HB:
  1013. *gtt_offset = *gtt_size = MB(2);
  1014. break;
  1015. default:
  1016. *gtt_offset = *gtt_size = KB(512);
  1017. }
  1018. }
  1019. /* The intel i965 automatically initializes the agp aperture during POST.
  1020. * Use the memory already set aside for in the GTT.
  1021. */
  1022. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1023. {
  1024. int page_order;
  1025. struct aper_size_info_fixed *size;
  1026. int num_entries;
  1027. u32 temp;
  1028. int gtt_offset, gtt_size;
  1029. size = agp_bridge->current_size;
  1030. page_order = size->page_order;
  1031. num_entries = size->num_entries;
  1032. agp_bridge->gatt_table_real = NULL;
  1033. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1034. temp &= 0xfff00000;
  1035. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1036. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1037. if (!intel_private.gtt)
  1038. return -ENOMEM;
  1039. intel_private.registers = ioremap(temp, 128 * 4096);
  1040. if (!intel_private.registers) {
  1041. iounmap(intel_private.gtt);
  1042. return -ENOMEM;
  1043. }
  1044. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1045. global_cache_flush(); /* FIXME: ? */
  1046. /* we have to call this as early as possible after the MMIO base address is known */
  1047. intel_i830_init_gtt_entries();
  1048. agp_bridge->gatt_table = NULL;
  1049. agp_bridge->gatt_bus_addr = temp;
  1050. return 0;
  1051. }
  1052. static int intel_fetch_size(void)
  1053. {
  1054. int i;
  1055. u16 temp;
  1056. struct aper_size_info_16 *values;
  1057. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1058. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1059. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1060. if (temp == values[i].size_value) {
  1061. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1062. agp_bridge->aperture_size_idx = i;
  1063. return values[i].size;
  1064. }
  1065. }
  1066. return 0;
  1067. }
  1068. static int __intel_8xx_fetch_size(u8 temp)
  1069. {
  1070. int i;
  1071. struct aper_size_info_8 *values;
  1072. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1073. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1074. if (temp == values[i].size_value) {
  1075. agp_bridge->previous_size =
  1076. agp_bridge->current_size = (void *) (values + i);
  1077. agp_bridge->aperture_size_idx = i;
  1078. return values[i].size;
  1079. }
  1080. }
  1081. return 0;
  1082. }
  1083. static int intel_8xx_fetch_size(void)
  1084. {
  1085. u8 temp;
  1086. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1087. return __intel_8xx_fetch_size(temp);
  1088. }
  1089. static int intel_815_fetch_size(void)
  1090. {
  1091. u8 temp;
  1092. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1093. * one non-reserved bit, so mask the others out ... */
  1094. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1095. temp &= (1 << 3);
  1096. return __intel_8xx_fetch_size(temp);
  1097. }
  1098. static void intel_tlbflush(struct agp_memory *mem)
  1099. {
  1100. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1101. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1102. }
  1103. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1104. {
  1105. u32 temp;
  1106. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1107. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1108. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1109. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1110. }
  1111. static void intel_cleanup(void)
  1112. {
  1113. u16 temp;
  1114. struct aper_size_info_16 *previous_size;
  1115. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1116. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1117. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1118. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1119. }
  1120. static void intel_8xx_cleanup(void)
  1121. {
  1122. u16 temp;
  1123. struct aper_size_info_8 *previous_size;
  1124. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1125. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1126. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1127. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1128. }
  1129. static int intel_configure(void)
  1130. {
  1131. u32 temp;
  1132. u16 temp2;
  1133. struct aper_size_info_16 *current_size;
  1134. current_size = A_SIZE_16(agp_bridge->current_size);
  1135. /* aperture size */
  1136. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1137. /* address to map to */
  1138. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1139. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1140. /* attbase - aperture base */
  1141. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1142. /* agpctrl */
  1143. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1144. /* paccfg/nbxcfg */
  1145. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1146. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1147. (temp2 & ~(1 << 10)) | (1 << 9));
  1148. /* clear any possible error conditions */
  1149. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1150. return 0;
  1151. }
  1152. static int intel_815_configure(void)
  1153. {
  1154. u32 temp, addr;
  1155. u8 temp2;
  1156. struct aper_size_info_8 *current_size;
  1157. /* attbase - aperture base */
  1158. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1159. * ATTBASE register are reserved -> try not to write them */
  1160. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1161. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1162. return -EINVAL;
  1163. }
  1164. current_size = A_SIZE_8(agp_bridge->current_size);
  1165. /* aperture size */
  1166. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1167. current_size->size_value);
  1168. /* address to map to */
  1169. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1170. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1171. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1172. addr &= INTEL_815_ATTBASE_MASK;
  1173. addr |= agp_bridge->gatt_bus_addr;
  1174. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1175. /* agpctrl */
  1176. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1177. /* apcont */
  1178. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1179. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1180. /* clear any possible error conditions */
  1181. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1182. return 0;
  1183. }
  1184. static void intel_820_tlbflush(struct agp_memory *mem)
  1185. {
  1186. return;
  1187. }
  1188. static void intel_820_cleanup(void)
  1189. {
  1190. u8 temp;
  1191. struct aper_size_info_8 *previous_size;
  1192. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1193. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1194. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1195. temp & ~(1 << 1));
  1196. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1197. previous_size->size_value);
  1198. }
  1199. static int intel_820_configure(void)
  1200. {
  1201. u32 temp;
  1202. u8 temp2;
  1203. struct aper_size_info_8 *current_size;
  1204. current_size = A_SIZE_8(agp_bridge->current_size);
  1205. /* aperture size */
  1206. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1207. /* address to map to */
  1208. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1209. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1210. /* attbase - aperture base */
  1211. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1212. /* agpctrl */
  1213. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1214. /* global enable aperture access */
  1215. /* This flag is not accessed through MCHCFG register as in */
  1216. /* i850 chipset. */
  1217. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1218. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1219. /* clear any possible AGP-related error conditions */
  1220. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1221. return 0;
  1222. }
  1223. static int intel_840_configure(void)
  1224. {
  1225. u32 temp;
  1226. u16 temp2;
  1227. struct aper_size_info_8 *current_size;
  1228. current_size = A_SIZE_8(agp_bridge->current_size);
  1229. /* aperture size */
  1230. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1231. /* address to map to */
  1232. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1233. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1234. /* attbase - aperture base */
  1235. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1236. /* agpctrl */
  1237. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1238. /* mcgcfg */
  1239. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1240. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1241. /* clear any possible error conditions */
  1242. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1243. return 0;
  1244. }
  1245. static int intel_845_configure(void)
  1246. {
  1247. u32 temp;
  1248. u8 temp2;
  1249. struct aper_size_info_8 *current_size;
  1250. current_size = A_SIZE_8(agp_bridge->current_size);
  1251. /* aperture size */
  1252. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1253. if (agp_bridge->apbase_config != 0) {
  1254. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1255. agp_bridge->apbase_config);
  1256. } else {
  1257. /* address to map to */
  1258. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1259. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1260. agp_bridge->apbase_config = temp;
  1261. }
  1262. /* attbase - aperture base */
  1263. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1264. /* agpctrl */
  1265. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1266. /* agpm */
  1267. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1268. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1269. /* clear any possible error conditions */
  1270. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1271. intel_i830_setup_flush();
  1272. return 0;
  1273. }
  1274. static int intel_850_configure(void)
  1275. {
  1276. u32 temp;
  1277. u16 temp2;
  1278. struct aper_size_info_8 *current_size;
  1279. current_size = A_SIZE_8(agp_bridge->current_size);
  1280. /* aperture size */
  1281. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1282. /* address to map to */
  1283. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1284. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1285. /* attbase - aperture base */
  1286. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1287. /* agpctrl */
  1288. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1289. /* mcgcfg */
  1290. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1291. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1292. /* clear any possible AGP-related error conditions */
  1293. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1294. return 0;
  1295. }
  1296. static int intel_860_configure(void)
  1297. {
  1298. u32 temp;
  1299. u16 temp2;
  1300. struct aper_size_info_8 *current_size;
  1301. current_size = A_SIZE_8(agp_bridge->current_size);
  1302. /* aperture size */
  1303. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1304. /* address to map to */
  1305. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1306. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1307. /* attbase - aperture base */
  1308. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1309. /* agpctrl */
  1310. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1311. /* mcgcfg */
  1312. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1313. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1314. /* clear any possible AGP-related error conditions */
  1315. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1316. return 0;
  1317. }
  1318. static int intel_830mp_configure(void)
  1319. {
  1320. u32 temp;
  1321. u16 temp2;
  1322. struct aper_size_info_8 *current_size;
  1323. current_size = A_SIZE_8(agp_bridge->current_size);
  1324. /* aperture size */
  1325. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1326. /* address to map to */
  1327. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1328. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1329. /* attbase - aperture base */
  1330. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1331. /* agpctrl */
  1332. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1333. /* gmch */
  1334. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1335. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1336. /* clear any possible AGP-related error conditions */
  1337. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1338. return 0;
  1339. }
  1340. static int intel_7505_configure(void)
  1341. {
  1342. u32 temp;
  1343. u16 temp2;
  1344. struct aper_size_info_8 *current_size;
  1345. current_size = A_SIZE_8(agp_bridge->current_size);
  1346. /* aperture size */
  1347. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1348. /* address to map to */
  1349. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1350. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1351. /* attbase - aperture base */
  1352. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1353. /* agpctrl */
  1354. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1355. /* mchcfg */
  1356. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1357. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1358. return 0;
  1359. }
  1360. /* Setup function */
  1361. static const struct gatt_mask intel_generic_masks[] =
  1362. {
  1363. {.mask = 0x00000017, .type = 0}
  1364. };
  1365. static const struct aper_size_info_8 intel_815_sizes[2] =
  1366. {
  1367. {64, 16384, 4, 0},
  1368. {32, 8192, 3, 8},
  1369. };
  1370. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1371. {
  1372. {256, 65536, 6, 0},
  1373. {128, 32768, 5, 32},
  1374. {64, 16384, 4, 48},
  1375. {32, 8192, 3, 56},
  1376. {16, 4096, 2, 60},
  1377. {8, 2048, 1, 62},
  1378. {4, 1024, 0, 63}
  1379. };
  1380. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1381. {
  1382. {256, 65536, 6, 0},
  1383. {128, 32768, 5, 32},
  1384. {64, 16384, 4, 48},
  1385. {32, 8192, 3, 56},
  1386. {16, 4096, 2, 60},
  1387. {8, 2048, 1, 62},
  1388. {4, 1024, 0, 63}
  1389. };
  1390. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1391. {
  1392. {256, 65536, 6, 0},
  1393. {128, 32768, 5, 32},
  1394. {64, 16384, 4, 48},
  1395. {32, 8192, 3, 56}
  1396. };
  1397. static const struct agp_bridge_driver intel_generic_driver = {
  1398. .owner = THIS_MODULE,
  1399. .aperture_sizes = intel_generic_sizes,
  1400. .size_type = U16_APER_SIZE,
  1401. .num_aperture_sizes = 7,
  1402. .configure = intel_configure,
  1403. .fetch_size = intel_fetch_size,
  1404. .cleanup = intel_cleanup,
  1405. .tlb_flush = intel_tlbflush,
  1406. .mask_memory = agp_generic_mask_memory,
  1407. .masks = intel_generic_masks,
  1408. .agp_enable = agp_generic_enable,
  1409. .cache_flush = global_cache_flush,
  1410. .create_gatt_table = agp_generic_create_gatt_table,
  1411. .free_gatt_table = agp_generic_free_gatt_table,
  1412. .insert_memory = agp_generic_insert_memory,
  1413. .remove_memory = agp_generic_remove_memory,
  1414. .alloc_by_type = agp_generic_alloc_by_type,
  1415. .free_by_type = agp_generic_free_by_type,
  1416. .agp_alloc_page = agp_generic_alloc_page,
  1417. .agp_alloc_pages = agp_generic_alloc_pages,
  1418. .agp_destroy_page = agp_generic_destroy_page,
  1419. .agp_destroy_pages = agp_generic_destroy_pages,
  1420. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1421. };
  1422. static const struct agp_bridge_driver intel_810_driver = {
  1423. .owner = THIS_MODULE,
  1424. .aperture_sizes = intel_i810_sizes,
  1425. .size_type = FIXED_APER_SIZE,
  1426. .num_aperture_sizes = 2,
  1427. .needs_scratch_page = true,
  1428. .configure = intel_i810_configure,
  1429. .fetch_size = intel_i810_fetch_size,
  1430. .cleanup = intel_i810_cleanup,
  1431. .tlb_flush = intel_i810_tlbflush,
  1432. .mask_memory = intel_i810_mask_memory,
  1433. .masks = intel_i810_masks,
  1434. .agp_enable = intel_i810_agp_enable,
  1435. .cache_flush = global_cache_flush,
  1436. .create_gatt_table = agp_generic_create_gatt_table,
  1437. .free_gatt_table = agp_generic_free_gatt_table,
  1438. .insert_memory = intel_i810_insert_entries,
  1439. .remove_memory = intel_i810_remove_entries,
  1440. .alloc_by_type = intel_i810_alloc_by_type,
  1441. .free_by_type = intel_i810_free_by_type,
  1442. .agp_alloc_page = agp_generic_alloc_page,
  1443. .agp_alloc_pages = agp_generic_alloc_pages,
  1444. .agp_destroy_page = agp_generic_destroy_page,
  1445. .agp_destroy_pages = agp_generic_destroy_pages,
  1446. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1447. };
  1448. static const struct agp_bridge_driver intel_815_driver = {
  1449. .owner = THIS_MODULE,
  1450. .aperture_sizes = intel_815_sizes,
  1451. .size_type = U8_APER_SIZE,
  1452. .num_aperture_sizes = 2,
  1453. .configure = intel_815_configure,
  1454. .fetch_size = intel_815_fetch_size,
  1455. .cleanup = intel_8xx_cleanup,
  1456. .tlb_flush = intel_8xx_tlbflush,
  1457. .mask_memory = agp_generic_mask_memory,
  1458. .masks = intel_generic_masks,
  1459. .agp_enable = agp_generic_enable,
  1460. .cache_flush = global_cache_flush,
  1461. .create_gatt_table = agp_generic_create_gatt_table,
  1462. .free_gatt_table = agp_generic_free_gatt_table,
  1463. .insert_memory = agp_generic_insert_memory,
  1464. .remove_memory = agp_generic_remove_memory,
  1465. .alloc_by_type = agp_generic_alloc_by_type,
  1466. .free_by_type = agp_generic_free_by_type,
  1467. .agp_alloc_page = agp_generic_alloc_page,
  1468. .agp_alloc_pages = agp_generic_alloc_pages,
  1469. .agp_destroy_page = agp_generic_destroy_page,
  1470. .agp_destroy_pages = agp_generic_destroy_pages,
  1471. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1472. };
  1473. static const struct agp_bridge_driver intel_830_driver = {
  1474. .owner = THIS_MODULE,
  1475. .aperture_sizes = intel_i830_sizes,
  1476. .size_type = FIXED_APER_SIZE,
  1477. .num_aperture_sizes = 4,
  1478. .needs_scratch_page = true,
  1479. .configure = intel_i830_configure,
  1480. .fetch_size = intel_i830_fetch_size,
  1481. .cleanup = intel_i830_cleanup,
  1482. .tlb_flush = intel_i810_tlbflush,
  1483. .mask_memory = intel_i810_mask_memory,
  1484. .masks = intel_i810_masks,
  1485. .agp_enable = intel_i810_agp_enable,
  1486. .cache_flush = global_cache_flush,
  1487. .create_gatt_table = intel_i830_create_gatt_table,
  1488. .free_gatt_table = intel_i830_free_gatt_table,
  1489. .insert_memory = intel_i830_insert_entries,
  1490. .remove_memory = intel_i830_remove_entries,
  1491. .alloc_by_type = intel_i830_alloc_by_type,
  1492. .free_by_type = intel_i810_free_by_type,
  1493. .agp_alloc_page = agp_generic_alloc_page,
  1494. .agp_alloc_pages = agp_generic_alloc_pages,
  1495. .agp_destroy_page = agp_generic_destroy_page,
  1496. .agp_destroy_pages = agp_generic_destroy_pages,
  1497. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1498. .chipset_flush = intel_i830_chipset_flush,
  1499. };
  1500. static const struct agp_bridge_driver intel_820_driver = {
  1501. .owner = THIS_MODULE,
  1502. .aperture_sizes = intel_8xx_sizes,
  1503. .size_type = U8_APER_SIZE,
  1504. .num_aperture_sizes = 7,
  1505. .configure = intel_820_configure,
  1506. .fetch_size = intel_8xx_fetch_size,
  1507. .cleanup = intel_820_cleanup,
  1508. .tlb_flush = intel_820_tlbflush,
  1509. .mask_memory = agp_generic_mask_memory,
  1510. .masks = intel_generic_masks,
  1511. .agp_enable = agp_generic_enable,
  1512. .cache_flush = global_cache_flush,
  1513. .create_gatt_table = agp_generic_create_gatt_table,
  1514. .free_gatt_table = agp_generic_free_gatt_table,
  1515. .insert_memory = agp_generic_insert_memory,
  1516. .remove_memory = agp_generic_remove_memory,
  1517. .alloc_by_type = agp_generic_alloc_by_type,
  1518. .free_by_type = agp_generic_free_by_type,
  1519. .agp_alloc_page = agp_generic_alloc_page,
  1520. .agp_alloc_pages = agp_generic_alloc_pages,
  1521. .agp_destroy_page = agp_generic_destroy_page,
  1522. .agp_destroy_pages = agp_generic_destroy_pages,
  1523. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1524. };
  1525. static const struct agp_bridge_driver intel_830mp_driver = {
  1526. .owner = THIS_MODULE,
  1527. .aperture_sizes = intel_830mp_sizes,
  1528. .size_type = U8_APER_SIZE,
  1529. .num_aperture_sizes = 4,
  1530. .configure = intel_830mp_configure,
  1531. .fetch_size = intel_8xx_fetch_size,
  1532. .cleanup = intel_8xx_cleanup,
  1533. .tlb_flush = intel_8xx_tlbflush,
  1534. .mask_memory = agp_generic_mask_memory,
  1535. .masks = intel_generic_masks,
  1536. .agp_enable = agp_generic_enable,
  1537. .cache_flush = global_cache_flush,
  1538. .create_gatt_table = agp_generic_create_gatt_table,
  1539. .free_gatt_table = agp_generic_free_gatt_table,
  1540. .insert_memory = agp_generic_insert_memory,
  1541. .remove_memory = agp_generic_remove_memory,
  1542. .alloc_by_type = agp_generic_alloc_by_type,
  1543. .free_by_type = agp_generic_free_by_type,
  1544. .agp_alloc_page = agp_generic_alloc_page,
  1545. .agp_alloc_pages = agp_generic_alloc_pages,
  1546. .agp_destroy_page = agp_generic_destroy_page,
  1547. .agp_destroy_pages = agp_generic_destroy_pages,
  1548. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1549. };
  1550. static const struct agp_bridge_driver intel_840_driver = {
  1551. .owner = THIS_MODULE,
  1552. .aperture_sizes = intel_8xx_sizes,
  1553. .size_type = U8_APER_SIZE,
  1554. .num_aperture_sizes = 7,
  1555. .configure = intel_840_configure,
  1556. .fetch_size = intel_8xx_fetch_size,
  1557. .cleanup = intel_8xx_cleanup,
  1558. .tlb_flush = intel_8xx_tlbflush,
  1559. .mask_memory = agp_generic_mask_memory,
  1560. .masks = intel_generic_masks,
  1561. .agp_enable = agp_generic_enable,
  1562. .cache_flush = global_cache_flush,
  1563. .create_gatt_table = agp_generic_create_gatt_table,
  1564. .free_gatt_table = agp_generic_free_gatt_table,
  1565. .insert_memory = agp_generic_insert_memory,
  1566. .remove_memory = agp_generic_remove_memory,
  1567. .alloc_by_type = agp_generic_alloc_by_type,
  1568. .free_by_type = agp_generic_free_by_type,
  1569. .agp_alloc_page = agp_generic_alloc_page,
  1570. .agp_alloc_pages = agp_generic_alloc_pages,
  1571. .agp_destroy_page = agp_generic_destroy_page,
  1572. .agp_destroy_pages = agp_generic_destroy_pages,
  1573. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1574. };
  1575. static const struct agp_bridge_driver intel_845_driver = {
  1576. .owner = THIS_MODULE,
  1577. .aperture_sizes = intel_8xx_sizes,
  1578. .size_type = U8_APER_SIZE,
  1579. .num_aperture_sizes = 7,
  1580. .configure = intel_845_configure,
  1581. .fetch_size = intel_8xx_fetch_size,
  1582. .cleanup = intel_8xx_cleanup,
  1583. .tlb_flush = intel_8xx_tlbflush,
  1584. .mask_memory = agp_generic_mask_memory,
  1585. .masks = intel_generic_masks,
  1586. .agp_enable = agp_generic_enable,
  1587. .cache_flush = global_cache_flush,
  1588. .create_gatt_table = agp_generic_create_gatt_table,
  1589. .free_gatt_table = agp_generic_free_gatt_table,
  1590. .insert_memory = agp_generic_insert_memory,
  1591. .remove_memory = agp_generic_remove_memory,
  1592. .alloc_by_type = agp_generic_alloc_by_type,
  1593. .free_by_type = agp_generic_free_by_type,
  1594. .agp_alloc_page = agp_generic_alloc_page,
  1595. .agp_alloc_pages = agp_generic_alloc_pages,
  1596. .agp_destroy_page = agp_generic_destroy_page,
  1597. .agp_destroy_pages = agp_generic_destroy_pages,
  1598. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1599. .chipset_flush = intel_i830_chipset_flush,
  1600. };
  1601. static const struct agp_bridge_driver intel_850_driver = {
  1602. .owner = THIS_MODULE,
  1603. .aperture_sizes = intel_8xx_sizes,
  1604. .size_type = U8_APER_SIZE,
  1605. .num_aperture_sizes = 7,
  1606. .configure = intel_850_configure,
  1607. .fetch_size = intel_8xx_fetch_size,
  1608. .cleanup = intel_8xx_cleanup,
  1609. .tlb_flush = intel_8xx_tlbflush,
  1610. .mask_memory = agp_generic_mask_memory,
  1611. .masks = intel_generic_masks,
  1612. .agp_enable = agp_generic_enable,
  1613. .cache_flush = global_cache_flush,
  1614. .create_gatt_table = agp_generic_create_gatt_table,
  1615. .free_gatt_table = agp_generic_free_gatt_table,
  1616. .insert_memory = agp_generic_insert_memory,
  1617. .remove_memory = agp_generic_remove_memory,
  1618. .alloc_by_type = agp_generic_alloc_by_type,
  1619. .free_by_type = agp_generic_free_by_type,
  1620. .agp_alloc_page = agp_generic_alloc_page,
  1621. .agp_alloc_pages = agp_generic_alloc_pages,
  1622. .agp_destroy_page = agp_generic_destroy_page,
  1623. .agp_destroy_pages = agp_generic_destroy_pages,
  1624. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1625. };
  1626. static const struct agp_bridge_driver intel_860_driver = {
  1627. .owner = THIS_MODULE,
  1628. .aperture_sizes = intel_8xx_sizes,
  1629. .size_type = U8_APER_SIZE,
  1630. .num_aperture_sizes = 7,
  1631. .configure = intel_860_configure,
  1632. .fetch_size = intel_8xx_fetch_size,
  1633. .cleanup = intel_8xx_cleanup,
  1634. .tlb_flush = intel_8xx_tlbflush,
  1635. .mask_memory = agp_generic_mask_memory,
  1636. .masks = intel_generic_masks,
  1637. .agp_enable = agp_generic_enable,
  1638. .cache_flush = global_cache_flush,
  1639. .create_gatt_table = agp_generic_create_gatt_table,
  1640. .free_gatt_table = agp_generic_free_gatt_table,
  1641. .insert_memory = agp_generic_insert_memory,
  1642. .remove_memory = agp_generic_remove_memory,
  1643. .alloc_by_type = agp_generic_alloc_by_type,
  1644. .free_by_type = agp_generic_free_by_type,
  1645. .agp_alloc_page = agp_generic_alloc_page,
  1646. .agp_alloc_pages = agp_generic_alloc_pages,
  1647. .agp_destroy_page = agp_generic_destroy_page,
  1648. .agp_destroy_pages = agp_generic_destroy_pages,
  1649. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1650. };
  1651. static const struct agp_bridge_driver intel_915_driver = {
  1652. .owner = THIS_MODULE,
  1653. .aperture_sizes = intel_i830_sizes,
  1654. .size_type = FIXED_APER_SIZE,
  1655. .num_aperture_sizes = 4,
  1656. .needs_scratch_page = true,
  1657. .configure = intel_i915_configure,
  1658. .fetch_size = intel_i9xx_fetch_size,
  1659. .cleanup = intel_i915_cleanup,
  1660. .tlb_flush = intel_i810_tlbflush,
  1661. .mask_memory = intel_i810_mask_memory,
  1662. .masks = intel_i810_masks,
  1663. .agp_enable = intel_i810_agp_enable,
  1664. .cache_flush = global_cache_flush,
  1665. .create_gatt_table = intel_i915_create_gatt_table,
  1666. .free_gatt_table = intel_i830_free_gatt_table,
  1667. .insert_memory = intel_i915_insert_entries,
  1668. .remove_memory = intel_i915_remove_entries,
  1669. .alloc_by_type = intel_i830_alloc_by_type,
  1670. .free_by_type = intel_i810_free_by_type,
  1671. .agp_alloc_page = agp_generic_alloc_page,
  1672. .agp_alloc_pages = agp_generic_alloc_pages,
  1673. .agp_destroy_page = agp_generic_destroy_page,
  1674. .agp_destroy_pages = agp_generic_destroy_pages,
  1675. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1676. .chipset_flush = intel_i915_chipset_flush,
  1677. };
  1678. static const struct agp_bridge_driver intel_i965_driver = {
  1679. .owner = THIS_MODULE,
  1680. .aperture_sizes = intel_i830_sizes,
  1681. .size_type = FIXED_APER_SIZE,
  1682. .num_aperture_sizes = 4,
  1683. .needs_scratch_page = true,
  1684. .configure = intel_i915_configure,
  1685. .fetch_size = intel_i9xx_fetch_size,
  1686. .cleanup = intel_i915_cleanup,
  1687. .tlb_flush = intel_i810_tlbflush,
  1688. .mask_memory = intel_i965_mask_memory,
  1689. .masks = intel_i810_masks,
  1690. .agp_enable = intel_i810_agp_enable,
  1691. .cache_flush = global_cache_flush,
  1692. .create_gatt_table = intel_i965_create_gatt_table,
  1693. .free_gatt_table = intel_i830_free_gatt_table,
  1694. .insert_memory = intel_i915_insert_entries,
  1695. .remove_memory = intel_i915_remove_entries,
  1696. .alloc_by_type = intel_i830_alloc_by_type,
  1697. .free_by_type = intel_i810_free_by_type,
  1698. .agp_alloc_page = agp_generic_alloc_page,
  1699. .agp_alloc_pages = agp_generic_alloc_pages,
  1700. .agp_destroy_page = agp_generic_destroy_page,
  1701. .agp_destroy_pages = agp_generic_destroy_pages,
  1702. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1703. .chipset_flush = intel_i915_chipset_flush,
  1704. };
  1705. static const struct agp_bridge_driver intel_7505_driver = {
  1706. .owner = THIS_MODULE,
  1707. .aperture_sizes = intel_8xx_sizes,
  1708. .size_type = U8_APER_SIZE,
  1709. .num_aperture_sizes = 7,
  1710. .configure = intel_7505_configure,
  1711. .fetch_size = intel_8xx_fetch_size,
  1712. .cleanup = intel_8xx_cleanup,
  1713. .tlb_flush = intel_8xx_tlbflush,
  1714. .mask_memory = agp_generic_mask_memory,
  1715. .masks = intel_generic_masks,
  1716. .agp_enable = agp_generic_enable,
  1717. .cache_flush = global_cache_flush,
  1718. .create_gatt_table = agp_generic_create_gatt_table,
  1719. .free_gatt_table = agp_generic_free_gatt_table,
  1720. .insert_memory = agp_generic_insert_memory,
  1721. .remove_memory = agp_generic_remove_memory,
  1722. .alloc_by_type = agp_generic_alloc_by_type,
  1723. .free_by_type = agp_generic_free_by_type,
  1724. .agp_alloc_page = agp_generic_alloc_page,
  1725. .agp_alloc_pages = agp_generic_alloc_pages,
  1726. .agp_destroy_page = agp_generic_destroy_page,
  1727. .agp_destroy_pages = agp_generic_destroy_pages,
  1728. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1729. };
  1730. static const struct agp_bridge_driver intel_g33_driver = {
  1731. .owner = THIS_MODULE,
  1732. .aperture_sizes = intel_i830_sizes,
  1733. .size_type = FIXED_APER_SIZE,
  1734. .num_aperture_sizes = 4,
  1735. .needs_scratch_page = true,
  1736. .configure = intel_i915_configure,
  1737. .fetch_size = intel_i9xx_fetch_size,
  1738. .cleanup = intel_i915_cleanup,
  1739. .tlb_flush = intel_i810_tlbflush,
  1740. .mask_memory = intel_i965_mask_memory,
  1741. .masks = intel_i810_masks,
  1742. .agp_enable = intel_i810_agp_enable,
  1743. .cache_flush = global_cache_flush,
  1744. .create_gatt_table = intel_i915_create_gatt_table,
  1745. .free_gatt_table = intel_i830_free_gatt_table,
  1746. .insert_memory = intel_i915_insert_entries,
  1747. .remove_memory = intel_i915_remove_entries,
  1748. .alloc_by_type = intel_i830_alloc_by_type,
  1749. .free_by_type = intel_i810_free_by_type,
  1750. .agp_alloc_page = agp_generic_alloc_page,
  1751. .agp_alloc_pages = agp_generic_alloc_pages,
  1752. .agp_destroy_page = agp_generic_destroy_page,
  1753. .agp_destroy_pages = agp_generic_destroy_pages,
  1754. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1755. .chipset_flush = intel_i915_chipset_flush,
  1756. };
  1757. static int find_gmch(u16 device)
  1758. {
  1759. struct pci_dev *gmch_device;
  1760. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1761. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1762. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1763. device, gmch_device);
  1764. }
  1765. if (!gmch_device)
  1766. return 0;
  1767. intel_private.pcidev = gmch_device;
  1768. return 1;
  1769. }
  1770. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1771. * driver and gmch_driver must be non-null, and find_gmch will determine
  1772. * which one should be used if a gmch_chip_id is present.
  1773. */
  1774. static const struct intel_driver_description {
  1775. unsigned int chip_id;
  1776. unsigned int gmch_chip_id;
  1777. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1778. char *name;
  1779. const struct agp_bridge_driver *driver;
  1780. const struct agp_bridge_driver *gmch_driver;
  1781. } intel_agp_chipsets[] = {
  1782. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1783. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1784. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1785. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1786. NULL, &intel_810_driver },
  1787. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1788. NULL, &intel_810_driver },
  1789. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1790. NULL, &intel_810_driver },
  1791. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1792. &intel_815_driver, &intel_810_driver },
  1793. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1794. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1795. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1796. &intel_830mp_driver, &intel_830_driver },
  1797. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1798. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1799. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1800. &intel_845_driver, &intel_830_driver },
  1801. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1802. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1803. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1804. &intel_845_driver, &intel_830_driver },
  1805. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1806. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1807. &intel_845_driver, &intel_830_driver },
  1808. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1809. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1810. NULL, &intel_915_driver },
  1811. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1812. NULL, &intel_915_driver },
  1813. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1814. NULL, &intel_915_driver },
  1815. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1816. NULL, &intel_915_driver },
  1817. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1818. NULL, &intel_915_driver },
  1819. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1820. NULL, &intel_915_driver },
  1821. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1822. NULL, &intel_i965_driver },
  1823. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1824. NULL, &intel_i965_driver },
  1825. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1826. NULL, &intel_i965_driver },
  1827. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1828. NULL, &intel_i965_driver },
  1829. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1830. NULL, &intel_i965_driver },
  1831. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1832. NULL, &intel_i965_driver },
  1833. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1834. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1835. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1836. NULL, &intel_g33_driver },
  1837. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1838. NULL, &intel_g33_driver },
  1839. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1840. NULL, &intel_g33_driver },
  1841. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  1842. "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
  1843. { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
  1844. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  1845. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  1846. "Q45/Q43", NULL, &intel_i965_driver },
  1847. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  1848. "G45/G43", NULL, &intel_i965_driver },
  1849. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  1850. "G41", NULL, &intel_i965_driver },
  1851. { 0, 0, 0, NULL, NULL, NULL }
  1852. };
  1853. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1854. const struct pci_device_id *ent)
  1855. {
  1856. struct agp_bridge_data *bridge;
  1857. u8 cap_ptr = 0;
  1858. struct resource *r;
  1859. int i;
  1860. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1861. bridge = agp_alloc_bridge();
  1862. if (!bridge)
  1863. return -ENOMEM;
  1864. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  1865. /* In case that multiple models of gfx chip may
  1866. stand on same host bridge type, this can be
  1867. sure we detect the right IGD. */
  1868. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  1869. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  1870. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  1871. bridge->driver =
  1872. intel_agp_chipsets[i].gmch_driver;
  1873. break;
  1874. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  1875. continue;
  1876. } else {
  1877. bridge->driver = intel_agp_chipsets[i].driver;
  1878. break;
  1879. }
  1880. }
  1881. }
  1882. if (intel_agp_chipsets[i].name == NULL) {
  1883. if (cap_ptr)
  1884. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  1885. pdev->vendor, pdev->device);
  1886. agp_put_bridge(bridge);
  1887. return -ENODEV;
  1888. }
  1889. if (bridge->driver == NULL) {
  1890. /* bridge has no AGP and no IGD detected */
  1891. if (cap_ptr)
  1892. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  1893. intel_agp_chipsets[i].gmch_chip_id);
  1894. agp_put_bridge(bridge);
  1895. return -ENODEV;
  1896. }
  1897. bridge->dev = pdev;
  1898. bridge->capndx = cap_ptr;
  1899. bridge->dev_private_data = &intel_private;
  1900. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  1901. /*
  1902. * The following fixes the case where the BIOS has "forgotten" to
  1903. * provide an address range for the GART.
  1904. * 20030610 - hamish@zot.org
  1905. */
  1906. r = &pdev->resource[0];
  1907. if (!r->start && r->end) {
  1908. if (pci_assign_resource(pdev, 0)) {
  1909. dev_err(&pdev->dev, "can't assign resource 0\n");
  1910. agp_put_bridge(bridge);
  1911. return -ENODEV;
  1912. }
  1913. }
  1914. /*
  1915. * If the device has not been properly setup, the following will catch
  1916. * the problem and should stop the system from crashing.
  1917. * 20030610 - hamish@zot.org
  1918. */
  1919. if (pci_enable_device(pdev)) {
  1920. dev_err(&pdev->dev, "can't enable PCI device\n");
  1921. agp_put_bridge(bridge);
  1922. return -ENODEV;
  1923. }
  1924. /* Fill in the mode register */
  1925. if (cap_ptr) {
  1926. pci_read_config_dword(pdev,
  1927. bridge->capndx+PCI_AGP_STATUS,
  1928. &bridge->mode);
  1929. }
  1930. pci_set_drvdata(pdev, bridge);
  1931. return agp_add_bridge(bridge);
  1932. }
  1933. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1934. {
  1935. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1936. agp_remove_bridge(bridge);
  1937. if (intel_private.pcidev)
  1938. pci_dev_put(intel_private.pcidev);
  1939. agp_put_bridge(bridge);
  1940. }
  1941. #ifdef CONFIG_PM
  1942. static int agp_intel_resume(struct pci_dev *pdev)
  1943. {
  1944. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1945. int ret_val;
  1946. pci_restore_state(pdev);
  1947. /* We should restore our graphics device's config space,
  1948. * as host bridge (00:00) resumes before graphics device (02:00),
  1949. * then our access to its pci space can work right.
  1950. */
  1951. if (intel_private.pcidev)
  1952. pci_restore_state(intel_private.pcidev);
  1953. if (bridge->driver == &intel_generic_driver)
  1954. intel_configure();
  1955. else if (bridge->driver == &intel_850_driver)
  1956. intel_850_configure();
  1957. else if (bridge->driver == &intel_845_driver)
  1958. intel_845_configure();
  1959. else if (bridge->driver == &intel_830mp_driver)
  1960. intel_830mp_configure();
  1961. else if (bridge->driver == &intel_915_driver)
  1962. intel_i915_configure();
  1963. else if (bridge->driver == &intel_830_driver)
  1964. intel_i830_configure();
  1965. else if (bridge->driver == &intel_810_driver)
  1966. intel_i810_configure();
  1967. else if (bridge->driver == &intel_i965_driver)
  1968. intel_i915_configure();
  1969. ret_val = agp_rebind_memory();
  1970. if (ret_val != 0)
  1971. return ret_val;
  1972. return 0;
  1973. }
  1974. #endif
  1975. static struct pci_device_id agp_intel_pci_table[] = {
  1976. #define ID(x) \
  1977. { \
  1978. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1979. .class_mask = ~0, \
  1980. .vendor = PCI_VENDOR_ID_INTEL, \
  1981. .device = x, \
  1982. .subvendor = PCI_ANY_ID, \
  1983. .subdevice = PCI_ANY_ID, \
  1984. }
  1985. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1986. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1987. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1988. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1989. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1990. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1991. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1992. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1993. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1994. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1995. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1996. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1997. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1998. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1999. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2000. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2001. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2002. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2003. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2004. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2005. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2006. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2007. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2008. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2009. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2010. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2011. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2012. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2013. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2014. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2015. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2016. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2017. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2018. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2019. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2020. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2021. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2022. ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
  2023. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2024. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2025. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2026. { }
  2027. };
  2028. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2029. static struct pci_driver agp_intel_pci_driver = {
  2030. .name = "agpgart-intel",
  2031. .id_table = agp_intel_pci_table,
  2032. .probe = agp_intel_probe,
  2033. .remove = __devexit_p(agp_intel_remove),
  2034. #ifdef CONFIG_PM
  2035. .resume = agp_intel_resume,
  2036. #endif
  2037. };
  2038. static int __init agp_intel_init(void)
  2039. {
  2040. if (agp_off)
  2041. return -EINVAL;
  2042. return pci_register_driver(&agp_intel_pci_driver);
  2043. }
  2044. static void __exit agp_intel_cleanup(void)
  2045. {
  2046. pci_unregister_driver(&agp_intel_pci_driver);
  2047. }
  2048. module_init(agp_intel_init);
  2049. module_exit(agp_intel_cleanup);
  2050. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2051. MODULE_LICENSE("GPL and additional rights");