fsl_booke_mmu.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * Modifications by Kumar Gala (galak@kernel.crashing.org) to support
  3. * E500 Book E processors.
  4. *
  5. * Copyright 2004 Freescale Semiconductor, Inc
  6. *
  7. * This file contains the routines for initializing the MMU
  8. * on the 4xx series of chips.
  9. * -- paulus
  10. *
  11. * Derived from arch/ppc/mm/init.c:
  12. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  13. *
  14. * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
  15. * and Cort Dougan (PReP) (cort@cs.nmt.edu)
  16. * Copyright (C) 1996 Paul Mackerras
  17. *
  18. * Derived from "arch/i386/mm/init.c"
  19. * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
  20. *
  21. * This program is free software; you can redistribute it and/or
  22. * modify it under the terms of the GNU General Public License
  23. * as published by the Free Software Foundation; either version
  24. * 2 of the License, or (at your option) any later version.
  25. *
  26. */
  27. #include <linux/signal.h>
  28. #include <linux/sched.h>
  29. #include <linux/kernel.h>
  30. #include <linux/errno.h>
  31. #include <linux/string.h>
  32. #include <linux/types.h>
  33. #include <linux/ptrace.h>
  34. #include <linux/mman.h>
  35. #include <linux/mm.h>
  36. #include <linux/swap.h>
  37. #include <linux/stddef.h>
  38. #include <linux/vmalloc.h>
  39. #include <linux/init.h>
  40. #include <linux/delay.h>
  41. #include <linux/highmem.h>
  42. #include <asm/pgalloc.h>
  43. #include <asm/prom.h>
  44. #include <asm/io.h>
  45. #include <asm/mmu_context.h>
  46. #include <asm/pgtable.h>
  47. #include <asm/mmu.h>
  48. #include <asm/uaccess.h>
  49. #include <asm/smp.h>
  50. #include <asm/machdep.h>
  51. #include <asm/setup.h>
  52. #include "mmu_decl.h"
  53. extern void loadcam_entry(unsigned int index);
  54. unsigned int tlbcam_index;
  55. static unsigned long __cam0, __cam1, __cam2;
  56. #define NUM_TLBCAMS (16)
  57. struct tlbcam TLBCAM[NUM_TLBCAMS];
  58. struct tlbcamrange {
  59. unsigned long start;
  60. unsigned long limit;
  61. phys_addr_t phys;
  62. } tlbcam_addrs[NUM_TLBCAMS];
  63. extern unsigned int tlbcam_index;
  64. /*
  65. * Return PA for this VA if it is mapped by a CAM, or 0
  66. */
  67. phys_addr_t v_mapped_by_tlbcam(unsigned long va)
  68. {
  69. int b;
  70. for (b = 0; b < tlbcam_index; ++b)
  71. if (va >= tlbcam_addrs[b].start && va < tlbcam_addrs[b].limit)
  72. return tlbcam_addrs[b].phys + (va - tlbcam_addrs[b].start);
  73. return 0;
  74. }
  75. /*
  76. * Return VA for a given PA or 0 if not mapped
  77. */
  78. unsigned long p_mapped_by_tlbcam(phys_addr_t pa)
  79. {
  80. int b;
  81. for (b = 0; b < tlbcam_index; ++b)
  82. if (pa >= tlbcam_addrs[b].phys
  83. && pa < (tlbcam_addrs[b].limit-tlbcam_addrs[b].start)
  84. +tlbcam_addrs[b].phys)
  85. return tlbcam_addrs[b].start+(pa-tlbcam_addrs[b].phys);
  86. return 0;
  87. }
  88. /*
  89. * Set up one of the I/D BAT (block address translation) register pairs.
  90. * The parameters are not checked; in particular size must be a power
  91. * of 4 between 4k and 256M.
  92. */
  93. void settlbcam(int index, unsigned long virt, phys_addr_t phys,
  94. unsigned int size, int flags, unsigned int pid)
  95. {
  96. unsigned int tsize, lz;
  97. asm ("cntlzw %0,%1" : "=r" (lz) : "r" (size));
  98. tsize = (21 - lz) / 2;
  99. #ifdef CONFIG_SMP
  100. if ((flags & _PAGE_NO_CACHE) == 0)
  101. flags |= _PAGE_COHERENT;
  102. #endif
  103. TLBCAM[index].MAS0 = MAS0_TLBSEL(1) | MAS0_ESEL(index) | MAS0_NV(index+1);
  104. TLBCAM[index].MAS1 = MAS1_VALID | MAS1_IPROT | MAS1_TSIZE(tsize) | MAS1_TID(pid);
  105. TLBCAM[index].MAS2 = virt & PAGE_MASK;
  106. TLBCAM[index].MAS2 |= (flags & _PAGE_WRITETHRU) ? MAS2_W : 0;
  107. TLBCAM[index].MAS2 |= (flags & _PAGE_NO_CACHE) ? MAS2_I : 0;
  108. TLBCAM[index].MAS2 |= (flags & _PAGE_COHERENT) ? MAS2_M : 0;
  109. TLBCAM[index].MAS2 |= (flags & _PAGE_GUARDED) ? MAS2_G : 0;
  110. TLBCAM[index].MAS2 |= (flags & _PAGE_ENDIAN) ? MAS2_E : 0;
  111. TLBCAM[index].MAS3 = (phys & PAGE_MASK) | MAS3_SX | MAS3_SR;
  112. TLBCAM[index].MAS3 |= ((flags & _PAGE_RW) ? MAS3_SW : 0);
  113. #ifndef CONFIG_KGDB /* want user access for breakpoints */
  114. if (flags & _PAGE_USER) {
  115. TLBCAM[index].MAS3 |= MAS3_UX | MAS3_UR;
  116. TLBCAM[index].MAS3 |= ((flags & _PAGE_RW) ? MAS3_UW : 0);
  117. }
  118. #else
  119. TLBCAM[index].MAS3 |= MAS3_UX | MAS3_UR;
  120. TLBCAM[index].MAS3 |= ((flags & _PAGE_RW) ? MAS3_UW : 0);
  121. #endif
  122. tlbcam_addrs[index].start = virt;
  123. tlbcam_addrs[index].limit = virt + size - 1;
  124. tlbcam_addrs[index].phys = phys;
  125. loadcam_entry(index);
  126. }
  127. void invalidate_tlbcam_entry(int index)
  128. {
  129. TLBCAM[index].MAS0 = MAS0_TLBSEL(1) | MAS0_ESEL(index);
  130. TLBCAM[index].MAS1 = ~MAS1_VALID;
  131. loadcam_entry(index);
  132. }
  133. void __init cam_mapin_ram(unsigned long cam0, unsigned long cam1,
  134. unsigned long cam2)
  135. {
  136. settlbcam(0, PAGE_OFFSET, memstart_addr, cam0, _PAGE_KERNEL, 0);
  137. tlbcam_index++;
  138. if (cam1) {
  139. tlbcam_index++;
  140. settlbcam(1, PAGE_OFFSET+cam0, memstart_addr+cam0, cam1, _PAGE_KERNEL, 0);
  141. }
  142. if (cam2) {
  143. tlbcam_index++;
  144. settlbcam(2, PAGE_OFFSET+cam0+cam1, memstart_addr+cam0+cam1, cam2, _PAGE_KERNEL, 0);
  145. }
  146. }
  147. /*
  148. * MMU_init_hw does the chip-specific initialization of the MMU hardware.
  149. */
  150. void __init MMU_init_hw(void)
  151. {
  152. flush_instruction_cache();
  153. }
  154. unsigned long __init mmu_mapin_ram(void)
  155. {
  156. cam_mapin_ram(__cam0, __cam1, __cam2);
  157. return __cam0 + __cam1 + __cam2;
  158. }
  159. void __init
  160. adjust_total_lowmem(void)
  161. {
  162. phys_addr_t max_lowmem_size = __max_low_memory;
  163. phys_addr_t cam_max_size = 0x10000000;
  164. phys_addr_t ram;
  165. /* adjust CAM size to max_lowmem_size */
  166. if (max_lowmem_size < cam_max_size)
  167. cam_max_size = max_lowmem_size;
  168. /* adjust lowmem size to max_lowmem_size */
  169. ram = min(max_lowmem_size, total_lowmem);
  170. /* Calculate CAM values */
  171. __cam0 = 1UL << 2 * (__ilog2(ram) / 2);
  172. if (__cam0 > cam_max_size)
  173. __cam0 = cam_max_size;
  174. ram -= __cam0;
  175. if (ram) {
  176. __cam1 = 1UL << 2 * (__ilog2(ram) / 2);
  177. if (__cam1 > cam_max_size)
  178. __cam1 = cam_max_size;
  179. ram -= __cam1;
  180. }
  181. if (ram) {
  182. __cam2 = 1UL << 2 * (__ilog2(ram) / 2);
  183. if (__cam2 > cam_max_size)
  184. __cam2 = cam_max_size;
  185. ram -= __cam2;
  186. }
  187. printk(KERN_INFO "Memory CAM mapping: CAM0=%ldMb, CAM1=%ldMb,"
  188. " CAM2=%ldMb residual: %ldMb\n",
  189. __cam0 >> 20, __cam1 >> 20, __cam2 >> 20,
  190. (long int)((total_lowmem - __cam0 - __cam1 - __cam2)
  191. >> 20));
  192. __max_low_memory = __cam0 + __cam1 + __cam2;
  193. __initial_memory_limit_addr = memstart_addr + __max_low_memory;
  194. }