msi_ia64.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * MSI hooks for standard x86 apic
  3. */
  4. #include <linux/pci.h>
  5. #include <linux/irq.h>
  6. #include <linux/msi.h>
  7. #include <linux/dmar.h>
  8. #include <asm/smp.h>
  9. /*
  10. * Shifts for APIC-based data
  11. */
  12. #define MSI_DATA_VECTOR_SHIFT 0
  13. #define MSI_DATA_VECTOR(v) (((u8)v) << MSI_DATA_VECTOR_SHIFT)
  14. #define MSI_DATA_VECTOR_MASK 0xffffff00
  15. #define MSI_DATA_DELIVERY_SHIFT 8
  16. #define MSI_DATA_DELIVERY_FIXED (0 << MSI_DATA_DELIVERY_SHIFT)
  17. #define MSI_DATA_DELIVERY_LOWPRI (1 << MSI_DATA_DELIVERY_SHIFT)
  18. #define MSI_DATA_LEVEL_SHIFT 14
  19. #define MSI_DATA_LEVEL_DEASSERT (0 << MSI_DATA_LEVEL_SHIFT)
  20. #define MSI_DATA_LEVEL_ASSERT (1 << MSI_DATA_LEVEL_SHIFT)
  21. #define MSI_DATA_TRIGGER_SHIFT 15
  22. #define MSI_DATA_TRIGGER_EDGE (0 << MSI_DATA_TRIGGER_SHIFT)
  23. #define MSI_DATA_TRIGGER_LEVEL (1 << MSI_DATA_TRIGGER_SHIFT)
  24. /*
  25. * Shift/mask fields for APIC-based bus address
  26. */
  27. #define MSI_TARGET_CPU_SHIFT 4
  28. #define MSI_ADDR_HEADER 0xfee00000
  29. #define MSI_ADDR_DESTID_MASK 0xfff0000f
  30. #define MSI_ADDR_DESTID_CPU(cpu) ((cpu) << MSI_TARGET_CPU_SHIFT)
  31. #define MSI_ADDR_DESTMODE_SHIFT 2
  32. #define MSI_ADDR_DESTMODE_PHYS (0 << MSI_ADDR_DESTMODE_SHIFT)
  33. #define MSI_ADDR_DESTMODE_LOGIC (1 << MSI_ADDR_DESTMODE_SHIFT)
  34. #define MSI_ADDR_REDIRECTION_SHIFT 3
  35. #define MSI_ADDR_REDIRECTION_CPU (0 << MSI_ADDR_REDIRECTION_SHIFT)
  36. #define MSI_ADDR_REDIRECTION_LOWPRI (1 << MSI_ADDR_REDIRECTION_SHIFT)
  37. static struct irq_chip ia64_msi_chip;
  38. #ifdef CONFIG_SMP
  39. static void ia64_set_msi_irq_affinity(unsigned int irq,
  40. const cpumask_t *cpu_mask)
  41. {
  42. struct msi_msg msg;
  43. u32 addr, data;
  44. int cpu = first_cpu(*cpu_mask);
  45. if (!cpu_online(cpu))
  46. return;
  47. if (irq_prepare_move(irq, cpu))
  48. return;
  49. read_msi_msg(irq, &msg);
  50. addr = msg.address_lo;
  51. addr &= MSI_ADDR_DESTID_MASK;
  52. addr |= MSI_ADDR_DESTID_CPU(cpu_physical_id(cpu));
  53. msg.address_lo = addr;
  54. data = msg.data;
  55. data &= MSI_DATA_VECTOR_MASK;
  56. data |= MSI_DATA_VECTOR(irq_to_vector(irq));
  57. msg.data = data;
  58. write_msi_msg(irq, &msg);
  59. irq_desc[irq].affinity = cpumask_of_cpu(cpu);
  60. }
  61. #endif /* CONFIG_SMP */
  62. int ia64_setup_msi_irq(struct pci_dev *pdev, struct msi_desc *desc)
  63. {
  64. struct msi_msg msg;
  65. unsigned long dest_phys_id;
  66. int irq, vector;
  67. cpumask_t mask;
  68. irq = create_irq();
  69. if (irq < 0)
  70. return irq;
  71. set_irq_msi(irq, desc);
  72. cpus_and(mask, irq_to_domain(irq), cpu_online_map);
  73. dest_phys_id = cpu_physical_id(first_cpu(mask));
  74. vector = irq_to_vector(irq);
  75. msg.address_hi = 0;
  76. msg.address_lo =
  77. MSI_ADDR_HEADER |
  78. MSI_ADDR_DESTMODE_PHYS |
  79. MSI_ADDR_REDIRECTION_CPU |
  80. MSI_ADDR_DESTID_CPU(dest_phys_id);
  81. msg.data =
  82. MSI_DATA_TRIGGER_EDGE |
  83. MSI_DATA_LEVEL_ASSERT |
  84. MSI_DATA_DELIVERY_FIXED |
  85. MSI_DATA_VECTOR(vector);
  86. write_msi_msg(irq, &msg);
  87. set_irq_chip_and_handler(irq, &ia64_msi_chip, handle_edge_irq);
  88. return 0;
  89. }
  90. void ia64_teardown_msi_irq(unsigned int irq)
  91. {
  92. destroy_irq(irq);
  93. }
  94. static void ia64_ack_msi_irq(unsigned int irq)
  95. {
  96. irq_complete_move(irq);
  97. move_native_irq(irq);
  98. ia64_eoi();
  99. }
  100. static int ia64_msi_retrigger_irq(unsigned int irq)
  101. {
  102. unsigned int vector = irq_to_vector(irq);
  103. ia64_resend_irq(vector);
  104. return 1;
  105. }
  106. /*
  107. * Generic ops used on most IA64 platforms.
  108. */
  109. static struct irq_chip ia64_msi_chip = {
  110. .name = "PCI-MSI",
  111. .mask = mask_msi_irq,
  112. .unmask = unmask_msi_irq,
  113. .ack = ia64_ack_msi_irq,
  114. #ifdef CONFIG_SMP
  115. .set_affinity = ia64_set_msi_irq_affinity,
  116. #endif
  117. .retrigger = ia64_msi_retrigger_irq,
  118. };
  119. int arch_setup_msi_irq(struct pci_dev *pdev, struct msi_desc *desc)
  120. {
  121. if (platform_setup_msi_irq)
  122. return platform_setup_msi_irq(pdev, desc);
  123. return ia64_setup_msi_irq(pdev, desc);
  124. }
  125. void arch_teardown_msi_irq(unsigned int irq)
  126. {
  127. if (platform_teardown_msi_irq)
  128. return platform_teardown_msi_irq(irq);
  129. return ia64_teardown_msi_irq(irq);
  130. }
  131. #ifdef CONFIG_DMAR
  132. #ifdef CONFIG_SMP
  133. static void dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  134. {
  135. struct irq_cfg *cfg = irq_cfg + irq;
  136. struct msi_msg msg;
  137. int cpu = cpumask_first(mask);
  138. if (!cpu_online(cpu))
  139. return;
  140. if (irq_prepare_move(irq, cpu))
  141. return;
  142. dmar_msi_read(irq, &msg);
  143. msg.data &= ~MSI_DATA_VECTOR_MASK;
  144. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  145. msg.address_lo &= ~MSI_ADDR_DESTID_MASK;
  146. msg.address_lo |= MSI_ADDR_DESTID_CPU(cpu_physical_id(cpu));
  147. dmar_msi_write(irq, &msg);
  148. irq_desc[irq].affinity = *mask;
  149. }
  150. #endif /* CONFIG_SMP */
  151. struct irq_chip dmar_msi_type = {
  152. .name = "DMAR_MSI",
  153. .unmask = dmar_msi_unmask,
  154. .mask = dmar_msi_mask,
  155. .ack = ia64_ack_msi_irq,
  156. #ifdef CONFIG_SMP
  157. .set_affinity = dmar_msi_set_affinity,
  158. #endif
  159. .retrigger = ia64_msi_retrigger_irq,
  160. };
  161. static int
  162. msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
  163. {
  164. struct irq_cfg *cfg = irq_cfg + irq;
  165. unsigned dest;
  166. cpumask_t mask;
  167. cpus_and(mask, irq_to_domain(irq), cpu_online_map);
  168. dest = cpu_physical_id(first_cpu(mask));
  169. msg->address_hi = 0;
  170. msg->address_lo =
  171. MSI_ADDR_HEADER |
  172. MSI_ADDR_DESTMODE_PHYS |
  173. MSI_ADDR_REDIRECTION_CPU |
  174. MSI_ADDR_DESTID_CPU(dest);
  175. msg->data =
  176. MSI_DATA_TRIGGER_EDGE |
  177. MSI_DATA_LEVEL_ASSERT |
  178. MSI_DATA_DELIVERY_FIXED |
  179. MSI_DATA_VECTOR(cfg->vector);
  180. return 0;
  181. }
  182. int arch_setup_dmar_msi(unsigned int irq)
  183. {
  184. int ret;
  185. struct msi_msg msg;
  186. ret = msi_compose_msg(NULL, irq, &msg);
  187. if (ret < 0)
  188. return ret;
  189. dmar_msi_write(irq, &msg);
  190. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  191. "edge");
  192. return 0;
  193. }
  194. #endif /* CONFIG_DMAR */