smsc95xx.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/bitrev.h>
  29. #include <linux/crc16.h>
  30. #include <linux/crc32.h>
  31. #include <linux/usb/usbnet.h>
  32. #include <linux/slab.h>
  33. #include "smsc95xx.h"
  34. #define SMSC_CHIPNAME "smsc95xx"
  35. #define SMSC_DRIVER_VERSION "1.0.4"
  36. #define HS_USB_PKT_SIZE (512)
  37. #define FS_USB_PKT_SIZE (64)
  38. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  39. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  40. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  41. #define MAX_SINGLE_PACKET_SIZE (2048)
  42. #define LAN95XX_EEPROM_MAGIC (0x9500)
  43. #define EEPROM_MAC_OFFSET (0x01)
  44. #define DEFAULT_TX_CSUM_ENABLE (true)
  45. #define DEFAULT_RX_CSUM_ENABLE (true)
  46. #define SMSC95XX_INTERNAL_PHY_ID (1)
  47. #define SMSC95XX_TX_OVERHEAD (8)
  48. #define SMSC95XX_TX_OVERHEAD_CSUM (12)
  49. #define SUPPORTED_WAKE (WAKE_PHY | WAKE_UCAST | WAKE_BCAST | \
  50. WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
  51. #define FEATURE_8_WAKEUP_FILTERS (0x01)
  52. #define FEATURE_PHY_NLP_CROSSOVER (0x02)
  53. #define FEATURE_AUTOSUSPEND (0x04)
  54. struct smsc95xx_priv {
  55. u32 mac_cr;
  56. u32 hash_hi;
  57. u32 hash_lo;
  58. u32 wolopts;
  59. spinlock_t mac_cr_lock;
  60. u8 features;
  61. };
  62. static bool turbo_mode = true;
  63. module_param(turbo_mode, bool, 0644);
  64. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  65. static int __must_check __smsc95xx_read_reg(struct usbnet *dev, u32 index,
  66. u32 *data, int in_pm)
  67. {
  68. u32 buf;
  69. int ret;
  70. int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16);
  71. BUG_ON(!dev);
  72. if (!in_pm)
  73. fn = usbnet_read_cmd;
  74. else
  75. fn = usbnet_read_cmd_nopm;
  76. ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN
  77. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  78. 0, index, &buf, 4);
  79. if (unlikely(ret < 0))
  80. netdev_warn(dev->net, "Failed to read reg index 0x%08x: %d\n",
  81. index, ret);
  82. le32_to_cpus(&buf);
  83. *data = buf;
  84. return ret;
  85. }
  86. static int __must_check __smsc95xx_write_reg(struct usbnet *dev, u32 index,
  87. u32 data, int in_pm)
  88. {
  89. u32 buf;
  90. int ret;
  91. int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16);
  92. BUG_ON(!dev);
  93. if (!in_pm)
  94. fn = usbnet_write_cmd;
  95. else
  96. fn = usbnet_write_cmd_nopm;
  97. buf = data;
  98. cpu_to_le32s(&buf);
  99. ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT
  100. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  101. 0, index, &buf, 4);
  102. if (unlikely(ret < 0))
  103. netdev_warn(dev->net, "Failed to write reg index 0x%08x: %d\n",
  104. index, ret);
  105. return ret;
  106. }
  107. static int __must_check smsc95xx_read_reg_nopm(struct usbnet *dev, u32 index,
  108. u32 *data)
  109. {
  110. return __smsc95xx_read_reg(dev, index, data, 1);
  111. }
  112. static int __must_check smsc95xx_write_reg_nopm(struct usbnet *dev, u32 index,
  113. u32 data)
  114. {
  115. return __smsc95xx_write_reg(dev, index, data, 1);
  116. }
  117. static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index,
  118. u32 *data)
  119. {
  120. return __smsc95xx_read_reg(dev, index, data, 0);
  121. }
  122. static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index,
  123. u32 data)
  124. {
  125. return __smsc95xx_write_reg(dev, index, data, 0);
  126. }
  127. /* Loop until the read is completed with timeout
  128. * called with phy_mutex held */
  129. static int __must_check __smsc95xx_phy_wait_not_busy(struct usbnet *dev,
  130. int in_pm)
  131. {
  132. unsigned long start_time = jiffies;
  133. u32 val;
  134. int ret;
  135. do {
  136. ret = __smsc95xx_read_reg(dev, MII_ADDR, &val, in_pm);
  137. if (ret < 0) {
  138. netdev_warn(dev->net, "Error reading MII_ACCESS\n");
  139. return ret;
  140. }
  141. if (!(val & MII_BUSY_))
  142. return 0;
  143. } while (!time_after(jiffies, start_time + HZ));
  144. return -EIO;
  145. }
  146. static int __smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx,
  147. int in_pm)
  148. {
  149. struct usbnet *dev = netdev_priv(netdev);
  150. u32 val, addr;
  151. int ret;
  152. mutex_lock(&dev->phy_mutex);
  153. /* confirm MII not busy */
  154. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  155. if (ret < 0) {
  156. netdev_warn(dev->net, "MII is busy in smsc95xx_mdio_read\n");
  157. goto done;
  158. }
  159. /* set the address, index & direction (read from PHY) */
  160. phy_id &= dev->mii.phy_id_mask;
  161. idx &= dev->mii.reg_num_mask;
  162. addr = (phy_id << 11) | (idx << 6) | MII_READ_ | MII_BUSY_;
  163. ret = __smsc95xx_write_reg(dev, MII_ADDR, addr, in_pm);
  164. if (ret < 0) {
  165. netdev_warn(dev->net, "Error writing MII_ADDR\n");
  166. goto done;
  167. }
  168. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  169. if (ret < 0) {
  170. netdev_warn(dev->net, "Timed out reading MII reg %02X\n", idx);
  171. goto done;
  172. }
  173. ret = __smsc95xx_read_reg(dev, MII_DATA, &val, in_pm);
  174. if (ret < 0) {
  175. netdev_warn(dev->net, "Error reading MII_DATA\n");
  176. goto done;
  177. }
  178. ret = (u16)(val & 0xFFFF);
  179. done:
  180. mutex_unlock(&dev->phy_mutex);
  181. return ret;
  182. }
  183. static void __smsc95xx_mdio_write(struct net_device *netdev, int phy_id,
  184. int idx, int regval, int in_pm)
  185. {
  186. struct usbnet *dev = netdev_priv(netdev);
  187. u32 val, addr;
  188. int ret;
  189. mutex_lock(&dev->phy_mutex);
  190. /* confirm MII not busy */
  191. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  192. if (ret < 0) {
  193. netdev_warn(dev->net, "MII is busy in smsc95xx_mdio_write\n");
  194. goto done;
  195. }
  196. val = regval;
  197. ret = __smsc95xx_write_reg(dev, MII_DATA, val, in_pm);
  198. if (ret < 0) {
  199. netdev_warn(dev->net, "Error writing MII_DATA\n");
  200. goto done;
  201. }
  202. /* set the address, index & direction (write to PHY) */
  203. phy_id &= dev->mii.phy_id_mask;
  204. idx &= dev->mii.reg_num_mask;
  205. addr = (phy_id << 11) | (idx << 6) | MII_WRITE_ | MII_BUSY_;
  206. ret = __smsc95xx_write_reg(dev, MII_ADDR, addr, in_pm);
  207. if (ret < 0) {
  208. netdev_warn(dev->net, "Error writing MII_ADDR\n");
  209. goto done;
  210. }
  211. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  212. if (ret < 0) {
  213. netdev_warn(dev->net, "Timed out writing MII reg %02X\n", idx);
  214. goto done;
  215. }
  216. done:
  217. mutex_unlock(&dev->phy_mutex);
  218. }
  219. static int smsc95xx_mdio_read_nopm(struct net_device *netdev, int phy_id,
  220. int idx)
  221. {
  222. return __smsc95xx_mdio_read(netdev, phy_id, idx, 1);
  223. }
  224. static void smsc95xx_mdio_write_nopm(struct net_device *netdev, int phy_id,
  225. int idx, int regval)
  226. {
  227. __smsc95xx_mdio_write(netdev, phy_id, idx, regval, 1);
  228. }
  229. static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  230. {
  231. return __smsc95xx_mdio_read(netdev, phy_id, idx, 0);
  232. }
  233. static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  234. int regval)
  235. {
  236. __smsc95xx_mdio_write(netdev, phy_id, idx, regval, 0);
  237. }
  238. static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev)
  239. {
  240. unsigned long start_time = jiffies;
  241. u32 val;
  242. int ret;
  243. do {
  244. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  245. if (ret < 0) {
  246. netdev_warn(dev->net, "Error reading E2P_CMD\n");
  247. return ret;
  248. }
  249. if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
  250. break;
  251. udelay(40);
  252. } while (!time_after(jiffies, start_time + HZ));
  253. if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
  254. netdev_warn(dev->net, "EEPROM read operation timeout\n");
  255. return -EIO;
  256. }
  257. return 0;
  258. }
  259. static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
  260. {
  261. unsigned long start_time = jiffies;
  262. u32 val;
  263. int ret;
  264. do {
  265. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  266. if (ret < 0) {
  267. netdev_warn(dev->net, "Error reading E2P_CMD\n");
  268. return ret;
  269. }
  270. if (!(val & E2P_CMD_BUSY_))
  271. return 0;
  272. udelay(40);
  273. } while (!time_after(jiffies, start_time + HZ));
  274. netdev_warn(dev->net, "EEPROM is busy\n");
  275. return -EIO;
  276. }
  277. static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  278. u8 *data)
  279. {
  280. u32 val;
  281. int i, ret;
  282. BUG_ON(!dev);
  283. BUG_ON(!data);
  284. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  285. if (ret)
  286. return ret;
  287. for (i = 0; i < length; i++) {
  288. val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
  289. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  290. if (ret < 0) {
  291. netdev_warn(dev->net, "Error writing E2P_CMD\n");
  292. return ret;
  293. }
  294. ret = smsc95xx_wait_eeprom(dev);
  295. if (ret < 0)
  296. return ret;
  297. ret = smsc95xx_read_reg(dev, E2P_DATA, &val);
  298. if (ret < 0) {
  299. netdev_warn(dev->net, "Error reading E2P_DATA\n");
  300. return ret;
  301. }
  302. data[i] = val & 0xFF;
  303. offset++;
  304. }
  305. return 0;
  306. }
  307. static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  308. u8 *data)
  309. {
  310. u32 val;
  311. int i, ret;
  312. BUG_ON(!dev);
  313. BUG_ON(!data);
  314. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  315. if (ret)
  316. return ret;
  317. /* Issue write/erase enable command */
  318. val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
  319. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  320. if (ret < 0) {
  321. netdev_warn(dev->net, "Error writing E2P_DATA\n");
  322. return ret;
  323. }
  324. ret = smsc95xx_wait_eeprom(dev);
  325. if (ret < 0)
  326. return ret;
  327. for (i = 0; i < length; i++) {
  328. /* Fill data register */
  329. val = data[i];
  330. ret = smsc95xx_write_reg(dev, E2P_DATA, val);
  331. if (ret < 0) {
  332. netdev_warn(dev->net, "Error writing E2P_DATA\n");
  333. return ret;
  334. }
  335. /* Send "write" command */
  336. val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
  337. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  338. if (ret < 0) {
  339. netdev_warn(dev->net, "Error writing E2P_CMD\n");
  340. return ret;
  341. }
  342. ret = smsc95xx_wait_eeprom(dev);
  343. if (ret < 0)
  344. return ret;
  345. offset++;
  346. }
  347. return 0;
  348. }
  349. static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index,
  350. u32 *data)
  351. {
  352. const u16 size = 4;
  353. int ret;
  354. ret = usbnet_write_cmd_async(dev, USB_VENDOR_REQUEST_WRITE_REGISTER,
  355. USB_DIR_OUT | USB_TYPE_VENDOR |
  356. USB_RECIP_DEVICE,
  357. 0, index, data, size);
  358. if (ret < 0)
  359. netdev_warn(dev->net, "Error write async cmd, sts=%d\n",
  360. ret);
  361. return ret;
  362. }
  363. /* returns hash bit number for given MAC address
  364. * example:
  365. * 01 00 5E 00 00 01 -> returns bit number 31 */
  366. static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
  367. {
  368. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  369. }
  370. static void smsc95xx_set_multicast(struct net_device *netdev)
  371. {
  372. struct usbnet *dev = netdev_priv(netdev);
  373. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  374. unsigned long flags;
  375. int ret;
  376. pdata->hash_hi = 0;
  377. pdata->hash_lo = 0;
  378. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  379. if (dev->net->flags & IFF_PROMISC) {
  380. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
  381. pdata->mac_cr |= MAC_CR_PRMS_;
  382. pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  383. } else if (dev->net->flags & IFF_ALLMULTI) {
  384. netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
  385. pdata->mac_cr |= MAC_CR_MCPAS_;
  386. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  387. } else if (!netdev_mc_empty(dev->net)) {
  388. struct netdev_hw_addr *ha;
  389. pdata->mac_cr |= MAC_CR_HPFILT_;
  390. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  391. netdev_for_each_mc_addr(ha, netdev) {
  392. u32 bitnum = smsc95xx_hash(ha->addr);
  393. u32 mask = 0x01 << (bitnum & 0x1F);
  394. if (bitnum & 0x20)
  395. pdata->hash_hi |= mask;
  396. else
  397. pdata->hash_lo |= mask;
  398. }
  399. netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n",
  400. pdata->hash_hi, pdata->hash_lo);
  401. } else {
  402. netif_dbg(dev, drv, dev->net, "receive own packets only\n");
  403. pdata->mac_cr &=
  404. ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  405. }
  406. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  407. /* Initiate async writes, as we can't wait for completion here */
  408. ret = smsc95xx_write_reg_async(dev, HASHH, &pdata->hash_hi);
  409. if (ret < 0)
  410. netdev_warn(dev->net, "failed to initiate async write to HASHH\n");
  411. ret = smsc95xx_write_reg_async(dev, HASHL, &pdata->hash_lo);
  412. if (ret < 0)
  413. netdev_warn(dev->net, "failed to initiate async write to HASHL\n");
  414. ret = smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr);
  415. if (ret < 0)
  416. netdev_warn(dev->net, "failed to initiate async write to MAC_CR\n");
  417. }
  418. static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
  419. u16 lcladv, u16 rmtadv)
  420. {
  421. u32 flow, afc_cfg = 0;
  422. int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
  423. if (ret < 0) {
  424. netdev_warn(dev->net, "Error reading AFC_CFG\n");
  425. return ret;
  426. }
  427. if (duplex == DUPLEX_FULL) {
  428. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  429. if (cap & FLOW_CTRL_RX)
  430. flow = 0xFFFF0002;
  431. else
  432. flow = 0;
  433. if (cap & FLOW_CTRL_TX)
  434. afc_cfg |= 0xF;
  435. else
  436. afc_cfg &= ~0xF;
  437. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
  438. cap & FLOW_CTRL_RX ? "enabled" : "disabled",
  439. cap & FLOW_CTRL_TX ? "enabled" : "disabled");
  440. } else {
  441. netif_dbg(dev, link, dev->net, "half duplex\n");
  442. flow = 0;
  443. afc_cfg |= 0xF;
  444. }
  445. ret = smsc95xx_write_reg(dev, FLOW, flow);
  446. if (ret < 0) {
  447. netdev_warn(dev->net, "Error writing FLOW\n");
  448. return ret;
  449. }
  450. ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
  451. if (ret < 0)
  452. netdev_warn(dev->net, "Error writing AFC_CFG\n");
  453. return ret;
  454. }
  455. static int smsc95xx_link_reset(struct usbnet *dev)
  456. {
  457. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  458. struct mii_if_info *mii = &dev->mii;
  459. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  460. unsigned long flags;
  461. u16 lcladv, rmtadv;
  462. int ret;
  463. /* clear interrupt status */
  464. ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  465. if (ret < 0) {
  466. netdev_warn(dev->net, "Error reading PHY_INT_SRC\n");
  467. return ret;
  468. }
  469. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  470. if (ret < 0) {
  471. netdev_warn(dev->net, "Error writing INT_STS\n");
  472. return ret;
  473. }
  474. mii_check_media(mii, 1, 1);
  475. mii_ethtool_gset(&dev->mii, &ecmd);
  476. lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  477. rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  478. netif_dbg(dev, link, dev->net,
  479. "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
  480. ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
  481. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  482. if (ecmd.duplex != DUPLEX_FULL) {
  483. pdata->mac_cr &= ~MAC_CR_FDPX_;
  484. pdata->mac_cr |= MAC_CR_RCVOWN_;
  485. } else {
  486. pdata->mac_cr &= ~MAC_CR_RCVOWN_;
  487. pdata->mac_cr |= MAC_CR_FDPX_;
  488. }
  489. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  490. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  491. if (ret < 0) {
  492. netdev_warn(dev->net, "Error writing MAC_CR\n");
  493. return ret;
  494. }
  495. ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  496. if (ret < 0)
  497. netdev_warn(dev->net, "Error updating PHY flow control\n");
  498. return ret;
  499. }
  500. static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
  501. {
  502. u32 intdata;
  503. if (urb->actual_length != 4) {
  504. netdev_warn(dev->net, "unexpected urb length %d\n",
  505. urb->actual_length);
  506. return;
  507. }
  508. memcpy(&intdata, urb->transfer_buffer, 4);
  509. le32_to_cpus(&intdata);
  510. netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
  511. if (intdata & INT_ENP_PHY_INT_)
  512. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  513. else
  514. netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
  515. intdata);
  516. }
  517. /* Enable or disable Tx & Rx checksum offload engines */
  518. static int smsc95xx_set_features(struct net_device *netdev,
  519. netdev_features_t features)
  520. {
  521. struct usbnet *dev = netdev_priv(netdev);
  522. u32 read_buf;
  523. int ret;
  524. ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
  525. if (ret < 0) {
  526. netdev_warn(dev->net, "Failed to read COE_CR: %d\n", ret);
  527. return ret;
  528. }
  529. if (features & NETIF_F_HW_CSUM)
  530. read_buf |= Tx_COE_EN_;
  531. else
  532. read_buf &= ~Tx_COE_EN_;
  533. if (features & NETIF_F_RXCSUM)
  534. read_buf |= Rx_COE_EN_;
  535. else
  536. read_buf &= ~Rx_COE_EN_;
  537. ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
  538. if (ret < 0) {
  539. netdev_warn(dev->net, "Failed to write COE_CR: %d\n", ret);
  540. return ret;
  541. }
  542. netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf);
  543. return 0;
  544. }
  545. static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
  546. {
  547. return MAX_EEPROM_SIZE;
  548. }
  549. static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
  550. struct ethtool_eeprom *ee, u8 *data)
  551. {
  552. struct usbnet *dev = netdev_priv(netdev);
  553. ee->magic = LAN95XX_EEPROM_MAGIC;
  554. return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
  555. }
  556. static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
  557. struct ethtool_eeprom *ee, u8 *data)
  558. {
  559. struct usbnet *dev = netdev_priv(netdev);
  560. if (ee->magic != LAN95XX_EEPROM_MAGIC) {
  561. netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n",
  562. ee->magic);
  563. return -EINVAL;
  564. }
  565. return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
  566. }
  567. static int smsc95xx_ethtool_getregslen(struct net_device *netdev)
  568. {
  569. /* all smsc95xx registers */
  570. return COE_CR - ID_REV + 1;
  571. }
  572. static void
  573. smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs,
  574. void *buf)
  575. {
  576. struct usbnet *dev = netdev_priv(netdev);
  577. unsigned int i, j;
  578. int retval;
  579. u32 *data = buf;
  580. retval = smsc95xx_read_reg(dev, ID_REV, &regs->version);
  581. if (retval < 0) {
  582. netdev_warn(netdev, "REGS: cannot read ID_REV\n");
  583. return;
  584. }
  585. for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) {
  586. retval = smsc95xx_read_reg(dev, i, &data[j]);
  587. if (retval < 0) {
  588. netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i);
  589. return;
  590. }
  591. }
  592. }
  593. static void smsc95xx_ethtool_get_wol(struct net_device *net,
  594. struct ethtool_wolinfo *wolinfo)
  595. {
  596. struct usbnet *dev = netdev_priv(net);
  597. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  598. wolinfo->supported = SUPPORTED_WAKE;
  599. wolinfo->wolopts = pdata->wolopts;
  600. }
  601. static int smsc95xx_ethtool_set_wol(struct net_device *net,
  602. struct ethtool_wolinfo *wolinfo)
  603. {
  604. struct usbnet *dev = netdev_priv(net);
  605. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  606. int ret;
  607. pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
  608. ret = device_set_wakeup_enable(&dev->udev->dev, pdata->wolopts);
  609. if (ret < 0)
  610. netdev_warn(dev->net, "device_set_wakeup_enable error %d\n", ret);
  611. return ret;
  612. }
  613. static const struct ethtool_ops smsc95xx_ethtool_ops = {
  614. .get_link = usbnet_get_link,
  615. .nway_reset = usbnet_nway_reset,
  616. .get_drvinfo = usbnet_get_drvinfo,
  617. .get_msglevel = usbnet_get_msglevel,
  618. .set_msglevel = usbnet_set_msglevel,
  619. .get_settings = usbnet_get_settings,
  620. .set_settings = usbnet_set_settings,
  621. .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len,
  622. .get_eeprom = smsc95xx_ethtool_get_eeprom,
  623. .set_eeprom = smsc95xx_ethtool_set_eeprom,
  624. .get_regs_len = smsc95xx_ethtool_getregslen,
  625. .get_regs = smsc95xx_ethtool_getregs,
  626. .get_wol = smsc95xx_ethtool_get_wol,
  627. .set_wol = smsc95xx_ethtool_set_wol,
  628. };
  629. static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  630. {
  631. struct usbnet *dev = netdev_priv(netdev);
  632. if (!netif_running(netdev))
  633. return -EINVAL;
  634. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  635. }
  636. static void smsc95xx_init_mac_address(struct usbnet *dev)
  637. {
  638. /* try reading mac address from EEPROM */
  639. if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  640. dev->net->dev_addr) == 0) {
  641. if (is_valid_ether_addr(dev->net->dev_addr)) {
  642. /* eeprom values are valid so use them */
  643. netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n");
  644. return;
  645. }
  646. }
  647. /* no eeprom, or eeprom values are invalid. generate random MAC */
  648. eth_hw_addr_random(dev->net);
  649. netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
  650. }
  651. static int smsc95xx_set_mac_address(struct usbnet *dev)
  652. {
  653. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  654. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  655. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  656. int ret;
  657. ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
  658. if (ret < 0) {
  659. netdev_warn(dev->net, "Failed to write ADDRL: %d\n", ret);
  660. return ret;
  661. }
  662. ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
  663. if (ret < 0)
  664. netdev_warn(dev->net, "Failed to write ADDRH: %d\n", ret);
  665. return ret;
  666. }
  667. /* starts the TX path */
  668. static int smsc95xx_start_tx_path(struct usbnet *dev)
  669. {
  670. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  671. unsigned long flags;
  672. int ret;
  673. /* Enable Tx at MAC */
  674. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  675. pdata->mac_cr |= MAC_CR_TXEN_;
  676. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  677. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  678. if (ret < 0) {
  679. netdev_warn(dev->net, "Failed to write MAC_CR: %d\n", ret);
  680. return ret;
  681. }
  682. /* Enable Tx at SCSRs */
  683. ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_);
  684. if (ret < 0)
  685. netdev_warn(dev->net, "Failed to write TX_CFG: %d\n", ret);
  686. return ret;
  687. }
  688. /* Starts the Receive path */
  689. static int smsc95xx_start_rx_path(struct usbnet *dev, int in_pm)
  690. {
  691. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  692. unsigned long flags;
  693. int ret;
  694. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  695. pdata->mac_cr |= MAC_CR_RXEN_;
  696. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  697. ret = __smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr, in_pm);
  698. if (ret < 0)
  699. netdev_warn(dev->net, "Failed to write MAC_CR: %d\n", ret);
  700. return ret;
  701. }
  702. static int smsc95xx_phy_initialize(struct usbnet *dev)
  703. {
  704. int bmcr, ret, timeout = 0;
  705. /* Initialize MII structure */
  706. dev->mii.dev = dev->net;
  707. dev->mii.mdio_read = smsc95xx_mdio_read;
  708. dev->mii.mdio_write = smsc95xx_mdio_write;
  709. dev->mii.phy_id_mask = 0x1f;
  710. dev->mii.reg_num_mask = 0x1f;
  711. dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;
  712. /* reset phy and wait for reset to complete */
  713. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  714. do {
  715. msleep(10);
  716. bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  717. timeout++;
  718. } while ((bmcr & BMCR_RESET) && (timeout < 100));
  719. if (timeout >= 100) {
  720. netdev_warn(dev->net, "timeout on PHY Reset");
  721. return -EIO;
  722. }
  723. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  724. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  725. ADVERTISE_PAUSE_ASYM);
  726. /* read to clear */
  727. ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  728. if (ret < 0) {
  729. netdev_warn(dev->net, "Failed to read PHY_INT_SRC during init\n");
  730. return ret;
  731. }
  732. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  733. PHY_INT_MASK_DEFAULT_);
  734. mii_nway_restart(&dev->mii);
  735. netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
  736. return 0;
  737. }
  738. static int smsc95xx_reset(struct usbnet *dev)
  739. {
  740. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  741. u32 read_buf, write_buf, burst_cap;
  742. int ret = 0, timeout;
  743. netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n");
  744. ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_);
  745. if (ret < 0) {
  746. netdev_warn(dev->net, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n");
  747. return ret;
  748. }
  749. timeout = 0;
  750. do {
  751. msleep(10);
  752. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  753. if (ret < 0) {
  754. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  755. return ret;
  756. }
  757. timeout++;
  758. } while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
  759. if (timeout >= 100) {
  760. netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n");
  761. return ret;
  762. }
  763. ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_);
  764. if (ret < 0) {
  765. netdev_warn(dev->net, "Failed to write PM_CTRL: %d\n", ret);
  766. return ret;
  767. }
  768. timeout = 0;
  769. do {
  770. msleep(10);
  771. ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
  772. if (ret < 0) {
  773. netdev_warn(dev->net, "Failed to read PM_CTRL: %d\n", ret);
  774. return ret;
  775. }
  776. timeout++;
  777. } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
  778. if (timeout >= 100) {
  779. netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
  780. return ret;
  781. }
  782. ret = smsc95xx_set_mac_address(dev);
  783. if (ret < 0)
  784. return ret;
  785. netif_dbg(dev, ifup, dev->net, "MAC Address: %pM\n",
  786. dev->net->dev_addr);
  787. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  788. if (ret < 0) {
  789. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  790. return ret;
  791. }
  792. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x\n",
  793. read_buf);
  794. read_buf |= HW_CFG_BIR_;
  795. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  796. if (ret < 0) {
  797. netdev_warn(dev->net, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n");
  798. return ret;
  799. }
  800. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  801. if (ret < 0) {
  802. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  803. return ret;
  804. }
  805. netif_dbg(dev, ifup, dev->net,
  806. "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n",
  807. read_buf);
  808. if (!turbo_mode) {
  809. burst_cap = 0;
  810. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  811. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  812. burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  813. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  814. } else {
  815. burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  816. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  817. }
  818. netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld\n",
  819. (ulong)dev->rx_urb_size);
  820. ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
  821. if (ret < 0) {
  822. netdev_warn(dev->net, "Failed to write BURST_CAP: %d\n", ret);
  823. return ret;
  824. }
  825. ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
  826. if (ret < 0) {
  827. netdev_warn(dev->net, "Failed to read BURST_CAP: %d\n", ret);
  828. return ret;
  829. }
  830. netif_dbg(dev, ifup, dev->net,
  831. "Read Value from BURST_CAP after writing: 0x%08x\n",
  832. read_buf);
  833. ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  834. if (ret < 0) {
  835. netdev_warn(dev->net, "Failed to write BULK_IN_DLY: %d\n", ret);
  836. return ret;
  837. }
  838. ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
  839. if (ret < 0) {
  840. netdev_warn(dev->net, "Failed to read BULK_IN_DLY: %d\n", ret);
  841. return ret;
  842. }
  843. netif_dbg(dev, ifup, dev->net,
  844. "Read Value from BULK_IN_DLY after writing: 0x%08x\n",
  845. read_buf);
  846. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  847. if (ret < 0) {
  848. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  849. return ret;
  850. }
  851. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG: 0x%08x\n",
  852. read_buf);
  853. if (turbo_mode)
  854. read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
  855. read_buf &= ~HW_CFG_RXDOFF_;
  856. /* set Rx data offset=2, Make IP header aligns on word boundary. */
  857. read_buf |= NET_IP_ALIGN << 9;
  858. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  859. if (ret < 0) {
  860. netdev_warn(dev->net, "Failed to write HW_CFG: %d\n", ret);
  861. return ret;
  862. }
  863. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  864. if (ret < 0) {
  865. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  866. return ret;
  867. }
  868. netif_dbg(dev, ifup, dev->net,
  869. "Read Value from HW_CFG after writing: 0x%08x\n", read_buf);
  870. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  871. if (ret < 0) {
  872. netdev_warn(dev->net, "Failed to write INT_STS: %d\n", ret);
  873. return ret;
  874. }
  875. ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
  876. if (ret < 0) {
  877. netdev_warn(dev->net, "Failed to read ID_REV: %d\n", ret);
  878. return ret;
  879. }
  880. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf);
  881. /* Configure GPIO pins as LED outputs */
  882. write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED |
  883. LED_GPIO_CFG_FDX_LED;
  884. ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf);
  885. if (ret < 0) {
  886. netdev_warn(dev->net, "Failed to write LED_GPIO_CFG: %d\n", ret);
  887. return ret;
  888. }
  889. /* Init Tx */
  890. ret = smsc95xx_write_reg(dev, FLOW, 0);
  891. if (ret < 0) {
  892. netdev_warn(dev->net, "Failed to write FLOW: %d\n", ret);
  893. return ret;
  894. }
  895. ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT);
  896. if (ret < 0) {
  897. netdev_warn(dev->net, "Failed to write AFC_CFG: %d\n", ret);
  898. return ret;
  899. }
  900. /* Don't need mac_cr_lock during initialisation */
  901. ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
  902. if (ret < 0) {
  903. netdev_warn(dev->net, "Failed to read MAC_CR: %d\n", ret);
  904. return ret;
  905. }
  906. /* Init Rx */
  907. /* Set Vlan */
  908. ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q);
  909. if (ret < 0) {
  910. netdev_warn(dev->net, "Failed to write VLAN1: %d\n", ret);
  911. return ret;
  912. }
  913. /* Enable or disable checksum offload engines */
  914. ret = smsc95xx_set_features(dev->net, dev->net->features);
  915. if (ret < 0) {
  916. netdev_warn(dev->net, "Failed to set checksum offload features\n");
  917. return ret;
  918. }
  919. smsc95xx_set_multicast(dev->net);
  920. ret = smsc95xx_phy_initialize(dev);
  921. if (ret < 0) {
  922. netdev_warn(dev->net, "Failed to init PHY\n");
  923. return ret;
  924. }
  925. ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
  926. if (ret < 0) {
  927. netdev_warn(dev->net, "Failed to read INT_EP_CTL: %d\n", ret);
  928. return ret;
  929. }
  930. /* enable PHY interrupts */
  931. read_buf |= INT_EP_CTL_PHY_INT_;
  932. ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
  933. if (ret < 0) {
  934. netdev_warn(dev->net, "Failed to write INT_EP_CTL: %d\n", ret);
  935. return ret;
  936. }
  937. ret = smsc95xx_start_tx_path(dev);
  938. if (ret < 0) {
  939. netdev_warn(dev->net, "Failed to start TX path\n");
  940. return ret;
  941. }
  942. ret = smsc95xx_start_rx_path(dev, 0);
  943. if (ret < 0) {
  944. netdev_warn(dev->net, "Failed to start RX path\n");
  945. return ret;
  946. }
  947. netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n");
  948. return 0;
  949. }
  950. static const struct net_device_ops smsc95xx_netdev_ops = {
  951. .ndo_open = usbnet_open,
  952. .ndo_stop = usbnet_stop,
  953. .ndo_start_xmit = usbnet_start_xmit,
  954. .ndo_tx_timeout = usbnet_tx_timeout,
  955. .ndo_change_mtu = usbnet_change_mtu,
  956. .ndo_set_mac_address = eth_mac_addr,
  957. .ndo_validate_addr = eth_validate_addr,
  958. .ndo_do_ioctl = smsc95xx_ioctl,
  959. .ndo_set_rx_mode = smsc95xx_set_multicast,
  960. .ndo_set_features = smsc95xx_set_features,
  961. };
  962. static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
  963. {
  964. struct smsc95xx_priv *pdata = NULL;
  965. u32 val;
  966. int ret;
  967. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  968. ret = usbnet_get_endpoints(dev, intf);
  969. if (ret < 0) {
  970. netdev_warn(dev->net, "usbnet_get_endpoints failed: %d\n", ret);
  971. return ret;
  972. }
  973. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
  974. GFP_KERNEL);
  975. pdata = (struct smsc95xx_priv *)(dev->data[0]);
  976. if (!pdata) {
  977. netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n");
  978. return -ENOMEM;
  979. }
  980. spin_lock_init(&pdata->mac_cr_lock);
  981. if (DEFAULT_TX_CSUM_ENABLE)
  982. dev->net->features |= NETIF_F_HW_CSUM;
  983. if (DEFAULT_RX_CSUM_ENABLE)
  984. dev->net->features |= NETIF_F_RXCSUM;
  985. dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
  986. smsc95xx_init_mac_address(dev);
  987. /* Init all registers */
  988. ret = smsc95xx_reset(dev);
  989. /* detect device revision as different features may be available */
  990. ret = smsc95xx_read_reg(dev, ID_REV, &val);
  991. if (ret < 0) {
  992. netdev_warn(dev->net, "Failed to read ID_REV: %d\n", ret);
  993. return ret;
  994. }
  995. val >>= 16;
  996. if ((val == ID_REV_CHIP_ID_9500A_) || (val == ID_REV_CHIP_ID_9530_) ||
  997. (val == ID_REV_CHIP_ID_89530_) || (val == ID_REV_CHIP_ID_9730_))
  998. pdata->features = (FEATURE_8_WAKEUP_FILTERS |
  999. FEATURE_PHY_NLP_CROSSOVER |
  1000. FEATURE_AUTOSUSPEND);
  1001. else if (val == ID_REV_CHIP_ID_9512_)
  1002. pdata->features = FEATURE_8_WAKEUP_FILTERS;
  1003. dev->net->netdev_ops = &smsc95xx_netdev_ops;
  1004. dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
  1005. dev->net->flags |= IFF_MULTICAST;
  1006. dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM;
  1007. dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
  1008. return 0;
  1009. }
  1010. static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  1011. {
  1012. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  1013. if (pdata) {
  1014. netif_dbg(dev, ifdown, dev->net, "free pdata\n");
  1015. kfree(pdata);
  1016. pdata = NULL;
  1017. dev->data[0] = 0;
  1018. }
  1019. }
  1020. static u32 smsc_crc(const u8 *buffer, size_t len, int filter)
  1021. {
  1022. u32 crc = bitrev16(crc16(0xFFFF, buffer, len));
  1023. return crc << ((filter % 2) * 16);
  1024. }
  1025. static int smsc95xx_enable_phy_wakeup_interrupts(struct usbnet *dev, u16 mask)
  1026. {
  1027. struct mii_if_info *mii = &dev->mii;
  1028. int ret;
  1029. netdev_dbg(dev->net, "enabling PHY wakeup interrupts\n");
  1030. /* read to clear */
  1031. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_SRC);
  1032. if (ret < 0) {
  1033. netdev_warn(dev->net, "Error reading PHY_INT_SRC\n");
  1034. return ret;
  1035. }
  1036. /* enable interrupt source */
  1037. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_MASK);
  1038. if (ret < 0) {
  1039. netdev_warn(dev->net, "Error reading PHY_INT_MASK\n");
  1040. return ret;
  1041. }
  1042. ret |= mask;
  1043. smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_INT_MASK, ret);
  1044. return 0;
  1045. }
  1046. static int smsc95xx_link_ok_nopm(struct usbnet *dev)
  1047. {
  1048. struct mii_if_info *mii = &dev->mii;
  1049. int ret;
  1050. /* first, a dummy read, needed to latch some MII phys */
  1051. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
  1052. if (ret < 0) {
  1053. netdev_warn(dev->net, "Error reading MII_BMSR\n");
  1054. return ret;
  1055. }
  1056. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
  1057. if (ret < 0) {
  1058. netdev_warn(dev->net, "Error reading MII_BMSR\n");
  1059. return ret;
  1060. }
  1061. return !!(ret & BMSR_LSTATUS);
  1062. }
  1063. static int smsc95xx_enter_suspend0(struct usbnet *dev)
  1064. {
  1065. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  1066. u32 val;
  1067. int ret;
  1068. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1069. if (ret < 0) {
  1070. netdev_warn(dev->net, "Error reading PM_CTRL\n");
  1071. return ret;
  1072. }
  1073. val &= (~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_));
  1074. val |= PM_CTL_SUS_MODE_0;
  1075. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1076. if (ret < 0) {
  1077. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1078. return ret;
  1079. }
  1080. /* clear wol status */
  1081. val &= ~PM_CTL_WUPS_;
  1082. val |= PM_CTL_WUPS_WOL_;
  1083. /* enable energy detection */
  1084. if (pdata->wolopts & WAKE_PHY)
  1085. val |= PM_CTL_WUPS_ED_;
  1086. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1087. if (ret < 0) {
  1088. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1089. return ret;
  1090. }
  1091. /* read back PM_CTRL */
  1092. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1093. if (ret < 0)
  1094. netdev_warn(dev->net, "Error reading PM_CTRL\n");
  1095. return ret;
  1096. }
  1097. static int smsc95xx_enter_suspend1(struct usbnet *dev)
  1098. {
  1099. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  1100. struct mii_if_info *mii = &dev->mii;
  1101. u32 val;
  1102. int ret;
  1103. /* reconfigure link pulse detection timing for
  1104. * compatibility with non-standard link partners
  1105. */
  1106. if (pdata->features & FEATURE_PHY_NLP_CROSSOVER)
  1107. smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_EDPD_CONFIG,
  1108. PHY_EDPD_CONFIG_DEFAULT);
  1109. /* enable energy detect power-down mode */
  1110. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_MODE_CTRL_STS);
  1111. if (ret < 0) {
  1112. netdev_warn(dev->net, "Error reading PHY_MODE_CTRL_STS\n");
  1113. return ret;
  1114. }
  1115. ret |= MODE_CTRL_STS_EDPWRDOWN_;
  1116. smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_MODE_CTRL_STS, ret);
  1117. /* enter SUSPEND1 mode */
  1118. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1119. if (ret < 0) {
  1120. netdev_warn(dev->net, "Error reading PM_CTRL\n");
  1121. return ret;
  1122. }
  1123. val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
  1124. val |= PM_CTL_SUS_MODE_1;
  1125. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1126. if (ret < 0) {
  1127. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1128. return ret;
  1129. }
  1130. /* clear wol status, enable energy detection */
  1131. val &= ~PM_CTL_WUPS_;
  1132. val |= (PM_CTL_WUPS_ED_ | PM_CTL_ED_EN_);
  1133. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1134. if (ret < 0)
  1135. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1136. return ret;
  1137. }
  1138. static int smsc95xx_enter_suspend2(struct usbnet *dev)
  1139. {
  1140. u32 val;
  1141. int ret;
  1142. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1143. if (ret < 0) {
  1144. netdev_warn(dev->net, "Error reading PM_CTRL\n");
  1145. return ret;
  1146. }
  1147. val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
  1148. val |= PM_CTL_SUS_MODE_2;
  1149. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1150. if (ret < 0)
  1151. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1152. return ret;
  1153. }
  1154. static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message)
  1155. {
  1156. struct usbnet *dev = usb_get_intfdata(intf);
  1157. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  1158. u32 val, link_up;
  1159. int ret;
  1160. ret = usbnet_suspend(intf, message);
  1161. if (ret < 0) {
  1162. netdev_warn(dev->net, "usbnet_suspend error\n");
  1163. return ret;
  1164. }
  1165. /* determine if link is up using only _nopm functions */
  1166. link_up = smsc95xx_link_ok_nopm(dev);
  1167. /* if no wol options set, or if link is down and we're not waking on
  1168. * PHY activity, enter lowest power SUSPEND2 mode
  1169. */
  1170. if (!(pdata->wolopts & SUPPORTED_WAKE) ||
  1171. !(link_up || (pdata->wolopts & WAKE_PHY))) {
  1172. netdev_info(dev->net, "entering SUSPEND2 mode\n");
  1173. /* disable energy detect (link up) & wake up events */
  1174. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1175. if (ret < 0) {
  1176. netdev_warn(dev->net, "Error reading WUCSR\n");
  1177. goto done;
  1178. }
  1179. val &= ~(WUCSR_MPEN_ | WUCSR_WAKE_EN_);
  1180. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1181. if (ret < 0) {
  1182. netdev_warn(dev->net, "Error writing WUCSR\n");
  1183. goto done;
  1184. }
  1185. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1186. if (ret < 0) {
  1187. netdev_warn(dev->net, "Error reading PM_CTRL\n");
  1188. goto done;
  1189. }
  1190. val &= ~(PM_CTL_ED_EN_ | PM_CTL_WOL_EN_);
  1191. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1192. if (ret < 0) {
  1193. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1194. goto done;
  1195. }
  1196. ret = smsc95xx_enter_suspend2(dev);
  1197. goto done;
  1198. }
  1199. if (pdata->wolopts & WAKE_PHY) {
  1200. ret = smsc95xx_enable_phy_wakeup_interrupts(dev,
  1201. (PHY_INT_MASK_ANEG_COMP_ | PHY_INT_MASK_LINK_DOWN_));
  1202. if (ret < 0) {
  1203. netdev_warn(dev->net, "error enabling PHY wakeup ints\n");
  1204. goto done;
  1205. }
  1206. /* if link is down then configure EDPD and enter SUSPEND1,
  1207. * otherwise enter SUSPEND0 below
  1208. */
  1209. if (!link_up) {
  1210. netdev_info(dev->net, "entering SUSPEND1 mode\n");
  1211. ret = smsc95xx_enter_suspend1(dev);
  1212. goto done;
  1213. }
  1214. }
  1215. if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
  1216. u32 *filter_mask = kzalloc(sizeof(u32) * 32, GFP_KERNEL);
  1217. u32 command[2];
  1218. u32 offset[2];
  1219. u32 crc[4];
  1220. int wuff_filter_count =
  1221. (pdata->features & FEATURE_8_WAKEUP_FILTERS) ?
  1222. LAN9500A_WUFF_NUM : LAN9500_WUFF_NUM;
  1223. int i, filter = 0;
  1224. if (!filter_mask) {
  1225. netdev_warn(dev->net, "Unable to allocate filter_mask\n");
  1226. ret = -ENOMEM;
  1227. goto done;
  1228. }
  1229. memset(command, 0, sizeof(command));
  1230. memset(offset, 0, sizeof(offset));
  1231. memset(crc, 0, sizeof(crc));
  1232. if (pdata->wolopts & WAKE_BCAST) {
  1233. const u8 bcast[] = {0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF};
  1234. netdev_info(dev->net, "enabling broadcast detection\n");
  1235. filter_mask[filter * 4] = 0x003F;
  1236. filter_mask[filter * 4 + 1] = 0x00;
  1237. filter_mask[filter * 4 + 2] = 0x00;
  1238. filter_mask[filter * 4 + 3] = 0x00;
  1239. command[filter/4] |= 0x05UL << ((filter % 4) * 8);
  1240. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  1241. crc[filter/2] |= smsc_crc(bcast, 6, filter);
  1242. filter++;
  1243. }
  1244. if (pdata->wolopts & WAKE_MCAST) {
  1245. const u8 mcast[] = {0x01, 0x00, 0x5E};
  1246. netdev_info(dev->net, "enabling multicast detection\n");
  1247. filter_mask[filter * 4] = 0x0007;
  1248. filter_mask[filter * 4 + 1] = 0x00;
  1249. filter_mask[filter * 4 + 2] = 0x00;
  1250. filter_mask[filter * 4 + 3] = 0x00;
  1251. command[filter/4] |= 0x09UL << ((filter % 4) * 8);
  1252. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  1253. crc[filter/2] |= smsc_crc(mcast, 3, filter);
  1254. filter++;
  1255. }
  1256. if (pdata->wolopts & WAKE_ARP) {
  1257. const u8 arp[] = {0x08, 0x06};
  1258. netdev_info(dev->net, "enabling ARP detection\n");
  1259. filter_mask[filter * 4] = 0x0003;
  1260. filter_mask[filter * 4 + 1] = 0x00;
  1261. filter_mask[filter * 4 + 2] = 0x00;
  1262. filter_mask[filter * 4 + 3] = 0x00;
  1263. command[filter/4] |= 0x05UL << ((filter % 4) * 8);
  1264. offset[filter/4] |= 0x0C << ((filter % 4) * 8);
  1265. crc[filter/2] |= smsc_crc(arp, 2, filter);
  1266. filter++;
  1267. }
  1268. if (pdata->wolopts & WAKE_UCAST) {
  1269. netdev_info(dev->net, "enabling unicast detection\n");
  1270. filter_mask[filter * 4] = 0x003F;
  1271. filter_mask[filter * 4 + 1] = 0x00;
  1272. filter_mask[filter * 4 + 2] = 0x00;
  1273. filter_mask[filter * 4 + 3] = 0x00;
  1274. command[filter/4] |= 0x01UL << ((filter % 4) * 8);
  1275. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  1276. crc[filter/2] |= smsc_crc(dev->net->dev_addr, ETH_ALEN, filter);
  1277. filter++;
  1278. }
  1279. for (i = 0; i < (wuff_filter_count * 4); i++) {
  1280. ret = smsc95xx_write_reg_nopm(dev, WUFF, filter_mask[i]);
  1281. if (ret < 0) {
  1282. netdev_warn(dev->net, "Error writing WUFF\n");
  1283. kfree(filter_mask);
  1284. goto done;
  1285. }
  1286. }
  1287. kfree(filter_mask);
  1288. for (i = 0; i < (wuff_filter_count / 4); i++) {
  1289. ret = smsc95xx_write_reg_nopm(dev, WUFF, command[i]);
  1290. if (ret < 0) {
  1291. netdev_warn(dev->net, "Error writing WUFF\n");
  1292. goto done;
  1293. }
  1294. }
  1295. for (i = 0; i < (wuff_filter_count / 4); i++) {
  1296. ret = smsc95xx_write_reg_nopm(dev, WUFF, offset[i]);
  1297. if (ret < 0) {
  1298. netdev_warn(dev->net, "Error writing WUFF\n");
  1299. goto done;
  1300. }
  1301. }
  1302. for (i = 0; i < (wuff_filter_count / 2); i++) {
  1303. ret = smsc95xx_write_reg_nopm(dev, WUFF, crc[i]);
  1304. if (ret < 0) {
  1305. netdev_warn(dev->net, "Error writing WUFF\n");
  1306. goto done;
  1307. }
  1308. }
  1309. /* clear any pending pattern match packet status */
  1310. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1311. if (ret < 0) {
  1312. netdev_warn(dev->net, "Error reading WUCSR\n");
  1313. goto done;
  1314. }
  1315. val |= WUCSR_WUFR_;
  1316. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1317. if (ret < 0) {
  1318. netdev_warn(dev->net, "Error writing WUCSR\n");
  1319. goto done;
  1320. }
  1321. }
  1322. if (pdata->wolopts & WAKE_MAGIC) {
  1323. /* clear any pending magic packet status */
  1324. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1325. if (ret < 0) {
  1326. netdev_warn(dev->net, "Error reading WUCSR\n");
  1327. goto done;
  1328. }
  1329. val |= WUCSR_MPR_;
  1330. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1331. if (ret < 0) {
  1332. netdev_warn(dev->net, "Error writing WUCSR\n");
  1333. goto done;
  1334. }
  1335. }
  1336. /* enable/disable wakeup sources */
  1337. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1338. if (ret < 0) {
  1339. netdev_warn(dev->net, "Error reading WUCSR\n");
  1340. goto done;
  1341. }
  1342. if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
  1343. netdev_info(dev->net, "enabling pattern match wakeup\n");
  1344. val |= WUCSR_WAKE_EN_;
  1345. } else {
  1346. netdev_info(dev->net, "disabling pattern match wakeup\n");
  1347. val &= ~WUCSR_WAKE_EN_;
  1348. }
  1349. if (pdata->wolopts & WAKE_MAGIC) {
  1350. netdev_info(dev->net, "enabling magic packet wakeup\n");
  1351. val |= WUCSR_MPEN_;
  1352. } else {
  1353. netdev_info(dev->net, "disabling magic packet wakeup\n");
  1354. val &= ~WUCSR_MPEN_;
  1355. }
  1356. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1357. if (ret < 0) {
  1358. netdev_warn(dev->net, "Error writing WUCSR\n");
  1359. goto done;
  1360. }
  1361. /* enable wol wakeup source */
  1362. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1363. if (ret < 0) {
  1364. netdev_warn(dev->net, "Error reading PM_CTRL\n");
  1365. goto done;
  1366. }
  1367. val |= PM_CTL_WOL_EN_;
  1368. /* phy energy detect wakeup source */
  1369. if (pdata->wolopts & WAKE_PHY)
  1370. val |= PM_CTL_ED_EN_;
  1371. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1372. if (ret < 0) {
  1373. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1374. goto done;
  1375. }
  1376. /* enable receiver to enable frame reception */
  1377. smsc95xx_start_rx_path(dev, 1);
  1378. /* some wol options are enabled, so enter SUSPEND0 */
  1379. netdev_info(dev->net, "entering SUSPEND0 mode\n");
  1380. ret = smsc95xx_enter_suspend0(dev);
  1381. done:
  1382. if (ret)
  1383. usbnet_resume(intf);
  1384. return ret;
  1385. }
  1386. static int smsc95xx_resume(struct usb_interface *intf)
  1387. {
  1388. struct usbnet *dev = usb_get_intfdata(intf);
  1389. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  1390. int ret;
  1391. u32 val;
  1392. BUG_ON(!dev);
  1393. if (pdata->wolopts) {
  1394. /* clear wake-up sources */
  1395. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1396. if (ret < 0) {
  1397. netdev_warn(dev->net, "Error reading WUCSR\n");
  1398. return ret;
  1399. }
  1400. val &= ~(WUCSR_WAKE_EN_ | WUCSR_MPEN_);
  1401. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1402. if (ret < 0) {
  1403. netdev_warn(dev->net, "Error writing WUCSR\n");
  1404. return ret;
  1405. }
  1406. /* clear wake-up status */
  1407. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1408. if (ret < 0) {
  1409. netdev_warn(dev->net, "Error reading PM_CTRL\n");
  1410. return ret;
  1411. }
  1412. val &= ~PM_CTL_WOL_EN_;
  1413. val |= PM_CTL_WUPS_;
  1414. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1415. if (ret < 0) {
  1416. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1417. return ret;
  1418. }
  1419. }
  1420. ret = usbnet_resume(intf);
  1421. if (ret < 0)
  1422. netdev_warn(dev->net, "usbnet_resume error\n");
  1423. return ret;
  1424. }
  1425. static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
  1426. {
  1427. skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
  1428. skb->ip_summed = CHECKSUM_COMPLETE;
  1429. skb_trim(skb, skb->len - 2);
  1430. }
  1431. static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  1432. {
  1433. while (skb->len > 0) {
  1434. u32 header, align_count;
  1435. struct sk_buff *ax_skb;
  1436. unsigned char *packet;
  1437. u16 size;
  1438. memcpy(&header, skb->data, sizeof(header));
  1439. le32_to_cpus(&header);
  1440. skb_pull(skb, 4 + NET_IP_ALIGN);
  1441. packet = skb->data;
  1442. /* get the packet length */
  1443. size = (u16)((header & RX_STS_FL_) >> 16);
  1444. align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
  1445. if (unlikely(header & RX_STS_ES_)) {
  1446. netif_dbg(dev, rx_err, dev->net,
  1447. "Error header=0x%08x\n", header);
  1448. dev->net->stats.rx_errors++;
  1449. dev->net->stats.rx_dropped++;
  1450. if (header & RX_STS_CRC_) {
  1451. dev->net->stats.rx_crc_errors++;
  1452. } else {
  1453. if (header & (RX_STS_TL_ | RX_STS_RF_))
  1454. dev->net->stats.rx_frame_errors++;
  1455. if ((header & RX_STS_LE_) &&
  1456. (!(header & RX_STS_FT_)))
  1457. dev->net->stats.rx_length_errors++;
  1458. }
  1459. } else {
  1460. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  1461. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  1462. netif_dbg(dev, rx_err, dev->net,
  1463. "size err header=0x%08x\n", header);
  1464. return 0;
  1465. }
  1466. /* last frame in this batch */
  1467. if (skb->len == size) {
  1468. if (dev->net->features & NETIF_F_RXCSUM)
  1469. smsc95xx_rx_csum_offload(skb);
  1470. skb_trim(skb, skb->len - 4); /* remove fcs */
  1471. skb->truesize = size + sizeof(struct sk_buff);
  1472. return 1;
  1473. }
  1474. ax_skb = skb_clone(skb, GFP_ATOMIC);
  1475. if (unlikely(!ax_skb)) {
  1476. netdev_warn(dev->net, "Error allocating skb\n");
  1477. return 0;
  1478. }
  1479. ax_skb->len = size;
  1480. ax_skb->data = packet;
  1481. skb_set_tail_pointer(ax_skb, size);
  1482. if (dev->net->features & NETIF_F_RXCSUM)
  1483. smsc95xx_rx_csum_offload(ax_skb);
  1484. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  1485. ax_skb->truesize = size + sizeof(struct sk_buff);
  1486. usbnet_skb_return(dev, ax_skb);
  1487. }
  1488. skb_pull(skb, size);
  1489. /* padding bytes before the next frame starts */
  1490. if (skb->len)
  1491. skb_pull(skb, align_count);
  1492. }
  1493. if (unlikely(skb->len < 0)) {
  1494. netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len);
  1495. return 0;
  1496. }
  1497. return 1;
  1498. }
  1499. static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb)
  1500. {
  1501. u16 low_16 = (u16)skb_checksum_start_offset(skb);
  1502. u16 high_16 = low_16 + skb->csum_offset;
  1503. return (high_16 << 16) | low_16;
  1504. }
  1505. static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
  1506. struct sk_buff *skb, gfp_t flags)
  1507. {
  1508. bool csum = skb->ip_summed == CHECKSUM_PARTIAL;
  1509. int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD;
  1510. u32 tx_cmd_a, tx_cmd_b;
  1511. /* We do not advertise SG, so skbs should be already linearized */
  1512. BUG_ON(skb_shinfo(skb)->nr_frags);
  1513. if (skb_headroom(skb) < overhead) {
  1514. struct sk_buff *skb2 = skb_copy_expand(skb,
  1515. overhead, 0, flags);
  1516. dev_kfree_skb_any(skb);
  1517. skb = skb2;
  1518. if (!skb)
  1519. return NULL;
  1520. }
  1521. if (csum) {
  1522. if (skb->len <= 45) {
  1523. /* workaround - hardware tx checksum does not work
  1524. * properly with extremely small packets */
  1525. long csstart = skb_checksum_start_offset(skb);
  1526. __wsum calc = csum_partial(skb->data + csstart,
  1527. skb->len - csstart, 0);
  1528. *((__sum16 *)(skb->data + csstart
  1529. + skb->csum_offset)) = csum_fold(calc);
  1530. csum = false;
  1531. } else {
  1532. u32 csum_preamble = smsc95xx_calc_csum_preamble(skb);
  1533. skb_push(skb, 4);
  1534. cpu_to_le32s(&csum_preamble);
  1535. memcpy(skb->data, &csum_preamble, 4);
  1536. }
  1537. }
  1538. skb_push(skb, 4);
  1539. tx_cmd_b = (u32)(skb->len - 4);
  1540. if (csum)
  1541. tx_cmd_b |= TX_CMD_B_CSUM_ENABLE;
  1542. cpu_to_le32s(&tx_cmd_b);
  1543. memcpy(skb->data, &tx_cmd_b, 4);
  1544. skb_push(skb, 4);
  1545. tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
  1546. TX_CMD_A_LAST_SEG_;
  1547. cpu_to_le32s(&tx_cmd_a);
  1548. memcpy(skb->data, &tx_cmd_a, 4);
  1549. return skb;
  1550. }
  1551. static const struct driver_info smsc95xx_info = {
  1552. .description = "smsc95xx USB 2.0 Ethernet",
  1553. .bind = smsc95xx_bind,
  1554. .unbind = smsc95xx_unbind,
  1555. .link_reset = smsc95xx_link_reset,
  1556. .reset = smsc95xx_reset,
  1557. .rx_fixup = smsc95xx_rx_fixup,
  1558. .tx_fixup = smsc95xx_tx_fixup,
  1559. .status = smsc95xx_status,
  1560. .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
  1561. };
  1562. static const struct usb_device_id products[] = {
  1563. {
  1564. /* SMSC9500 USB Ethernet Device */
  1565. USB_DEVICE(0x0424, 0x9500),
  1566. .driver_info = (unsigned long) &smsc95xx_info,
  1567. },
  1568. {
  1569. /* SMSC9505 USB Ethernet Device */
  1570. USB_DEVICE(0x0424, 0x9505),
  1571. .driver_info = (unsigned long) &smsc95xx_info,
  1572. },
  1573. {
  1574. /* SMSC9500A USB Ethernet Device */
  1575. USB_DEVICE(0x0424, 0x9E00),
  1576. .driver_info = (unsigned long) &smsc95xx_info,
  1577. },
  1578. {
  1579. /* SMSC9505A USB Ethernet Device */
  1580. USB_DEVICE(0x0424, 0x9E01),
  1581. .driver_info = (unsigned long) &smsc95xx_info,
  1582. },
  1583. {
  1584. /* SMSC9512/9514 USB Hub & Ethernet Device */
  1585. USB_DEVICE(0x0424, 0xec00),
  1586. .driver_info = (unsigned long) &smsc95xx_info,
  1587. },
  1588. {
  1589. /* SMSC9500 USB Ethernet Device (SAL10) */
  1590. USB_DEVICE(0x0424, 0x9900),
  1591. .driver_info = (unsigned long) &smsc95xx_info,
  1592. },
  1593. {
  1594. /* SMSC9505 USB Ethernet Device (SAL10) */
  1595. USB_DEVICE(0x0424, 0x9901),
  1596. .driver_info = (unsigned long) &smsc95xx_info,
  1597. },
  1598. {
  1599. /* SMSC9500A USB Ethernet Device (SAL10) */
  1600. USB_DEVICE(0x0424, 0x9902),
  1601. .driver_info = (unsigned long) &smsc95xx_info,
  1602. },
  1603. {
  1604. /* SMSC9505A USB Ethernet Device (SAL10) */
  1605. USB_DEVICE(0x0424, 0x9903),
  1606. .driver_info = (unsigned long) &smsc95xx_info,
  1607. },
  1608. {
  1609. /* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */
  1610. USB_DEVICE(0x0424, 0x9904),
  1611. .driver_info = (unsigned long) &smsc95xx_info,
  1612. },
  1613. {
  1614. /* SMSC9500A USB Ethernet Device (HAL) */
  1615. USB_DEVICE(0x0424, 0x9905),
  1616. .driver_info = (unsigned long) &smsc95xx_info,
  1617. },
  1618. {
  1619. /* SMSC9505A USB Ethernet Device (HAL) */
  1620. USB_DEVICE(0x0424, 0x9906),
  1621. .driver_info = (unsigned long) &smsc95xx_info,
  1622. },
  1623. {
  1624. /* SMSC9500 USB Ethernet Device (Alternate ID) */
  1625. USB_DEVICE(0x0424, 0x9907),
  1626. .driver_info = (unsigned long) &smsc95xx_info,
  1627. },
  1628. {
  1629. /* SMSC9500A USB Ethernet Device (Alternate ID) */
  1630. USB_DEVICE(0x0424, 0x9908),
  1631. .driver_info = (unsigned long) &smsc95xx_info,
  1632. },
  1633. {
  1634. /* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */
  1635. USB_DEVICE(0x0424, 0x9909),
  1636. .driver_info = (unsigned long) &smsc95xx_info,
  1637. },
  1638. {
  1639. /* SMSC LAN9530 USB Ethernet Device */
  1640. USB_DEVICE(0x0424, 0x9530),
  1641. .driver_info = (unsigned long) &smsc95xx_info,
  1642. },
  1643. {
  1644. /* SMSC LAN9730 USB Ethernet Device */
  1645. USB_DEVICE(0x0424, 0x9730),
  1646. .driver_info = (unsigned long) &smsc95xx_info,
  1647. },
  1648. {
  1649. /* SMSC LAN89530 USB Ethernet Device */
  1650. USB_DEVICE(0x0424, 0x9E08),
  1651. .driver_info = (unsigned long) &smsc95xx_info,
  1652. },
  1653. { }, /* END */
  1654. };
  1655. MODULE_DEVICE_TABLE(usb, products);
  1656. static struct usb_driver smsc95xx_driver = {
  1657. .name = "smsc95xx",
  1658. .id_table = products,
  1659. .probe = usbnet_probe,
  1660. .suspend = smsc95xx_suspend,
  1661. .resume = smsc95xx_resume,
  1662. .reset_resume = smsc95xx_resume,
  1663. .disconnect = usbnet_disconnect,
  1664. .disable_hub_initiated_lpm = 1,
  1665. };
  1666. module_usb_driver(smsc95xx_driver);
  1667. MODULE_AUTHOR("Nancy Lin");
  1668. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
  1669. MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
  1670. MODULE_LICENSE("GPL");