evergreen.c 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include "drmP.h"
  27. #include "radeon.h"
  28. #include "radeon_asic.h"
  29. #include "radeon_drm.h"
  30. #include "evergreend.h"
  31. #include "atom.h"
  32. #include "avivod.h"
  33. #include "evergreen_reg.h"
  34. #define EVERGREEN_PFP_UCODE_SIZE 1120
  35. #define EVERGREEN_PM4_UCODE_SIZE 1376
  36. static void evergreen_gpu_init(struct radeon_device *rdev);
  37. void evergreen_fini(struct radeon_device *rdev);
  38. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  39. {
  40. bool connected = false;
  41. switch (hpd) {
  42. case RADEON_HPD_1:
  43. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  44. connected = true;
  45. break;
  46. case RADEON_HPD_2:
  47. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  48. connected = true;
  49. break;
  50. case RADEON_HPD_3:
  51. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  52. connected = true;
  53. break;
  54. case RADEON_HPD_4:
  55. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  56. connected = true;
  57. break;
  58. case RADEON_HPD_5:
  59. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  60. connected = true;
  61. break;
  62. case RADEON_HPD_6:
  63. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  64. connected = true;
  65. break;
  66. default:
  67. break;
  68. }
  69. return connected;
  70. }
  71. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  72. enum radeon_hpd_id hpd)
  73. {
  74. u32 tmp;
  75. bool connected = evergreen_hpd_sense(rdev, hpd);
  76. switch (hpd) {
  77. case RADEON_HPD_1:
  78. tmp = RREG32(DC_HPD1_INT_CONTROL);
  79. if (connected)
  80. tmp &= ~DC_HPDx_INT_POLARITY;
  81. else
  82. tmp |= DC_HPDx_INT_POLARITY;
  83. WREG32(DC_HPD1_INT_CONTROL, tmp);
  84. break;
  85. case RADEON_HPD_2:
  86. tmp = RREG32(DC_HPD2_INT_CONTROL);
  87. if (connected)
  88. tmp &= ~DC_HPDx_INT_POLARITY;
  89. else
  90. tmp |= DC_HPDx_INT_POLARITY;
  91. WREG32(DC_HPD2_INT_CONTROL, tmp);
  92. break;
  93. case RADEON_HPD_3:
  94. tmp = RREG32(DC_HPD3_INT_CONTROL);
  95. if (connected)
  96. tmp &= ~DC_HPDx_INT_POLARITY;
  97. else
  98. tmp |= DC_HPDx_INT_POLARITY;
  99. WREG32(DC_HPD3_INT_CONTROL, tmp);
  100. break;
  101. case RADEON_HPD_4:
  102. tmp = RREG32(DC_HPD4_INT_CONTROL);
  103. if (connected)
  104. tmp &= ~DC_HPDx_INT_POLARITY;
  105. else
  106. tmp |= DC_HPDx_INT_POLARITY;
  107. WREG32(DC_HPD4_INT_CONTROL, tmp);
  108. break;
  109. case RADEON_HPD_5:
  110. tmp = RREG32(DC_HPD5_INT_CONTROL);
  111. if (connected)
  112. tmp &= ~DC_HPDx_INT_POLARITY;
  113. else
  114. tmp |= DC_HPDx_INT_POLARITY;
  115. WREG32(DC_HPD5_INT_CONTROL, tmp);
  116. break;
  117. case RADEON_HPD_6:
  118. tmp = RREG32(DC_HPD6_INT_CONTROL);
  119. if (connected)
  120. tmp &= ~DC_HPDx_INT_POLARITY;
  121. else
  122. tmp |= DC_HPDx_INT_POLARITY;
  123. WREG32(DC_HPD6_INT_CONTROL, tmp);
  124. break;
  125. default:
  126. break;
  127. }
  128. }
  129. void evergreen_hpd_init(struct radeon_device *rdev)
  130. {
  131. struct drm_device *dev = rdev->ddev;
  132. struct drm_connector *connector;
  133. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  134. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  135. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  136. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  137. switch (radeon_connector->hpd.hpd) {
  138. case RADEON_HPD_1:
  139. WREG32(DC_HPD1_CONTROL, tmp);
  140. rdev->irq.hpd[0] = true;
  141. break;
  142. case RADEON_HPD_2:
  143. WREG32(DC_HPD2_CONTROL, tmp);
  144. rdev->irq.hpd[1] = true;
  145. break;
  146. case RADEON_HPD_3:
  147. WREG32(DC_HPD3_CONTROL, tmp);
  148. rdev->irq.hpd[2] = true;
  149. break;
  150. case RADEON_HPD_4:
  151. WREG32(DC_HPD4_CONTROL, tmp);
  152. rdev->irq.hpd[3] = true;
  153. break;
  154. case RADEON_HPD_5:
  155. WREG32(DC_HPD5_CONTROL, tmp);
  156. rdev->irq.hpd[4] = true;
  157. break;
  158. case RADEON_HPD_6:
  159. WREG32(DC_HPD6_CONTROL, tmp);
  160. rdev->irq.hpd[5] = true;
  161. break;
  162. default:
  163. break;
  164. }
  165. }
  166. if (rdev->irq.installed)
  167. evergreen_irq_set(rdev);
  168. }
  169. void evergreen_hpd_fini(struct radeon_device *rdev)
  170. {
  171. struct drm_device *dev = rdev->ddev;
  172. struct drm_connector *connector;
  173. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  174. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  175. switch (radeon_connector->hpd.hpd) {
  176. case RADEON_HPD_1:
  177. WREG32(DC_HPD1_CONTROL, 0);
  178. rdev->irq.hpd[0] = false;
  179. break;
  180. case RADEON_HPD_2:
  181. WREG32(DC_HPD2_CONTROL, 0);
  182. rdev->irq.hpd[1] = false;
  183. break;
  184. case RADEON_HPD_3:
  185. WREG32(DC_HPD3_CONTROL, 0);
  186. rdev->irq.hpd[2] = false;
  187. break;
  188. case RADEON_HPD_4:
  189. WREG32(DC_HPD4_CONTROL, 0);
  190. rdev->irq.hpd[3] = false;
  191. break;
  192. case RADEON_HPD_5:
  193. WREG32(DC_HPD5_CONTROL, 0);
  194. rdev->irq.hpd[4] = false;
  195. break;
  196. case RADEON_HPD_6:
  197. WREG32(DC_HPD6_CONTROL, 0);
  198. rdev->irq.hpd[5] = false;
  199. break;
  200. default:
  201. break;
  202. }
  203. }
  204. }
  205. void evergreen_bandwidth_update(struct radeon_device *rdev)
  206. {
  207. /* XXX */
  208. }
  209. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  210. {
  211. unsigned i;
  212. u32 tmp;
  213. for (i = 0; i < rdev->usec_timeout; i++) {
  214. /* read MC_STATUS */
  215. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  216. if (!tmp)
  217. return 0;
  218. udelay(1);
  219. }
  220. return -1;
  221. }
  222. /*
  223. * GART
  224. */
  225. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  226. {
  227. unsigned i;
  228. u32 tmp;
  229. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  230. for (i = 0; i < rdev->usec_timeout; i++) {
  231. /* read MC_STATUS */
  232. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  233. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  234. if (tmp == 2) {
  235. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  236. return;
  237. }
  238. if (tmp) {
  239. return;
  240. }
  241. udelay(1);
  242. }
  243. }
  244. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  245. {
  246. u32 tmp;
  247. int r;
  248. if (rdev->gart.table.vram.robj == NULL) {
  249. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  250. return -EINVAL;
  251. }
  252. r = radeon_gart_table_vram_pin(rdev);
  253. if (r)
  254. return r;
  255. radeon_gart_restore(rdev);
  256. /* Setup L2 cache */
  257. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  258. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  259. EFFECTIVE_L2_QUEUE_SIZE(7));
  260. WREG32(VM_L2_CNTL2, 0);
  261. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  262. /* Setup TLB control */
  263. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  264. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  265. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  266. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  267. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  268. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  269. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  270. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  271. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  272. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  273. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  274. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  275. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  276. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  277. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  278. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  279. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  280. (u32)(rdev->dummy_page.addr >> 12));
  281. WREG32(VM_CONTEXT1_CNTL, 0);
  282. evergreen_pcie_gart_tlb_flush(rdev);
  283. rdev->gart.ready = true;
  284. return 0;
  285. }
  286. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  287. {
  288. u32 tmp;
  289. int r;
  290. /* Disable all tables */
  291. WREG32(VM_CONTEXT0_CNTL, 0);
  292. WREG32(VM_CONTEXT1_CNTL, 0);
  293. /* Setup L2 cache */
  294. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  295. EFFECTIVE_L2_QUEUE_SIZE(7));
  296. WREG32(VM_L2_CNTL2, 0);
  297. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  298. /* Setup TLB control */
  299. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  300. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  301. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  302. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  303. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  304. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  305. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  306. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  307. if (rdev->gart.table.vram.robj) {
  308. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  309. if (likely(r == 0)) {
  310. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  311. radeon_bo_unpin(rdev->gart.table.vram.robj);
  312. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  313. }
  314. }
  315. }
  316. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  317. {
  318. evergreen_pcie_gart_disable(rdev);
  319. radeon_gart_table_vram_free(rdev);
  320. radeon_gart_fini(rdev);
  321. }
  322. void evergreen_agp_enable(struct radeon_device *rdev)
  323. {
  324. u32 tmp;
  325. /* Setup L2 cache */
  326. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  327. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  328. EFFECTIVE_L2_QUEUE_SIZE(7));
  329. WREG32(VM_L2_CNTL2, 0);
  330. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  331. /* Setup TLB control */
  332. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  333. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  334. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  335. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  336. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  337. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  338. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  339. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  340. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  341. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  342. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  343. WREG32(VM_CONTEXT0_CNTL, 0);
  344. WREG32(VM_CONTEXT1_CNTL, 0);
  345. }
  346. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  347. {
  348. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  349. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  350. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  351. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  352. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  353. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  354. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  355. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  356. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  357. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  358. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  359. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  360. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  361. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  362. /* Stop all video */
  363. WREG32(VGA_RENDER_CONTROL, 0);
  364. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  365. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  366. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  367. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  368. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  369. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  370. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  371. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  372. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  373. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  374. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  375. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  376. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  377. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  378. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  379. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  380. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  381. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  382. WREG32(D1VGA_CONTROL, 0);
  383. WREG32(D2VGA_CONTROL, 0);
  384. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  385. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  386. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  387. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  388. }
  389. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  390. {
  391. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  392. upper_32_bits(rdev->mc.vram_start));
  393. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  394. upper_32_bits(rdev->mc.vram_start));
  395. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  396. (u32)rdev->mc.vram_start);
  397. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  398. (u32)rdev->mc.vram_start);
  399. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  400. upper_32_bits(rdev->mc.vram_start));
  401. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  402. upper_32_bits(rdev->mc.vram_start));
  403. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  404. (u32)rdev->mc.vram_start);
  405. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  406. (u32)rdev->mc.vram_start);
  407. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  408. upper_32_bits(rdev->mc.vram_start));
  409. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  410. upper_32_bits(rdev->mc.vram_start));
  411. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  412. (u32)rdev->mc.vram_start);
  413. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  414. (u32)rdev->mc.vram_start);
  415. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  416. upper_32_bits(rdev->mc.vram_start));
  417. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  418. upper_32_bits(rdev->mc.vram_start));
  419. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  420. (u32)rdev->mc.vram_start);
  421. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  422. (u32)rdev->mc.vram_start);
  423. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  424. upper_32_bits(rdev->mc.vram_start));
  425. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  426. upper_32_bits(rdev->mc.vram_start));
  427. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  428. (u32)rdev->mc.vram_start);
  429. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  430. (u32)rdev->mc.vram_start);
  431. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  432. upper_32_bits(rdev->mc.vram_start));
  433. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  434. upper_32_bits(rdev->mc.vram_start));
  435. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  436. (u32)rdev->mc.vram_start);
  437. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  438. (u32)rdev->mc.vram_start);
  439. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  440. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  441. /* Unlock host access */
  442. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  443. mdelay(1);
  444. /* Restore video state */
  445. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  446. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  447. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  448. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  449. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  450. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  451. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  452. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  453. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  454. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  455. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  456. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  457. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  458. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  459. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  460. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  461. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  462. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  463. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  464. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  465. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  466. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  467. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  468. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  469. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  470. }
  471. static void evergreen_mc_program(struct radeon_device *rdev)
  472. {
  473. struct evergreen_mc_save save;
  474. u32 tmp;
  475. int i, j;
  476. /* Initialize HDP */
  477. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  478. WREG32((0x2c14 + j), 0x00000000);
  479. WREG32((0x2c18 + j), 0x00000000);
  480. WREG32((0x2c1c + j), 0x00000000);
  481. WREG32((0x2c20 + j), 0x00000000);
  482. WREG32((0x2c24 + j), 0x00000000);
  483. }
  484. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  485. evergreen_mc_stop(rdev, &save);
  486. if (evergreen_mc_wait_for_idle(rdev)) {
  487. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  488. }
  489. /* Lockout access through VGA aperture*/
  490. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  491. /* Update configuration */
  492. if (rdev->flags & RADEON_IS_AGP) {
  493. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  494. /* VRAM before AGP */
  495. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  496. rdev->mc.vram_start >> 12);
  497. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  498. rdev->mc.gtt_end >> 12);
  499. } else {
  500. /* VRAM after AGP */
  501. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  502. rdev->mc.gtt_start >> 12);
  503. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  504. rdev->mc.vram_end >> 12);
  505. }
  506. } else {
  507. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  508. rdev->mc.vram_start >> 12);
  509. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  510. rdev->mc.vram_end >> 12);
  511. }
  512. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  513. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  514. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  515. WREG32(MC_VM_FB_LOCATION, tmp);
  516. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  517. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  518. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  519. if (rdev->flags & RADEON_IS_AGP) {
  520. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  521. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  522. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  523. } else {
  524. WREG32(MC_VM_AGP_BASE, 0);
  525. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  526. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  527. }
  528. if (evergreen_mc_wait_for_idle(rdev)) {
  529. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  530. }
  531. evergreen_mc_resume(rdev, &save);
  532. /* we need to own VRAM, so turn off the VGA renderer here
  533. * to stop it overwriting our objects */
  534. rv515_vga_render_disable(rdev);
  535. }
  536. /*
  537. * CP.
  538. */
  539. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  540. {
  541. const __be32 *fw_data;
  542. int i;
  543. if (!rdev->me_fw || !rdev->pfp_fw)
  544. return -EINVAL;
  545. r700_cp_stop(rdev);
  546. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  547. fw_data = (const __be32 *)rdev->pfp_fw->data;
  548. WREG32(CP_PFP_UCODE_ADDR, 0);
  549. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  550. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  551. WREG32(CP_PFP_UCODE_ADDR, 0);
  552. fw_data = (const __be32 *)rdev->me_fw->data;
  553. WREG32(CP_ME_RAM_WADDR, 0);
  554. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  555. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  556. WREG32(CP_PFP_UCODE_ADDR, 0);
  557. WREG32(CP_ME_RAM_WADDR, 0);
  558. WREG32(CP_ME_RAM_RADDR, 0);
  559. return 0;
  560. }
  561. int evergreen_cp_resume(struct radeon_device *rdev)
  562. {
  563. u32 tmp;
  564. u32 rb_bufsz;
  565. int r;
  566. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  567. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  568. SOFT_RESET_PA |
  569. SOFT_RESET_SH |
  570. SOFT_RESET_VGT |
  571. SOFT_RESET_SX));
  572. RREG32(GRBM_SOFT_RESET);
  573. mdelay(15);
  574. WREG32(GRBM_SOFT_RESET, 0);
  575. RREG32(GRBM_SOFT_RESET);
  576. /* Set ring buffer size */
  577. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  578. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  579. #ifdef __BIG_ENDIAN
  580. tmp |= BUF_SWAP_32BIT;
  581. #endif
  582. WREG32(CP_RB_CNTL, tmp);
  583. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  584. /* Set the write pointer delay */
  585. WREG32(CP_RB_WPTR_DELAY, 0);
  586. /* Initialize the ring buffer's read and write pointers */
  587. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  588. WREG32(CP_RB_RPTR_WR, 0);
  589. WREG32(CP_RB_WPTR, 0);
  590. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  591. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  592. mdelay(1);
  593. WREG32(CP_RB_CNTL, tmp);
  594. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  595. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  596. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  597. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  598. r600_cp_start(rdev);
  599. rdev->cp.ready = true;
  600. r = radeon_ring_test(rdev);
  601. if (r) {
  602. rdev->cp.ready = false;
  603. return r;
  604. }
  605. return 0;
  606. }
  607. /*
  608. * Core functions
  609. */
  610. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  611. u32 num_tile_pipes,
  612. u32 num_backends,
  613. u32 backend_disable_mask)
  614. {
  615. u32 backend_map = 0;
  616. u32 enabled_backends_mask = 0;
  617. u32 enabled_backends_count = 0;
  618. u32 cur_pipe;
  619. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  620. u32 cur_backend = 0;
  621. u32 i;
  622. bool force_no_swizzle;
  623. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  624. num_tile_pipes = EVERGREEN_MAX_PIPES;
  625. if (num_tile_pipes < 1)
  626. num_tile_pipes = 1;
  627. if (num_backends > EVERGREEN_MAX_BACKENDS)
  628. num_backends = EVERGREEN_MAX_BACKENDS;
  629. if (num_backends < 1)
  630. num_backends = 1;
  631. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  632. if (((backend_disable_mask >> i) & 1) == 0) {
  633. enabled_backends_mask |= (1 << i);
  634. ++enabled_backends_count;
  635. }
  636. if (enabled_backends_count == num_backends)
  637. break;
  638. }
  639. if (enabled_backends_count == 0) {
  640. enabled_backends_mask = 1;
  641. enabled_backends_count = 1;
  642. }
  643. if (enabled_backends_count != num_backends)
  644. num_backends = enabled_backends_count;
  645. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  646. switch (rdev->family) {
  647. case CHIP_CEDAR:
  648. case CHIP_REDWOOD:
  649. force_no_swizzle = false;
  650. break;
  651. case CHIP_CYPRESS:
  652. case CHIP_HEMLOCK:
  653. case CHIP_JUNIPER:
  654. default:
  655. force_no_swizzle = true;
  656. break;
  657. }
  658. if (force_no_swizzle) {
  659. bool last_backend_enabled = false;
  660. force_no_swizzle = false;
  661. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  662. if (((enabled_backends_mask >> i) & 1) == 1) {
  663. if (last_backend_enabled)
  664. force_no_swizzle = true;
  665. last_backend_enabled = true;
  666. } else
  667. last_backend_enabled = false;
  668. }
  669. }
  670. switch (num_tile_pipes) {
  671. case 1:
  672. case 3:
  673. case 5:
  674. case 7:
  675. DRM_ERROR("odd number of pipes!\n");
  676. break;
  677. case 2:
  678. swizzle_pipe[0] = 0;
  679. swizzle_pipe[1] = 1;
  680. break;
  681. case 4:
  682. if (force_no_swizzle) {
  683. swizzle_pipe[0] = 0;
  684. swizzle_pipe[1] = 1;
  685. swizzle_pipe[2] = 2;
  686. swizzle_pipe[3] = 3;
  687. } else {
  688. swizzle_pipe[0] = 0;
  689. swizzle_pipe[1] = 2;
  690. swizzle_pipe[2] = 1;
  691. swizzle_pipe[3] = 3;
  692. }
  693. break;
  694. case 6:
  695. if (force_no_swizzle) {
  696. swizzle_pipe[0] = 0;
  697. swizzle_pipe[1] = 1;
  698. swizzle_pipe[2] = 2;
  699. swizzle_pipe[3] = 3;
  700. swizzle_pipe[4] = 4;
  701. swizzle_pipe[5] = 5;
  702. } else {
  703. swizzle_pipe[0] = 0;
  704. swizzle_pipe[1] = 2;
  705. swizzle_pipe[2] = 4;
  706. swizzle_pipe[3] = 1;
  707. swizzle_pipe[4] = 3;
  708. swizzle_pipe[5] = 5;
  709. }
  710. break;
  711. case 8:
  712. if (force_no_swizzle) {
  713. swizzle_pipe[0] = 0;
  714. swizzle_pipe[1] = 1;
  715. swizzle_pipe[2] = 2;
  716. swizzle_pipe[3] = 3;
  717. swizzle_pipe[4] = 4;
  718. swizzle_pipe[5] = 5;
  719. swizzle_pipe[6] = 6;
  720. swizzle_pipe[7] = 7;
  721. } else {
  722. swizzle_pipe[0] = 0;
  723. swizzle_pipe[1] = 2;
  724. swizzle_pipe[2] = 4;
  725. swizzle_pipe[3] = 6;
  726. swizzle_pipe[4] = 1;
  727. swizzle_pipe[5] = 3;
  728. swizzle_pipe[6] = 5;
  729. swizzle_pipe[7] = 7;
  730. }
  731. break;
  732. }
  733. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  734. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  735. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  736. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  737. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  738. }
  739. return backend_map;
  740. }
  741. static void evergreen_gpu_init(struct radeon_device *rdev)
  742. {
  743. u32 cc_rb_backend_disable = 0;
  744. u32 cc_gc_shader_pipe_config;
  745. u32 gb_addr_config = 0;
  746. u32 mc_shared_chmap, mc_arb_ramcfg;
  747. u32 gb_backend_map;
  748. u32 grbm_gfx_index;
  749. u32 sx_debug_1;
  750. u32 smx_dc_ctl0;
  751. u32 sq_config;
  752. u32 sq_lds_resource_mgmt;
  753. u32 sq_gpr_resource_mgmt_1;
  754. u32 sq_gpr_resource_mgmt_2;
  755. u32 sq_gpr_resource_mgmt_3;
  756. u32 sq_thread_resource_mgmt;
  757. u32 sq_thread_resource_mgmt_2;
  758. u32 sq_stack_resource_mgmt_1;
  759. u32 sq_stack_resource_mgmt_2;
  760. u32 sq_stack_resource_mgmt_3;
  761. u32 vgt_cache_invalidation;
  762. u32 hdp_host_path_cntl;
  763. int i, j, num_shader_engines, ps_thread_count;
  764. switch (rdev->family) {
  765. case CHIP_CYPRESS:
  766. case CHIP_HEMLOCK:
  767. rdev->config.evergreen.num_ses = 2;
  768. rdev->config.evergreen.max_pipes = 4;
  769. rdev->config.evergreen.max_tile_pipes = 8;
  770. rdev->config.evergreen.max_simds = 10;
  771. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  772. rdev->config.evergreen.max_gprs = 256;
  773. rdev->config.evergreen.max_threads = 248;
  774. rdev->config.evergreen.max_gs_threads = 32;
  775. rdev->config.evergreen.max_stack_entries = 512;
  776. rdev->config.evergreen.sx_num_of_sets = 4;
  777. rdev->config.evergreen.sx_max_export_size = 256;
  778. rdev->config.evergreen.sx_max_export_pos_size = 64;
  779. rdev->config.evergreen.sx_max_export_smx_size = 192;
  780. rdev->config.evergreen.max_hw_contexts = 8;
  781. rdev->config.evergreen.sq_num_cf_insts = 2;
  782. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  783. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  784. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  785. break;
  786. case CHIP_JUNIPER:
  787. rdev->config.evergreen.num_ses = 1;
  788. rdev->config.evergreen.max_pipes = 4;
  789. rdev->config.evergreen.max_tile_pipes = 4;
  790. rdev->config.evergreen.max_simds = 10;
  791. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  792. rdev->config.evergreen.max_gprs = 256;
  793. rdev->config.evergreen.max_threads = 248;
  794. rdev->config.evergreen.max_gs_threads = 32;
  795. rdev->config.evergreen.max_stack_entries = 512;
  796. rdev->config.evergreen.sx_num_of_sets = 4;
  797. rdev->config.evergreen.sx_max_export_size = 256;
  798. rdev->config.evergreen.sx_max_export_pos_size = 64;
  799. rdev->config.evergreen.sx_max_export_smx_size = 192;
  800. rdev->config.evergreen.max_hw_contexts = 8;
  801. rdev->config.evergreen.sq_num_cf_insts = 2;
  802. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  803. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  804. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  805. break;
  806. case CHIP_REDWOOD:
  807. rdev->config.evergreen.num_ses = 1;
  808. rdev->config.evergreen.max_pipes = 4;
  809. rdev->config.evergreen.max_tile_pipes = 4;
  810. rdev->config.evergreen.max_simds = 5;
  811. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  812. rdev->config.evergreen.max_gprs = 256;
  813. rdev->config.evergreen.max_threads = 248;
  814. rdev->config.evergreen.max_gs_threads = 32;
  815. rdev->config.evergreen.max_stack_entries = 256;
  816. rdev->config.evergreen.sx_num_of_sets = 4;
  817. rdev->config.evergreen.sx_max_export_size = 256;
  818. rdev->config.evergreen.sx_max_export_pos_size = 64;
  819. rdev->config.evergreen.sx_max_export_smx_size = 192;
  820. rdev->config.evergreen.max_hw_contexts = 8;
  821. rdev->config.evergreen.sq_num_cf_insts = 2;
  822. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  823. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  824. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  825. break;
  826. case CHIP_CEDAR:
  827. default:
  828. rdev->config.evergreen.num_ses = 1;
  829. rdev->config.evergreen.max_pipes = 2;
  830. rdev->config.evergreen.max_tile_pipes = 2;
  831. rdev->config.evergreen.max_simds = 2;
  832. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  833. rdev->config.evergreen.max_gprs = 256;
  834. rdev->config.evergreen.max_threads = 192;
  835. rdev->config.evergreen.max_gs_threads = 16;
  836. rdev->config.evergreen.max_stack_entries = 256;
  837. rdev->config.evergreen.sx_num_of_sets = 4;
  838. rdev->config.evergreen.sx_max_export_size = 128;
  839. rdev->config.evergreen.sx_max_export_pos_size = 32;
  840. rdev->config.evergreen.sx_max_export_smx_size = 96;
  841. rdev->config.evergreen.max_hw_contexts = 4;
  842. rdev->config.evergreen.sq_num_cf_insts = 1;
  843. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  844. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  845. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  846. break;
  847. }
  848. /* Initialize HDP */
  849. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  850. WREG32((0x2c14 + j), 0x00000000);
  851. WREG32((0x2c18 + j), 0x00000000);
  852. WREG32((0x2c1c + j), 0x00000000);
  853. WREG32((0x2c20 + j), 0x00000000);
  854. WREG32((0x2c24 + j), 0x00000000);
  855. }
  856. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  857. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  858. cc_gc_shader_pipe_config |=
  859. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  860. & EVERGREEN_MAX_PIPES_MASK);
  861. cc_gc_shader_pipe_config |=
  862. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  863. & EVERGREEN_MAX_SIMDS_MASK);
  864. cc_rb_backend_disable =
  865. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  866. & EVERGREEN_MAX_BACKENDS_MASK);
  867. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  868. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  869. switch (rdev->config.evergreen.max_tile_pipes) {
  870. case 1:
  871. default:
  872. gb_addr_config |= NUM_PIPES(0);
  873. break;
  874. case 2:
  875. gb_addr_config |= NUM_PIPES(1);
  876. break;
  877. case 4:
  878. gb_addr_config |= NUM_PIPES(2);
  879. break;
  880. case 8:
  881. gb_addr_config |= NUM_PIPES(3);
  882. break;
  883. }
  884. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  885. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  886. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  887. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  888. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  889. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  890. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  891. gb_addr_config |= ROW_SIZE(2);
  892. else
  893. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  894. if (rdev->ddev->pdev->device == 0x689e) {
  895. u32 efuse_straps_4;
  896. u32 efuse_straps_3;
  897. u8 efuse_box_bit_131_124;
  898. WREG32(RCU_IND_INDEX, 0x204);
  899. efuse_straps_4 = RREG32(RCU_IND_DATA);
  900. WREG32(RCU_IND_INDEX, 0x203);
  901. efuse_straps_3 = RREG32(RCU_IND_DATA);
  902. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  903. switch(efuse_box_bit_131_124) {
  904. case 0x00:
  905. gb_backend_map = 0x76543210;
  906. break;
  907. case 0x55:
  908. gb_backend_map = 0x77553311;
  909. break;
  910. case 0x56:
  911. gb_backend_map = 0x77553300;
  912. break;
  913. case 0x59:
  914. gb_backend_map = 0x77552211;
  915. break;
  916. case 0x66:
  917. gb_backend_map = 0x77443300;
  918. break;
  919. case 0x99:
  920. gb_backend_map = 0x66552211;
  921. break;
  922. case 0x5a:
  923. gb_backend_map = 0x77552200;
  924. break;
  925. case 0xaa:
  926. gb_backend_map = 0x66442200;
  927. break;
  928. case 0x95:
  929. gb_backend_map = 0x66553311;
  930. break;
  931. default:
  932. DRM_ERROR("bad backend map, using default\n");
  933. gb_backend_map =
  934. evergreen_get_tile_pipe_to_backend_map(rdev,
  935. rdev->config.evergreen.max_tile_pipes,
  936. rdev->config.evergreen.max_backends,
  937. ((EVERGREEN_MAX_BACKENDS_MASK <<
  938. rdev->config.evergreen.max_backends) &
  939. EVERGREEN_MAX_BACKENDS_MASK));
  940. break;
  941. }
  942. } else if (rdev->ddev->pdev->device == 0x68b9) {
  943. u32 efuse_straps_3;
  944. u8 efuse_box_bit_127_124;
  945. WREG32(RCU_IND_INDEX, 0x203);
  946. efuse_straps_3 = RREG32(RCU_IND_DATA);
  947. efuse_box_bit_127_124 = (u8)(efuse_straps_3 & 0xF0000000) >> 28;
  948. switch(efuse_box_bit_127_124) {
  949. case 0x0:
  950. gb_backend_map = 0x00003210;
  951. break;
  952. case 0x5:
  953. case 0x6:
  954. case 0x9:
  955. case 0xa:
  956. gb_backend_map = 0x00003311;
  957. break;
  958. default:
  959. DRM_ERROR("bad backend map, using default\n");
  960. gb_backend_map =
  961. evergreen_get_tile_pipe_to_backend_map(rdev,
  962. rdev->config.evergreen.max_tile_pipes,
  963. rdev->config.evergreen.max_backends,
  964. ((EVERGREEN_MAX_BACKENDS_MASK <<
  965. rdev->config.evergreen.max_backends) &
  966. EVERGREEN_MAX_BACKENDS_MASK));
  967. break;
  968. }
  969. } else
  970. gb_backend_map =
  971. evergreen_get_tile_pipe_to_backend_map(rdev,
  972. rdev->config.evergreen.max_tile_pipes,
  973. rdev->config.evergreen.max_backends,
  974. ((EVERGREEN_MAX_BACKENDS_MASK <<
  975. rdev->config.evergreen.max_backends) &
  976. EVERGREEN_MAX_BACKENDS_MASK));
  977. WREG32(GB_BACKEND_MAP, gb_backend_map);
  978. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  979. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  980. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  981. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  982. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  983. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  984. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  985. u32 sp = cc_gc_shader_pipe_config;
  986. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  987. if (i == num_shader_engines) {
  988. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  989. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  990. }
  991. WREG32(GRBM_GFX_INDEX, gfx);
  992. WREG32(RLC_GFX_INDEX, gfx);
  993. WREG32(CC_RB_BACKEND_DISABLE, rb);
  994. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  995. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  996. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  997. }
  998. grbm_gfx_index |= SE_BROADCAST_WRITES;
  999. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1000. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1001. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1002. WREG32(CGTS_TCC_DISABLE, 0);
  1003. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1004. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1005. /* set HW defaults for 3D engine */
  1006. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1007. ROQ_IB2_START(0x2b)));
  1008. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1009. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1010. SYNC_GRADIENT |
  1011. SYNC_WALKER |
  1012. SYNC_ALIGNER));
  1013. sx_debug_1 = RREG32(SX_DEBUG_1);
  1014. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1015. WREG32(SX_DEBUG_1, sx_debug_1);
  1016. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1017. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1018. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1019. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1020. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1021. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1022. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1023. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1024. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1025. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1026. WREG32(VGT_NUM_INSTANCES, 1);
  1027. WREG32(SPI_CONFIG_CNTL, 0);
  1028. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1029. WREG32(CP_PERFMON_CNTL, 0);
  1030. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1031. FETCH_FIFO_HIWATER(0x4) |
  1032. DONE_FIFO_HIWATER(0xe0) |
  1033. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1034. sq_config = RREG32(SQ_CONFIG);
  1035. sq_config &= ~(PS_PRIO(3) |
  1036. VS_PRIO(3) |
  1037. GS_PRIO(3) |
  1038. ES_PRIO(3));
  1039. sq_config |= (VC_ENABLE |
  1040. EXPORT_SRC_C |
  1041. PS_PRIO(0) |
  1042. VS_PRIO(1) |
  1043. GS_PRIO(2) |
  1044. ES_PRIO(3));
  1045. if (rdev->family == CHIP_CEDAR)
  1046. /* no vertex cache */
  1047. sq_config &= ~VC_ENABLE;
  1048. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1049. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1050. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1051. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1052. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1053. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1054. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1055. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1056. if (rdev->family == CHIP_CEDAR)
  1057. ps_thread_count = 96;
  1058. else
  1059. ps_thread_count = 128;
  1060. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1061. sq_thread_resource_mgmt |= NUM_VS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1062. sq_thread_resource_mgmt |= NUM_GS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1063. sq_thread_resource_mgmt |= NUM_ES_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1064. sq_thread_resource_mgmt_2 = NUM_HS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1065. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1066. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1067. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1068. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1069. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1070. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1071. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1072. WREG32(SQ_CONFIG, sq_config);
  1073. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1074. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1075. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1076. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1077. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1078. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1079. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1080. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1081. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1082. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1083. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1084. FORCE_EOV_MAX_REZ_CNT(255)));
  1085. if (rdev->family == CHIP_CEDAR)
  1086. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1087. else
  1088. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1089. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1090. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1091. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1092. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1093. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1094. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1095. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1096. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1097. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1098. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1099. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1100. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1101. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1102. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1103. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1104. udelay(50);
  1105. }
  1106. int evergreen_mc_init(struct radeon_device *rdev)
  1107. {
  1108. u32 tmp;
  1109. int chansize, numchan;
  1110. /* Get VRAM informations */
  1111. rdev->mc.vram_is_ddr = true;
  1112. tmp = RREG32(MC_ARB_RAMCFG);
  1113. if (tmp & CHANSIZE_OVERRIDE) {
  1114. chansize = 16;
  1115. } else if (tmp & CHANSIZE_MASK) {
  1116. chansize = 64;
  1117. } else {
  1118. chansize = 32;
  1119. }
  1120. tmp = RREG32(MC_SHARED_CHMAP);
  1121. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1122. case 0:
  1123. default:
  1124. numchan = 1;
  1125. break;
  1126. case 1:
  1127. numchan = 2;
  1128. break;
  1129. case 2:
  1130. numchan = 4;
  1131. break;
  1132. case 3:
  1133. numchan = 8;
  1134. break;
  1135. }
  1136. rdev->mc.vram_width = numchan * chansize;
  1137. /* Could aper size report 0 ? */
  1138. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1139. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1140. /* Setup GPU memory space */
  1141. /* size in MB on evergreen */
  1142. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1143. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1144. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1145. /* FIXME remove this once we support unmappable VRAM */
  1146. if (rdev->mc.mc_vram_size > rdev->mc.aper_size) {
  1147. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1148. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1149. }
  1150. r600_vram_gtt_location(rdev, &rdev->mc);
  1151. radeon_update_bandwidth_info(rdev);
  1152. return 0;
  1153. }
  1154. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1155. {
  1156. /* FIXME: implement for evergreen */
  1157. return false;
  1158. }
  1159. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1160. {
  1161. struct evergreen_mc_save save;
  1162. u32 srbm_reset = 0;
  1163. u32 grbm_reset = 0;
  1164. dev_info(rdev->dev, "GPU softreset \n");
  1165. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1166. RREG32(GRBM_STATUS));
  1167. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1168. RREG32(GRBM_STATUS_SE0));
  1169. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1170. RREG32(GRBM_STATUS_SE1));
  1171. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1172. RREG32(SRBM_STATUS));
  1173. evergreen_mc_stop(rdev, &save);
  1174. if (evergreen_mc_wait_for_idle(rdev)) {
  1175. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1176. }
  1177. /* Disable CP parsing/prefetching */
  1178. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1179. /* reset all the gfx blocks */
  1180. grbm_reset = (SOFT_RESET_CP |
  1181. SOFT_RESET_CB |
  1182. SOFT_RESET_DB |
  1183. SOFT_RESET_PA |
  1184. SOFT_RESET_SC |
  1185. SOFT_RESET_SPI |
  1186. SOFT_RESET_SH |
  1187. SOFT_RESET_SX |
  1188. SOFT_RESET_TC |
  1189. SOFT_RESET_TA |
  1190. SOFT_RESET_VC |
  1191. SOFT_RESET_VGT);
  1192. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1193. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1194. (void)RREG32(GRBM_SOFT_RESET);
  1195. udelay(50);
  1196. WREG32(GRBM_SOFT_RESET, 0);
  1197. (void)RREG32(GRBM_SOFT_RESET);
  1198. /* reset all the system blocks */
  1199. srbm_reset = SRBM_SOFT_RESET_ALL_MASK;
  1200. dev_info(rdev->dev, " SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  1201. WREG32(SRBM_SOFT_RESET, srbm_reset);
  1202. (void)RREG32(SRBM_SOFT_RESET);
  1203. udelay(50);
  1204. WREG32(SRBM_SOFT_RESET, 0);
  1205. (void)RREG32(SRBM_SOFT_RESET);
  1206. /* Wait a little for things to settle down */
  1207. udelay(50);
  1208. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1209. RREG32(GRBM_STATUS));
  1210. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1211. RREG32(GRBM_STATUS_SE0));
  1212. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1213. RREG32(GRBM_STATUS_SE1));
  1214. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1215. RREG32(SRBM_STATUS));
  1216. /* After reset we need to reinit the asic as GPU often endup in an
  1217. * incoherent state.
  1218. */
  1219. atom_asic_init(rdev->mode_info.atom_context);
  1220. evergreen_mc_resume(rdev, &save);
  1221. return 0;
  1222. }
  1223. int evergreen_asic_reset(struct radeon_device *rdev)
  1224. {
  1225. return evergreen_gpu_soft_reset(rdev);
  1226. }
  1227. /* Interrupts */
  1228. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1229. {
  1230. switch (crtc) {
  1231. case 0:
  1232. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1233. case 1:
  1234. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1235. case 2:
  1236. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1237. case 3:
  1238. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1239. case 4:
  1240. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1241. case 5:
  1242. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1243. default:
  1244. return 0;
  1245. }
  1246. }
  1247. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  1248. {
  1249. u32 tmp;
  1250. WREG32(CP_INT_CNTL, 0);
  1251. WREG32(GRBM_INT_CNTL, 0);
  1252. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1253. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1254. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1255. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1256. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1257. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1258. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1259. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1260. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1261. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1262. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1263. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1264. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  1265. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  1266. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1267. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1268. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1269. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1270. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1271. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1272. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1273. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1274. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1275. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1276. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1277. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1278. }
  1279. int evergreen_irq_set(struct radeon_device *rdev)
  1280. {
  1281. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  1282. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  1283. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  1284. if (!rdev->irq.installed) {
  1285. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  1286. return -EINVAL;
  1287. }
  1288. /* don't enable anything if the ih is disabled */
  1289. if (!rdev->ih.enabled) {
  1290. r600_disable_interrupts(rdev);
  1291. /* force the active interrupt state to all disabled */
  1292. evergreen_disable_interrupt_state(rdev);
  1293. return 0;
  1294. }
  1295. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1296. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1297. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1298. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1299. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1300. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1301. if (rdev->irq.sw_int) {
  1302. DRM_DEBUG("evergreen_irq_set: sw int\n");
  1303. cp_int_cntl |= RB_INT_ENABLE;
  1304. }
  1305. if (rdev->irq.crtc_vblank_int[0]) {
  1306. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  1307. crtc1 |= VBLANK_INT_MASK;
  1308. }
  1309. if (rdev->irq.crtc_vblank_int[1]) {
  1310. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  1311. crtc2 |= VBLANK_INT_MASK;
  1312. }
  1313. if (rdev->irq.crtc_vblank_int[2]) {
  1314. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  1315. crtc3 |= VBLANK_INT_MASK;
  1316. }
  1317. if (rdev->irq.crtc_vblank_int[3]) {
  1318. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  1319. crtc4 |= VBLANK_INT_MASK;
  1320. }
  1321. if (rdev->irq.crtc_vblank_int[4]) {
  1322. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  1323. crtc5 |= VBLANK_INT_MASK;
  1324. }
  1325. if (rdev->irq.crtc_vblank_int[5]) {
  1326. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  1327. crtc6 |= VBLANK_INT_MASK;
  1328. }
  1329. if (rdev->irq.hpd[0]) {
  1330. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  1331. hpd1 |= DC_HPDx_INT_EN;
  1332. }
  1333. if (rdev->irq.hpd[1]) {
  1334. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  1335. hpd2 |= DC_HPDx_INT_EN;
  1336. }
  1337. if (rdev->irq.hpd[2]) {
  1338. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  1339. hpd3 |= DC_HPDx_INT_EN;
  1340. }
  1341. if (rdev->irq.hpd[3]) {
  1342. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  1343. hpd4 |= DC_HPDx_INT_EN;
  1344. }
  1345. if (rdev->irq.hpd[4]) {
  1346. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  1347. hpd5 |= DC_HPDx_INT_EN;
  1348. }
  1349. if (rdev->irq.hpd[5]) {
  1350. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  1351. hpd6 |= DC_HPDx_INT_EN;
  1352. }
  1353. WREG32(CP_INT_CNTL, cp_int_cntl);
  1354. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  1355. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  1356. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  1357. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  1358. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  1359. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  1360. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  1361. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  1362. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  1363. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  1364. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  1365. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  1366. return 0;
  1367. }
  1368. static inline void evergreen_irq_ack(struct radeon_device *rdev,
  1369. u32 *disp_int,
  1370. u32 *disp_int_cont,
  1371. u32 *disp_int_cont2,
  1372. u32 *disp_int_cont3,
  1373. u32 *disp_int_cont4,
  1374. u32 *disp_int_cont5)
  1375. {
  1376. u32 tmp;
  1377. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  1378. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  1379. *disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  1380. *disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  1381. *disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  1382. *disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  1383. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  1384. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  1385. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  1386. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  1387. if (*disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  1388. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  1389. if (*disp_int_cont & LB_D2_VLINE_INTERRUPT)
  1390. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  1391. if (*disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  1392. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  1393. if (*disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  1394. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  1395. if (*disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  1396. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  1397. if (*disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  1398. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  1399. if (*disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  1400. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  1401. if (*disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  1402. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  1403. if (*disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  1404. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  1405. if (*disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  1406. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  1407. if (*disp_int & DC_HPD1_INTERRUPT) {
  1408. tmp = RREG32(DC_HPD1_INT_CONTROL);
  1409. tmp |= DC_HPDx_INT_ACK;
  1410. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1411. }
  1412. if (*disp_int_cont & DC_HPD2_INTERRUPT) {
  1413. tmp = RREG32(DC_HPD2_INT_CONTROL);
  1414. tmp |= DC_HPDx_INT_ACK;
  1415. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1416. }
  1417. if (*disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1418. tmp = RREG32(DC_HPD3_INT_CONTROL);
  1419. tmp |= DC_HPDx_INT_ACK;
  1420. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1421. }
  1422. if (*disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1423. tmp = RREG32(DC_HPD4_INT_CONTROL);
  1424. tmp |= DC_HPDx_INT_ACK;
  1425. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1426. }
  1427. if (*disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1428. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1429. tmp |= DC_HPDx_INT_ACK;
  1430. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1431. }
  1432. if (*disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1433. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1434. tmp |= DC_HPDx_INT_ACK;
  1435. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1436. }
  1437. }
  1438. void evergreen_irq_disable(struct radeon_device *rdev)
  1439. {
  1440. u32 disp_int, disp_int_cont, disp_int_cont2;
  1441. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1442. r600_disable_interrupts(rdev);
  1443. /* Wait and acknowledge irq */
  1444. mdelay(1);
  1445. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1446. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1447. evergreen_disable_interrupt_state(rdev);
  1448. }
  1449. static void evergreen_irq_suspend(struct radeon_device *rdev)
  1450. {
  1451. evergreen_irq_disable(rdev);
  1452. r600_rlc_stop(rdev);
  1453. }
  1454. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  1455. {
  1456. u32 wptr, tmp;
  1457. /* XXX use writeback */
  1458. wptr = RREG32(IH_RB_WPTR);
  1459. if (wptr & RB_OVERFLOW) {
  1460. /* When a ring buffer overflow happen start parsing interrupt
  1461. * from the last not overwritten vector (wptr + 16). Hopefully
  1462. * this should allow us to catchup.
  1463. */
  1464. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  1465. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  1466. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  1467. tmp = RREG32(IH_RB_CNTL);
  1468. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  1469. WREG32(IH_RB_CNTL, tmp);
  1470. }
  1471. return (wptr & rdev->ih.ptr_mask);
  1472. }
  1473. int evergreen_irq_process(struct radeon_device *rdev)
  1474. {
  1475. u32 wptr = evergreen_get_ih_wptr(rdev);
  1476. u32 rptr = rdev->ih.rptr;
  1477. u32 src_id, src_data;
  1478. u32 ring_index;
  1479. u32 disp_int, disp_int_cont, disp_int_cont2;
  1480. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1481. unsigned long flags;
  1482. bool queue_hotplug = false;
  1483. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  1484. if (!rdev->ih.enabled)
  1485. return IRQ_NONE;
  1486. spin_lock_irqsave(&rdev->ih.lock, flags);
  1487. if (rptr == wptr) {
  1488. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1489. return IRQ_NONE;
  1490. }
  1491. if (rdev->shutdown) {
  1492. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1493. return IRQ_NONE;
  1494. }
  1495. restart_ih:
  1496. /* display interrupts */
  1497. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1498. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1499. rdev->ih.wptr = wptr;
  1500. while (rptr != wptr) {
  1501. /* wptr/rptr are in bytes! */
  1502. ring_index = rptr / 4;
  1503. src_id = rdev->ih.ring[ring_index] & 0xff;
  1504. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  1505. switch (src_id) {
  1506. case 1: /* D1 vblank/vline */
  1507. switch (src_data) {
  1508. case 0: /* D1 vblank */
  1509. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  1510. drm_handle_vblank(rdev->ddev, 0);
  1511. wake_up(&rdev->irq.vblank_queue);
  1512. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  1513. DRM_DEBUG("IH: D1 vblank\n");
  1514. }
  1515. break;
  1516. case 1: /* D1 vline */
  1517. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  1518. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  1519. DRM_DEBUG("IH: D1 vline\n");
  1520. }
  1521. break;
  1522. default:
  1523. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1524. break;
  1525. }
  1526. break;
  1527. case 2: /* D2 vblank/vline */
  1528. switch (src_data) {
  1529. case 0: /* D2 vblank */
  1530. if (disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  1531. drm_handle_vblank(rdev->ddev, 1);
  1532. wake_up(&rdev->irq.vblank_queue);
  1533. disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  1534. DRM_DEBUG("IH: D2 vblank\n");
  1535. }
  1536. break;
  1537. case 1: /* D2 vline */
  1538. if (disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  1539. disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  1540. DRM_DEBUG("IH: D2 vline\n");
  1541. }
  1542. break;
  1543. default:
  1544. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1545. break;
  1546. }
  1547. break;
  1548. case 3: /* D3 vblank/vline */
  1549. switch (src_data) {
  1550. case 0: /* D3 vblank */
  1551. if (disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  1552. drm_handle_vblank(rdev->ddev, 2);
  1553. wake_up(&rdev->irq.vblank_queue);
  1554. disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  1555. DRM_DEBUG("IH: D3 vblank\n");
  1556. }
  1557. break;
  1558. case 1: /* D3 vline */
  1559. if (disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  1560. disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  1561. DRM_DEBUG("IH: D3 vline\n");
  1562. }
  1563. break;
  1564. default:
  1565. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1566. break;
  1567. }
  1568. break;
  1569. case 4: /* D4 vblank/vline */
  1570. switch (src_data) {
  1571. case 0: /* D4 vblank */
  1572. if (disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  1573. drm_handle_vblank(rdev->ddev, 3);
  1574. wake_up(&rdev->irq.vblank_queue);
  1575. disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  1576. DRM_DEBUG("IH: D4 vblank\n");
  1577. }
  1578. break;
  1579. case 1: /* D4 vline */
  1580. if (disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  1581. disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  1582. DRM_DEBUG("IH: D4 vline\n");
  1583. }
  1584. break;
  1585. default:
  1586. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1587. break;
  1588. }
  1589. break;
  1590. case 5: /* D5 vblank/vline */
  1591. switch (src_data) {
  1592. case 0: /* D5 vblank */
  1593. if (disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  1594. drm_handle_vblank(rdev->ddev, 4);
  1595. wake_up(&rdev->irq.vblank_queue);
  1596. disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  1597. DRM_DEBUG("IH: D5 vblank\n");
  1598. }
  1599. break;
  1600. case 1: /* D5 vline */
  1601. if (disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  1602. disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  1603. DRM_DEBUG("IH: D5 vline\n");
  1604. }
  1605. break;
  1606. default:
  1607. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1608. break;
  1609. }
  1610. break;
  1611. case 6: /* D6 vblank/vline */
  1612. switch (src_data) {
  1613. case 0: /* D6 vblank */
  1614. if (disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  1615. drm_handle_vblank(rdev->ddev, 5);
  1616. wake_up(&rdev->irq.vblank_queue);
  1617. disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  1618. DRM_DEBUG("IH: D6 vblank\n");
  1619. }
  1620. break;
  1621. case 1: /* D6 vline */
  1622. if (disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  1623. disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  1624. DRM_DEBUG("IH: D6 vline\n");
  1625. }
  1626. break;
  1627. default:
  1628. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1629. break;
  1630. }
  1631. break;
  1632. case 42: /* HPD hotplug */
  1633. switch (src_data) {
  1634. case 0:
  1635. if (disp_int & DC_HPD1_INTERRUPT) {
  1636. disp_int &= ~DC_HPD1_INTERRUPT;
  1637. queue_hotplug = true;
  1638. DRM_DEBUG("IH: HPD1\n");
  1639. }
  1640. break;
  1641. case 1:
  1642. if (disp_int_cont & DC_HPD2_INTERRUPT) {
  1643. disp_int_cont &= ~DC_HPD2_INTERRUPT;
  1644. queue_hotplug = true;
  1645. DRM_DEBUG("IH: HPD2\n");
  1646. }
  1647. break;
  1648. case 2:
  1649. if (disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1650. disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  1651. queue_hotplug = true;
  1652. DRM_DEBUG("IH: HPD3\n");
  1653. }
  1654. break;
  1655. case 3:
  1656. if (disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1657. disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  1658. queue_hotplug = true;
  1659. DRM_DEBUG("IH: HPD4\n");
  1660. }
  1661. break;
  1662. case 4:
  1663. if (disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1664. disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  1665. queue_hotplug = true;
  1666. DRM_DEBUG("IH: HPD5\n");
  1667. }
  1668. break;
  1669. case 5:
  1670. if (disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1671. disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  1672. queue_hotplug = true;
  1673. DRM_DEBUG("IH: HPD6\n");
  1674. }
  1675. break;
  1676. default:
  1677. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1678. break;
  1679. }
  1680. break;
  1681. case 176: /* CP_INT in ring buffer */
  1682. case 177: /* CP_INT in IB1 */
  1683. case 178: /* CP_INT in IB2 */
  1684. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  1685. radeon_fence_process(rdev);
  1686. break;
  1687. case 181: /* CP EOP event */
  1688. DRM_DEBUG("IH: CP EOP\n");
  1689. break;
  1690. default:
  1691. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1692. break;
  1693. }
  1694. /* wptr/rptr are in bytes! */
  1695. rptr += 16;
  1696. rptr &= rdev->ih.ptr_mask;
  1697. }
  1698. /* make sure wptr hasn't changed while processing */
  1699. wptr = evergreen_get_ih_wptr(rdev);
  1700. if (wptr != rdev->ih.wptr)
  1701. goto restart_ih;
  1702. if (queue_hotplug)
  1703. queue_work(rdev->wq, &rdev->hotplug_work);
  1704. rdev->ih.rptr = rptr;
  1705. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  1706. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1707. return IRQ_HANDLED;
  1708. }
  1709. static int evergreen_startup(struct radeon_device *rdev)
  1710. {
  1711. int r;
  1712. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1713. r = r600_init_microcode(rdev);
  1714. if (r) {
  1715. DRM_ERROR("Failed to load firmware!\n");
  1716. return r;
  1717. }
  1718. }
  1719. evergreen_mc_program(rdev);
  1720. if (rdev->flags & RADEON_IS_AGP) {
  1721. evergreen_agp_enable(rdev);
  1722. } else {
  1723. r = evergreen_pcie_gart_enable(rdev);
  1724. if (r)
  1725. return r;
  1726. }
  1727. evergreen_gpu_init(rdev);
  1728. #if 0
  1729. if (!rdev->r600_blit.shader_obj) {
  1730. r = r600_blit_init(rdev);
  1731. if (r) {
  1732. DRM_ERROR("radeon: failed blitter (%d).\n", r);
  1733. return r;
  1734. }
  1735. }
  1736. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1737. if (unlikely(r != 0))
  1738. return r;
  1739. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1740. &rdev->r600_blit.shader_gpu_addr);
  1741. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1742. if (r) {
  1743. DRM_ERROR("failed to pin blit object %d\n", r);
  1744. return r;
  1745. }
  1746. #endif
  1747. /* Enable IRQ */
  1748. r = r600_irq_init(rdev);
  1749. if (r) {
  1750. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1751. radeon_irq_kms_fini(rdev);
  1752. return r;
  1753. }
  1754. evergreen_irq_set(rdev);
  1755. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1756. if (r)
  1757. return r;
  1758. r = evergreen_cp_load_microcode(rdev);
  1759. if (r)
  1760. return r;
  1761. r = evergreen_cp_resume(rdev);
  1762. if (r)
  1763. return r;
  1764. /* write back buffer are not vital so don't worry about failure */
  1765. r600_wb_enable(rdev);
  1766. return 0;
  1767. }
  1768. int evergreen_resume(struct radeon_device *rdev)
  1769. {
  1770. int r;
  1771. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1772. * posting will perform necessary task to bring back GPU into good
  1773. * shape.
  1774. */
  1775. /* post card */
  1776. atom_asic_init(rdev->mode_info.atom_context);
  1777. /* Initialize clocks */
  1778. r = radeon_clocks_init(rdev);
  1779. if (r) {
  1780. return r;
  1781. }
  1782. r = evergreen_startup(rdev);
  1783. if (r) {
  1784. DRM_ERROR("r600 startup failed on resume\n");
  1785. return r;
  1786. }
  1787. r = r600_ib_test(rdev);
  1788. if (r) {
  1789. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1790. return r;
  1791. }
  1792. return r;
  1793. }
  1794. int evergreen_suspend(struct radeon_device *rdev)
  1795. {
  1796. #if 0
  1797. int r;
  1798. #endif
  1799. /* FIXME: we should wait for ring to be empty */
  1800. r700_cp_stop(rdev);
  1801. rdev->cp.ready = false;
  1802. evergreen_irq_suspend(rdev);
  1803. r600_wb_disable(rdev);
  1804. evergreen_pcie_gart_disable(rdev);
  1805. #if 0
  1806. /* unpin shaders bo */
  1807. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1808. if (likely(r == 0)) {
  1809. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1810. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1811. }
  1812. #endif
  1813. return 0;
  1814. }
  1815. static bool evergreen_card_posted(struct radeon_device *rdev)
  1816. {
  1817. u32 reg;
  1818. /* first check CRTCs */
  1819. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  1820. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  1821. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  1822. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  1823. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  1824. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1825. if (reg & EVERGREEN_CRTC_MASTER_EN)
  1826. return true;
  1827. /* then check MEM_SIZE, in case the crtcs are off */
  1828. if (RREG32(CONFIG_MEMSIZE))
  1829. return true;
  1830. return false;
  1831. }
  1832. /* Plan is to move initialization in that function and use
  1833. * helper function so that radeon_device_init pretty much
  1834. * do nothing more than calling asic specific function. This
  1835. * should also allow to remove a bunch of callback function
  1836. * like vram_info.
  1837. */
  1838. int evergreen_init(struct radeon_device *rdev)
  1839. {
  1840. int r;
  1841. r = radeon_dummy_page_init(rdev);
  1842. if (r)
  1843. return r;
  1844. /* This don't do much */
  1845. r = radeon_gem_init(rdev);
  1846. if (r)
  1847. return r;
  1848. /* Read BIOS */
  1849. if (!radeon_get_bios(rdev)) {
  1850. if (ASIC_IS_AVIVO(rdev))
  1851. return -EINVAL;
  1852. }
  1853. /* Must be an ATOMBIOS */
  1854. if (!rdev->is_atom_bios) {
  1855. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1856. return -EINVAL;
  1857. }
  1858. r = radeon_atombios_init(rdev);
  1859. if (r)
  1860. return r;
  1861. /* Post card if necessary */
  1862. if (!evergreen_card_posted(rdev)) {
  1863. if (!rdev->bios) {
  1864. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1865. return -EINVAL;
  1866. }
  1867. DRM_INFO("GPU not posted. posting now...\n");
  1868. atom_asic_init(rdev->mode_info.atom_context);
  1869. }
  1870. /* Initialize scratch registers */
  1871. r600_scratch_init(rdev);
  1872. /* Initialize surface registers */
  1873. radeon_surface_init(rdev);
  1874. /* Initialize clocks */
  1875. radeon_get_clock_info(rdev->ddev);
  1876. r = radeon_clocks_init(rdev);
  1877. if (r)
  1878. return r;
  1879. /* Initialize power management */
  1880. radeon_pm_init(rdev);
  1881. /* Fence driver */
  1882. r = radeon_fence_driver_init(rdev);
  1883. if (r)
  1884. return r;
  1885. /* initialize AGP */
  1886. if (rdev->flags & RADEON_IS_AGP) {
  1887. r = radeon_agp_init(rdev);
  1888. if (r)
  1889. radeon_agp_disable(rdev);
  1890. }
  1891. /* initialize memory controller */
  1892. r = evergreen_mc_init(rdev);
  1893. if (r)
  1894. return r;
  1895. /* Memory manager */
  1896. r = radeon_bo_init(rdev);
  1897. if (r)
  1898. return r;
  1899. r = radeon_irq_kms_init(rdev);
  1900. if (r)
  1901. return r;
  1902. rdev->cp.ring_obj = NULL;
  1903. r600_ring_init(rdev, 1024 * 1024);
  1904. rdev->ih.ring_obj = NULL;
  1905. r600_ih_ring_init(rdev, 64 * 1024);
  1906. r = r600_pcie_gart_init(rdev);
  1907. if (r)
  1908. return r;
  1909. rdev->accel_working = false;
  1910. r = evergreen_startup(rdev);
  1911. if (r) {
  1912. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1913. r700_cp_fini(rdev);
  1914. r600_wb_fini(rdev);
  1915. r600_irq_fini(rdev);
  1916. radeon_irq_kms_fini(rdev);
  1917. evergreen_pcie_gart_fini(rdev);
  1918. rdev->accel_working = false;
  1919. }
  1920. if (rdev->accel_working) {
  1921. r = radeon_ib_pool_init(rdev);
  1922. if (r) {
  1923. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  1924. rdev->accel_working = false;
  1925. }
  1926. r = r600_ib_test(rdev);
  1927. if (r) {
  1928. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1929. rdev->accel_working = false;
  1930. }
  1931. }
  1932. return 0;
  1933. }
  1934. void evergreen_fini(struct radeon_device *rdev)
  1935. {
  1936. radeon_pm_fini(rdev);
  1937. /*r600_blit_fini(rdev);*/
  1938. r700_cp_fini(rdev);
  1939. r600_wb_fini(rdev);
  1940. r600_irq_fini(rdev);
  1941. radeon_irq_kms_fini(rdev);
  1942. evergreen_pcie_gart_fini(rdev);
  1943. radeon_gem_fini(rdev);
  1944. radeon_fence_driver_fini(rdev);
  1945. radeon_clocks_fini(rdev);
  1946. radeon_agp_fini(rdev);
  1947. radeon_bo_fini(rdev);
  1948. radeon_atombios_fini(rdev);
  1949. kfree(rdev->bios);
  1950. rdev->bios = NULL;
  1951. radeon_dummy_page_fini(rdev);
  1952. }