intel_display.c 197 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include "drmP.h"
  35. #include "intel_drv.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include "drm_dp_helper.h"
  40. #include "drm_crtc_helper.h"
  41. #include <linux/dma_remapping.h>
  42. #define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
  43. bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
  44. static void intel_increase_pllclock(struct drm_crtc *crtc);
  45. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  46. typedef struct {
  47. /* given values */
  48. int n;
  49. int m1, m2;
  50. int p1, p2;
  51. /* derived values */
  52. int dot;
  53. int vco;
  54. int m;
  55. int p;
  56. } intel_clock_t;
  57. typedef struct {
  58. int min, max;
  59. } intel_range_t;
  60. typedef struct {
  61. int dot_limit;
  62. int p2_slow, p2_fast;
  63. } intel_p2_t;
  64. #define INTEL_P2_NUM 2
  65. typedef struct intel_limit intel_limit_t;
  66. struct intel_limit {
  67. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  68. intel_p2_t p2;
  69. bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
  70. int, int, intel_clock_t *, intel_clock_t *);
  71. };
  72. /* FDI */
  73. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  74. static bool
  75. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  76. int target, int refclk, intel_clock_t *match_clock,
  77. intel_clock_t *best_clock);
  78. static bool
  79. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  80. int target, int refclk, intel_clock_t *match_clock,
  81. intel_clock_t *best_clock);
  82. static bool
  83. intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
  84. int target, int refclk, intel_clock_t *match_clock,
  85. intel_clock_t *best_clock);
  86. static bool
  87. intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
  88. int target, int refclk, intel_clock_t *match_clock,
  89. intel_clock_t *best_clock);
  90. static bool
  91. intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
  92. int target, int refclk, intel_clock_t *match_clock,
  93. intel_clock_t *best_clock);
  94. static inline u32 /* units of 100MHz */
  95. intel_fdi_link_freq(struct drm_device *dev)
  96. {
  97. if (IS_GEN5(dev)) {
  98. struct drm_i915_private *dev_priv = dev->dev_private;
  99. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  100. } else
  101. return 27;
  102. }
  103. static const intel_limit_t intel_limits_i8xx_dvo = {
  104. .dot = { .min = 25000, .max = 350000 },
  105. .vco = { .min = 930000, .max = 1400000 },
  106. .n = { .min = 3, .max = 16 },
  107. .m = { .min = 96, .max = 140 },
  108. .m1 = { .min = 18, .max = 26 },
  109. .m2 = { .min = 6, .max = 16 },
  110. .p = { .min = 4, .max = 128 },
  111. .p1 = { .min = 2, .max = 33 },
  112. .p2 = { .dot_limit = 165000,
  113. .p2_slow = 4, .p2_fast = 2 },
  114. .find_pll = intel_find_best_PLL,
  115. };
  116. static const intel_limit_t intel_limits_i8xx_lvds = {
  117. .dot = { .min = 25000, .max = 350000 },
  118. .vco = { .min = 930000, .max = 1400000 },
  119. .n = { .min = 3, .max = 16 },
  120. .m = { .min = 96, .max = 140 },
  121. .m1 = { .min = 18, .max = 26 },
  122. .m2 = { .min = 6, .max = 16 },
  123. .p = { .min = 4, .max = 128 },
  124. .p1 = { .min = 1, .max = 6 },
  125. .p2 = { .dot_limit = 165000,
  126. .p2_slow = 14, .p2_fast = 7 },
  127. .find_pll = intel_find_best_PLL,
  128. };
  129. static const intel_limit_t intel_limits_i9xx_sdvo = {
  130. .dot = { .min = 20000, .max = 400000 },
  131. .vco = { .min = 1400000, .max = 2800000 },
  132. .n = { .min = 1, .max = 6 },
  133. .m = { .min = 70, .max = 120 },
  134. .m1 = { .min = 10, .max = 22 },
  135. .m2 = { .min = 5, .max = 9 },
  136. .p = { .min = 5, .max = 80 },
  137. .p1 = { .min = 1, .max = 8 },
  138. .p2 = { .dot_limit = 200000,
  139. .p2_slow = 10, .p2_fast = 5 },
  140. .find_pll = intel_find_best_PLL,
  141. };
  142. static const intel_limit_t intel_limits_i9xx_lvds = {
  143. .dot = { .min = 20000, .max = 400000 },
  144. .vco = { .min = 1400000, .max = 2800000 },
  145. .n = { .min = 1, .max = 6 },
  146. .m = { .min = 70, .max = 120 },
  147. .m1 = { .min = 10, .max = 22 },
  148. .m2 = { .min = 5, .max = 9 },
  149. .p = { .min = 7, .max = 98 },
  150. .p1 = { .min = 1, .max = 8 },
  151. .p2 = { .dot_limit = 112000,
  152. .p2_slow = 14, .p2_fast = 7 },
  153. .find_pll = intel_find_best_PLL,
  154. };
  155. static const intel_limit_t intel_limits_g4x_sdvo = {
  156. .dot = { .min = 25000, .max = 270000 },
  157. .vco = { .min = 1750000, .max = 3500000},
  158. .n = { .min = 1, .max = 4 },
  159. .m = { .min = 104, .max = 138 },
  160. .m1 = { .min = 17, .max = 23 },
  161. .m2 = { .min = 5, .max = 11 },
  162. .p = { .min = 10, .max = 30 },
  163. .p1 = { .min = 1, .max = 3},
  164. .p2 = { .dot_limit = 270000,
  165. .p2_slow = 10,
  166. .p2_fast = 10
  167. },
  168. .find_pll = intel_g4x_find_best_PLL,
  169. };
  170. static const intel_limit_t intel_limits_g4x_hdmi = {
  171. .dot = { .min = 22000, .max = 400000 },
  172. .vco = { .min = 1750000, .max = 3500000},
  173. .n = { .min = 1, .max = 4 },
  174. .m = { .min = 104, .max = 138 },
  175. .m1 = { .min = 16, .max = 23 },
  176. .m2 = { .min = 5, .max = 11 },
  177. .p = { .min = 5, .max = 80 },
  178. .p1 = { .min = 1, .max = 8},
  179. .p2 = { .dot_limit = 165000,
  180. .p2_slow = 10, .p2_fast = 5 },
  181. .find_pll = intel_g4x_find_best_PLL,
  182. };
  183. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  184. .dot = { .min = 20000, .max = 115000 },
  185. .vco = { .min = 1750000, .max = 3500000 },
  186. .n = { .min = 1, .max = 3 },
  187. .m = { .min = 104, .max = 138 },
  188. .m1 = { .min = 17, .max = 23 },
  189. .m2 = { .min = 5, .max = 11 },
  190. .p = { .min = 28, .max = 112 },
  191. .p1 = { .min = 2, .max = 8 },
  192. .p2 = { .dot_limit = 0,
  193. .p2_slow = 14, .p2_fast = 14
  194. },
  195. .find_pll = intel_g4x_find_best_PLL,
  196. };
  197. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  198. .dot = { .min = 80000, .max = 224000 },
  199. .vco = { .min = 1750000, .max = 3500000 },
  200. .n = { .min = 1, .max = 3 },
  201. .m = { .min = 104, .max = 138 },
  202. .m1 = { .min = 17, .max = 23 },
  203. .m2 = { .min = 5, .max = 11 },
  204. .p = { .min = 14, .max = 42 },
  205. .p1 = { .min = 2, .max = 6 },
  206. .p2 = { .dot_limit = 0,
  207. .p2_slow = 7, .p2_fast = 7
  208. },
  209. .find_pll = intel_g4x_find_best_PLL,
  210. };
  211. static const intel_limit_t intel_limits_g4x_display_port = {
  212. .dot = { .min = 161670, .max = 227000 },
  213. .vco = { .min = 1750000, .max = 3500000},
  214. .n = { .min = 1, .max = 2 },
  215. .m = { .min = 97, .max = 108 },
  216. .m1 = { .min = 0x10, .max = 0x12 },
  217. .m2 = { .min = 0x05, .max = 0x06 },
  218. .p = { .min = 10, .max = 20 },
  219. .p1 = { .min = 1, .max = 2},
  220. .p2 = { .dot_limit = 0,
  221. .p2_slow = 10, .p2_fast = 10 },
  222. .find_pll = intel_find_pll_g4x_dp,
  223. };
  224. static const intel_limit_t intel_limits_pineview_sdvo = {
  225. .dot = { .min = 20000, .max = 400000},
  226. .vco = { .min = 1700000, .max = 3500000 },
  227. /* Pineview's Ncounter is a ring counter */
  228. .n = { .min = 3, .max = 6 },
  229. .m = { .min = 2, .max = 256 },
  230. /* Pineview only has one combined m divider, which we treat as m2. */
  231. .m1 = { .min = 0, .max = 0 },
  232. .m2 = { .min = 0, .max = 254 },
  233. .p = { .min = 5, .max = 80 },
  234. .p1 = { .min = 1, .max = 8 },
  235. .p2 = { .dot_limit = 200000,
  236. .p2_slow = 10, .p2_fast = 5 },
  237. .find_pll = intel_find_best_PLL,
  238. };
  239. static const intel_limit_t intel_limits_pineview_lvds = {
  240. .dot = { .min = 20000, .max = 400000 },
  241. .vco = { .min = 1700000, .max = 3500000 },
  242. .n = { .min = 3, .max = 6 },
  243. .m = { .min = 2, .max = 256 },
  244. .m1 = { .min = 0, .max = 0 },
  245. .m2 = { .min = 0, .max = 254 },
  246. .p = { .min = 7, .max = 112 },
  247. .p1 = { .min = 1, .max = 8 },
  248. .p2 = { .dot_limit = 112000,
  249. .p2_slow = 14, .p2_fast = 14 },
  250. .find_pll = intel_find_best_PLL,
  251. };
  252. /* Ironlake / Sandybridge
  253. *
  254. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  255. * the range value for them is (actual_value - 2).
  256. */
  257. static const intel_limit_t intel_limits_ironlake_dac = {
  258. .dot = { .min = 25000, .max = 350000 },
  259. .vco = { .min = 1760000, .max = 3510000 },
  260. .n = { .min = 1, .max = 5 },
  261. .m = { .min = 79, .max = 127 },
  262. .m1 = { .min = 12, .max = 22 },
  263. .m2 = { .min = 5, .max = 9 },
  264. .p = { .min = 5, .max = 80 },
  265. .p1 = { .min = 1, .max = 8 },
  266. .p2 = { .dot_limit = 225000,
  267. .p2_slow = 10, .p2_fast = 5 },
  268. .find_pll = intel_g4x_find_best_PLL,
  269. };
  270. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  271. .dot = { .min = 25000, .max = 350000 },
  272. .vco = { .min = 1760000, .max = 3510000 },
  273. .n = { .min = 1, .max = 3 },
  274. .m = { .min = 79, .max = 118 },
  275. .m1 = { .min = 12, .max = 22 },
  276. .m2 = { .min = 5, .max = 9 },
  277. .p = { .min = 28, .max = 112 },
  278. .p1 = { .min = 2, .max = 8 },
  279. .p2 = { .dot_limit = 225000,
  280. .p2_slow = 14, .p2_fast = 14 },
  281. .find_pll = intel_g4x_find_best_PLL,
  282. };
  283. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  284. .dot = { .min = 25000, .max = 350000 },
  285. .vco = { .min = 1760000, .max = 3510000 },
  286. .n = { .min = 1, .max = 3 },
  287. .m = { .min = 79, .max = 127 },
  288. .m1 = { .min = 12, .max = 22 },
  289. .m2 = { .min = 5, .max = 9 },
  290. .p = { .min = 14, .max = 56 },
  291. .p1 = { .min = 2, .max = 8 },
  292. .p2 = { .dot_limit = 225000,
  293. .p2_slow = 7, .p2_fast = 7 },
  294. .find_pll = intel_g4x_find_best_PLL,
  295. };
  296. /* LVDS 100mhz refclk limits. */
  297. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  298. .dot = { .min = 25000, .max = 350000 },
  299. .vco = { .min = 1760000, .max = 3510000 },
  300. .n = { .min = 1, .max = 2 },
  301. .m = { .min = 79, .max = 126 },
  302. .m1 = { .min = 12, .max = 22 },
  303. .m2 = { .min = 5, .max = 9 },
  304. .p = { .min = 28, .max = 112 },
  305. .p1 = { .min = 2, .max = 8 },
  306. .p2 = { .dot_limit = 225000,
  307. .p2_slow = 14, .p2_fast = 14 },
  308. .find_pll = intel_g4x_find_best_PLL,
  309. };
  310. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  311. .dot = { .min = 25000, .max = 350000 },
  312. .vco = { .min = 1760000, .max = 3510000 },
  313. .n = { .min = 1, .max = 3 },
  314. .m = { .min = 79, .max = 126 },
  315. .m1 = { .min = 12, .max = 22 },
  316. .m2 = { .min = 5, .max = 9 },
  317. .p = { .min = 14, .max = 42 },
  318. .p1 = { .min = 2, .max = 6 },
  319. .p2 = { .dot_limit = 225000,
  320. .p2_slow = 7, .p2_fast = 7 },
  321. .find_pll = intel_g4x_find_best_PLL,
  322. };
  323. static const intel_limit_t intel_limits_ironlake_display_port = {
  324. .dot = { .min = 25000, .max = 350000 },
  325. .vco = { .min = 1760000, .max = 3510000},
  326. .n = { .min = 1, .max = 2 },
  327. .m = { .min = 81, .max = 90 },
  328. .m1 = { .min = 12, .max = 22 },
  329. .m2 = { .min = 5, .max = 9 },
  330. .p = { .min = 10, .max = 20 },
  331. .p1 = { .min = 1, .max = 2},
  332. .p2 = { .dot_limit = 0,
  333. .p2_slow = 10, .p2_fast = 10 },
  334. .find_pll = intel_find_pll_ironlake_dp,
  335. };
  336. static const intel_limit_t intel_limits_vlv_dac = {
  337. .dot = { .min = 25000, .max = 270000 },
  338. .vco = { .min = 4000000, .max = 6000000 },
  339. .n = { .min = 1, .max = 7 },
  340. .m = { .min = 22, .max = 450 }, /* guess */
  341. .m1 = { .min = 2, .max = 3 },
  342. .m2 = { .min = 11, .max = 156 },
  343. .p = { .min = 10, .max = 30 },
  344. .p1 = { .min = 2, .max = 3 },
  345. .p2 = { .dot_limit = 270000,
  346. .p2_slow = 2, .p2_fast = 20 },
  347. .find_pll = intel_vlv_find_best_pll,
  348. };
  349. static const intel_limit_t intel_limits_vlv_hdmi = {
  350. .dot = { .min = 20000, .max = 165000 },
  351. .vco = { .min = 5994000, .max = 4000000 },
  352. .n = { .min = 1, .max = 7 },
  353. .m = { .min = 60, .max = 300 }, /* guess */
  354. .m1 = { .min = 2, .max = 3 },
  355. .m2 = { .min = 11, .max = 156 },
  356. .p = { .min = 10, .max = 30 },
  357. .p1 = { .min = 2, .max = 3 },
  358. .p2 = { .dot_limit = 270000,
  359. .p2_slow = 2, .p2_fast = 20 },
  360. .find_pll = intel_vlv_find_best_pll,
  361. };
  362. static const intel_limit_t intel_limits_vlv_dp = {
  363. .dot = { .min = 162000, .max = 270000 },
  364. .vco = { .min = 5994000, .max = 4000000 },
  365. .n = { .min = 1, .max = 7 },
  366. .m = { .min = 60, .max = 300 }, /* guess */
  367. .m1 = { .min = 2, .max = 3 },
  368. .m2 = { .min = 11, .max = 156 },
  369. .p = { .min = 10, .max = 30 },
  370. .p1 = { .min = 2, .max = 3 },
  371. .p2 = { .dot_limit = 270000,
  372. .p2_slow = 2, .p2_fast = 20 },
  373. .find_pll = intel_vlv_find_best_pll,
  374. };
  375. u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
  376. {
  377. unsigned long flags;
  378. u32 val = 0;
  379. spin_lock_irqsave(&dev_priv->dpio_lock, flags);
  380. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
  381. DRM_ERROR("DPIO idle wait timed out\n");
  382. goto out_unlock;
  383. }
  384. I915_WRITE(DPIO_REG, reg);
  385. I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
  386. DPIO_BYTE);
  387. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
  388. DRM_ERROR("DPIO read wait timed out\n");
  389. goto out_unlock;
  390. }
  391. val = I915_READ(DPIO_DATA);
  392. out_unlock:
  393. spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
  394. return val;
  395. }
  396. static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
  397. u32 val)
  398. {
  399. unsigned long flags;
  400. spin_lock_irqsave(&dev_priv->dpio_lock, flags);
  401. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
  402. DRM_ERROR("DPIO idle wait timed out\n");
  403. goto out_unlock;
  404. }
  405. I915_WRITE(DPIO_DATA, val);
  406. I915_WRITE(DPIO_REG, reg);
  407. I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
  408. DPIO_BYTE);
  409. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
  410. DRM_ERROR("DPIO write wait timed out\n");
  411. out_unlock:
  412. spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
  413. }
  414. static void vlv_init_dpio(struct drm_device *dev)
  415. {
  416. struct drm_i915_private *dev_priv = dev->dev_private;
  417. /* Reset the DPIO config */
  418. I915_WRITE(DPIO_CTL, 0);
  419. POSTING_READ(DPIO_CTL);
  420. I915_WRITE(DPIO_CTL, 1);
  421. POSTING_READ(DPIO_CTL);
  422. }
  423. static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
  424. {
  425. DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
  426. return 1;
  427. }
  428. static const struct dmi_system_id intel_dual_link_lvds[] = {
  429. {
  430. .callback = intel_dual_link_lvds_callback,
  431. .ident = "Apple MacBook Pro (Core i5/i7 Series)",
  432. .matches = {
  433. DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
  434. DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
  435. },
  436. },
  437. { } /* terminating entry */
  438. };
  439. static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
  440. unsigned int reg)
  441. {
  442. unsigned int val;
  443. /* use the module option value if specified */
  444. if (i915_lvds_channel_mode > 0)
  445. return i915_lvds_channel_mode == 2;
  446. if (dmi_check_system(intel_dual_link_lvds))
  447. return true;
  448. if (dev_priv->lvds_val)
  449. val = dev_priv->lvds_val;
  450. else {
  451. /* BIOS should set the proper LVDS register value at boot, but
  452. * in reality, it doesn't set the value when the lid is closed;
  453. * we need to check "the value to be set" in VBT when LVDS
  454. * register is uninitialized.
  455. */
  456. val = I915_READ(reg);
  457. if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
  458. val = dev_priv->bios_lvds_val;
  459. dev_priv->lvds_val = val;
  460. }
  461. return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
  462. }
  463. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  464. int refclk)
  465. {
  466. struct drm_device *dev = crtc->dev;
  467. struct drm_i915_private *dev_priv = dev->dev_private;
  468. const intel_limit_t *limit;
  469. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  470. if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
  471. /* LVDS dual channel */
  472. if (refclk == 100000)
  473. limit = &intel_limits_ironlake_dual_lvds_100m;
  474. else
  475. limit = &intel_limits_ironlake_dual_lvds;
  476. } else {
  477. if (refclk == 100000)
  478. limit = &intel_limits_ironlake_single_lvds_100m;
  479. else
  480. limit = &intel_limits_ironlake_single_lvds;
  481. }
  482. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  483. HAS_eDP)
  484. limit = &intel_limits_ironlake_display_port;
  485. else
  486. limit = &intel_limits_ironlake_dac;
  487. return limit;
  488. }
  489. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  490. {
  491. struct drm_device *dev = crtc->dev;
  492. struct drm_i915_private *dev_priv = dev->dev_private;
  493. const intel_limit_t *limit;
  494. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  495. if (is_dual_link_lvds(dev_priv, LVDS))
  496. /* LVDS with dual channel */
  497. limit = &intel_limits_g4x_dual_channel_lvds;
  498. else
  499. /* LVDS with dual channel */
  500. limit = &intel_limits_g4x_single_channel_lvds;
  501. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  502. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  503. limit = &intel_limits_g4x_hdmi;
  504. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  505. limit = &intel_limits_g4x_sdvo;
  506. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  507. limit = &intel_limits_g4x_display_port;
  508. } else /* The option is for other outputs */
  509. limit = &intel_limits_i9xx_sdvo;
  510. return limit;
  511. }
  512. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  513. {
  514. struct drm_device *dev = crtc->dev;
  515. const intel_limit_t *limit;
  516. if (HAS_PCH_SPLIT(dev))
  517. limit = intel_ironlake_limit(crtc, refclk);
  518. else if (IS_G4X(dev)) {
  519. limit = intel_g4x_limit(crtc);
  520. } else if (IS_PINEVIEW(dev)) {
  521. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  522. limit = &intel_limits_pineview_lvds;
  523. else
  524. limit = &intel_limits_pineview_sdvo;
  525. } else if (IS_VALLEYVIEW(dev)) {
  526. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
  527. limit = &intel_limits_vlv_dac;
  528. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
  529. limit = &intel_limits_vlv_hdmi;
  530. else
  531. limit = &intel_limits_vlv_dp;
  532. } else if (!IS_GEN2(dev)) {
  533. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  534. limit = &intel_limits_i9xx_lvds;
  535. else
  536. limit = &intel_limits_i9xx_sdvo;
  537. } else {
  538. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  539. limit = &intel_limits_i8xx_lvds;
  540. else
  541. limit = &intel_limits_i8xx_dvo;
  542. }
  543. return limit;
  544. }
  545. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  546. static void pineview_clock(int refclk, intel_clock_t *clock)
  547. {
  548. clock->m = clock->m2 + 2;
  549. clock->p = clock->p1 * clock->p2;
  550. clock->vco = refclk * clock->m / clock->n;
  551. clock->dot = clock->vco / clock->p;
  552. }
  553. static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
  554. {
  555. if (IS_PINEVIEW(dev)) {
  556. pineview_clock(refclk, clock);
  557. return;
  558. }
  559. clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
  560. clock->p = clock->p1 * clock->p2;
  561. clock->vco = refclk * clock->m / (clock->n + 2);
  562. clock->dot = clock->vco / clock->p;
  563. }
  564. /**
  565. * Returns whether any output on the specified pipe is of the specified type
  566. */
  567. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  568. {
  569. struct drm_device *dev = crtc->dev;
  570. struct intel_encoder *encoder;
  571. for_each_encoder_on_crtc(dev, crtc, encoder)
  572. if (encoder->type == type)
  573. return true;
  574. return false;
  575. }
  576. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  577. /**
  578. * Returns whether the given set of divisors are valid for a given refclk with
  579. * the given connectors.
  580. */
  581. static bool intel_PLL_is_valid(struct drm_device *dev,
  582. const intel_limit_t *limit,
  583. const intel_clock_t *clock)
  584. {
  585. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  586. INTELPllInvalid("p1 out of range\n");
  587. if (clock->p < limit->p.min || limit->p.max < clock->p)
  588. INTELPllInvalid("p out of range\n");
  589. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  590. INTELPllInvalid("m2 out of range\n");
  591. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  592. INTELPllInvalid("m1 out of range\n");
  593. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  594. INTELPllInvalid("m1 <= m2\n");
  595. if (clock->m < limit->m.min || limit->m.max < clock->m)
  596. INTELPllInvalid("m out of range\n");
  597. if (clock->n < limit->n.min || limit->n.max < clock->n)
  598. INTELPllInvalid("n out of range\n");
  599. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  600. INTELPllInvalid("vco out of range\n");
  601. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  602. * connector, etc., rather than just a single range.
  603. */
  604. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  605. INTELPllInvalid("dot out of range\n");
  606. return true;
  607. }
  608. static bool
  609. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  610. int target, int refclk, intel_clock_t *match_clock,
  611. intel_clock_t *best_clock)
  612. {
  613. struct drm_device *dev = crtc->dev;
  614. struct drm_i915_private *dev_priv = dev->dev_private;
  615. intel_clock_t clock;
  616. int err = target;
  617. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  618. (I915_READ(LVDS)) != 0) {
  619. /*
  620. * For LVDS, if the panel is on, just rely on its current
  621. * settings for dual-channel. We haven't figured out how to
  622. * reliably set up different single/dual channel state, if we
  623. * even can.
  624. */
  625. if (is_dual_link_lvds(dev_priv, LVDS))
  626. clock.p2 = limit->p2.p2_fast;
  627. else
  628. clock.p2 = limit->p2.p2_slow;
  629. } else {
  630. if (target < limit->p2.dot_limit)
  631. clock.p2 = limit->p2.p2_slow;
  632. else
  633. clock.p2 = limit->p2.p2_fast;
  634. }
  635. memset(best_clock, 0, sizeof(*best_clock));
  636. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  637. clock.m1++) {
  638. for (clock.m2 = limit->m2.min;
  639. clock.m2 <= limit->m2.max; clock.m2++) {
  640. /* m1 is always 0 in Pineview */
  641. if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
  642. break;
  643. for (clock.n = limit->n.min;
  644. clock.n <= limit->n.max; clock.n++) {
  645. for (clock.p1 = limit->p1.min;
  646. clock.p1 <= limit->p1.max; clock.p1++) {
  647. int this_err;
  648. intel_clock(dev, refclk, &clock);
  649. if (!intel_PLL_is_valid(dev, limit,
  650. &clock))
  651. continue;
  652. if (match_clock &&
  653. clock.p != match_clock->p)
  654. continue;
  655. this_err = abs(clock.dot - target);
  656. if (this_err < err) {
  657. *best_clock = clock;
  658. err = this_err;
  659. }
  660. }
  661. }
  662. }
  663. }
  664. return (err != target);
  665. }
  666. static bool
  667. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  668. int target, int refclk, intel_clock_t *match_clock,
  669. intel_clock_t *best_clock)
  670. {
  671. struct drm_device *dev = crtc->dev;
  672. struct drm_i915_private *dev_priv = dev->dev_private;
  673. intel_clock_t clock;
  674. int max_n;
  675. bool found;
  676. /* approximately equals target * 0.00585 */
  677. int err_most = (target >> 8) + (target >> 9);
  678. found = false;
  679. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  680. int lvds_reg;
  681. if (HAS_PCH_SPLIT(dev))
  682. lvds_reg = PCH_LVDS;
  683. else
  684. lvds_reg = LVDS;
  685. if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
  686. LVDS_CLKB_POWER_UP)
  687. clock.p2 = limit->p2.p2_fast;
  688. else
  689. clock.p2 = limit->p2.p2_slow;
  690. } else {
  691. if (target < limit->p2.dot_limit)
  692. clock.p2 = limit->p2.p2_slow;
  693. else
  694. clock.p2 = limit->p2.p2_fast;
  695. }
  696. memset(best_clock, 0, sizeof(*best_clock));
  697. max_n = limit->n.max;
  698. /* based on hardware requirement, prefer smaller n to precision */
  699. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  700. /* based on hardware requirement, prefere larger m1,m2 */
  701. for (clock.m1 = limit->m1.max;
  702. clock.m1 >= limit->m1.min; clock.m1--) {
  703. for (clock.m2 = limit->m2.max;
  704. clock.m2 >= limit->m2.min; clock.m2--) {
  705. for (clock.p1 = limit->p1.max;
  706. clock.p1 >= limit->p1.min; clock.p1--) {
  707. int this_err;
  708. intel_clock(dev, refclk, &clock);
  709. if (!intel_PLL_is_valid(dev, limit,
  710. &clock))
  711. continue;
  712. if (match_clock &&
  713. clock.p != match_clock->p)
  714. continue;
  715. this_err = abs(clock.dot - target);
  716. if (this_err < err_most) {
  717. *best_clock = clock;
  718. err_most = this_err;
  719. max_n = clock.n;
  720. found = true;
  721. }
  722. }
  723. }
  724. }
  725. }
  726. return found;
  727. }
  728. static bool
  729. intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  730. int target, int refclk, intel_clock_t *match_clock,
  731. intel_clock_t *best_clock)
  732. {
  733. struct drm_device *dev = crtc->dev;
  734. intel_clock_t clock;
  735. if (target < 200000) {
  736. clock.n = 1;
  737. clock.p1 = 2;
  738. clock.p2 = 10;
  739. clock.m1 = 12;
  740. clock.m2 = 9;
  741. } else {
  742. clock.n = 2;
  743. clock.p1 = 1;
  744. clock.p2 = 10;
  745. clock.m1 = 14;
  746. clock.m2 = 8;
  747. }
  748. intel_clock(dev, refclk, &clock);
  749. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  750. return true;
  751. }
  752. /* DisplayPort has only two frequencies, 162MHz and 270MHz */
  753. static bool
  754. intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  755. int target, int refclk, intel_clock_t *match_clock,
  756. intel_clock_t *best_clock)
  757. {
  758. intel_clock_t clock;
  759. if (target < 200000) {
  760. clock.p1 = 2;
  761. clock.p2 = 10;
  762. clock.n = 2;
  763. clock.m1 = 23;
  764. clock.m2 = 8;
  765. } else {
  766. clock.p1 = 1;
  767. clock.p2 = 10;
  768. clock.n = 1;
  769. clock.m1 = 14;
  770. clock.m2 = 2;
  771. }
  772. clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
  773. clock.p = (clock.p1 * clock.p2);
  774. clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
  775. clock.vco = 0;
  776. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  777. return true;
  778. }
  779. static bool
  780. intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
  781. int target, int refclk, intel_clock_t *match_clock,
  782. intel_clock_t *best_clock)
  783. {
  784. u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
  785. u32 m, n, fastclk;
  786. u32 updrate, minupdate, fracbits, p;
  787. unsigned long bestppm, ppm, absppm;
  788. int dotclk, flag;
  789. flag = 0;
  790. dotclk = target * 1000;
  791. bestppm = 1000000;
  792. ppm = absppm = 0;
  793. fastclk = dotclk / (2*100);
  794. updrate = 0;
  795. minupdate = 19200;
  796. fracbits = 1;
  797. n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
  798. bestm1 = bestm2 = bestp1 = bestp2 = 0;
  799. /* based on hardware requirement, prefer smaller n to precision */
  800. for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
  801. updrate = refclk / n;
  802. for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
  803. for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
  804. if (p2 > 10)
  805. p2 = p2 - 1;
  806. p = p1 * p2;
  807. /* based on hardware requirement, prefer bigger m1,m2 values */
  808. for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
  809. m2 = (((2*(fastclk * p * n / m1 )) +
  810. refclk) / (2*refclk));
  811. m = m1 * m2;
  812. vco = updrate * m;
  813. if (vco >= limit->vco.min && vco < limit->vco.max) {
  814. ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
  815. absppm = (ppm > 0) ? ppm : (-ppm);
  816. if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
  817. bestppm = 0;
  818. flag = 1;
  819. }
  820. if (absppm < bestppm - 10) {
  821. bestppm = absppm;
  822. flag = 1;
  823. }
  824. if (flag) {
  825. bestn = n;
  826. bestm1 = m1;
  827. bestm2 = m2;
  828. bestp1 = p1;
  829. bestp2 = p2;
  830. flag = 0;
  831. }
  832. }
  833. }
  834. }
  835. }
  836. }
  837. best_clock->n = bestn;
  838. best_clock->m1 = bestm1;
  839. best_clock->m2 = bestm2;
  840. best_clock->p1 = bestp1;
  841. best_clock->p2 = bestp2;
  842. return true;
  843. }
  844. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  845. {
  846. struct drm_i915_private *dev_priv = dev->dev_private;
  847. u32 frame, frame_reg = PIPEFRAME(pipe);
  848. frame = I915_READ(frame_reg);
  849. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  850. DRM_DEBUG_KMS("vblank wait timed out\n");
  851. }
  852. /**
  853. * intel_wait_for_vblank - wait for vblank on a given pipe
  854. * @dev: drm device
  855. * @pipe: pipe to wait for
  856. *
  857. * Wait for vblank to occur on a given pipe. Needed for various bits of
  858. * mode setting code.
  859. */
  860. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  861. {
  862. struct drm_i915_private *dev_priv = dev->dev_private;
  863. int pipestat_reg = PIPESTAT(pipe);
  864. if (INTEL_INFO(dev)->gen >= 5) {
  865. ironlake_wait_for_vblank(dev, pipe);
  866. return;
  867. }
  868. /* Clear existing vblank status. Note this will clear any other
  869. * sticky status fields as well.
  870. *
  871. * This races with i915_driver_irq_handler() with the result
  872. * that either function could miss a vblank event. Here it is not
  873. * fatal, as we will either wait upon the next vblank interrupt or
  874. * timeout. Generally speaking intel_wait_for_vblank() is only
  875. * called during modeset at which time the GPU should be idle and
  876. * should *not* be performing page flips and thus not waiting on
  877. * vblanks...
  878. * Currently, the result of us stealing a vblank from the irq
  879. * handler is that a single frame will be skipped during swapbuffers.
  880. */
  881. I915_WRITE(pipestat_reg,
  882. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  883. /* Wait for vblank interrupt bit to set */
  884. if (wait_for(I915_READ(pipestat_reg) &
  885. PIPE_VBLANK_INTERRUPT_STATUS,
  886. 50))
  887. DRM_DEBUG_KMS("vblank wait timed out\n");
  888. }
  889. /*
  890. * intel_wait_for_pipe_off - wait for pipe to turn off
  891. * @dev: drm device
  892. * @pipe: pipe to wait for
  893. *
  894. * After disabling a pipe, we can't wait for vblank in the usual way,
  895. * spinning on the vblank interrupt status bit, since we won't actually
  896. * see an interrupt when the pipe is disabled.
  897. *
  898. * On Gen4 and above:
  899. * wait for the pipe register state bit to turn off
  900. *
  901. * Otherwise:
  902. * wait for the display line value to settle (it usually
  903. * ends up stopping at the start of the next frame).
  904. *
  905. */
  906. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  907. {
  908. struct drm_i915_private *dev_priv = dev->dev_private;
  909. if (INTEL_INFO(dev)->gen >= 4) {
  910. int reg = PIPECONF(pipe);
  911. /* Wait for the Pipe State to go off */
  912. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  913. 100))
  914. DRM_DEBUG_KMS("pipe_off wait timed out\n");
  915. } else {
  916. u32 last_line, line_mask;
  917. int reg = PIPEDSL(pipe);
  918. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  919. if (IS_GEN2(dev))
  920. line_mask = DSL_LINEMASK_GEN2;
  921. else
  922. line_mask = DSL_LINEMASK_GEN3;
  923. /* Wait for the display line to settle */
  924. do {
  925. last_line = I915_READ(reg) & line_mask;
  926. mdelay(5);
  927. } while (((I915_READ(reg) & line_mask) != last_line) &&
  928. time_after(timeout, jiffies));
  929. if (time_after(jiffies, timeout))
  930. DRM_DEBUG_KMS("pipe_off wait timed out\n");
  931. }
  932. }
  933. static const char *state_string(bool enabled)
  934. {
  935. return enabled ? "on" : "off";
  936. }
  937. /* Only for pre-ILK configs */
  938. static void assert_pll(struct drm_i915_private *dev_priv,
  939. enum pipe pipe, bool state)
  940. {
  941. int reg;
  942. u32 val;
  943. bool cur_state;
  944. reg = DPLL(pipe);
  945. val = I915_READ(reg);
  946. cur_state = !!(val & DPLL_VCO_ENABLE);
  947. WARN(cur_state != state,
  948. "PLL state assertion failure (expected %s, current %s)\n",
  949. state_string(state), state_string(cur_state));
  950. }
  951. #define assert_pll_enabled(d, p) assert_pll(d, p, true)
  952. #define assert_pll_disabled(d, p) assert_pll(d, p, false)
  953. /* For ILK+ */
  954. static void assert_pch_pll(struct drm_i915_private *dev_priv,
  955. struct intel_pch_pll *pll,
  956. struct intel_crtc *crtc,
  957. bool state)
  958. {
  959. u32 val;
  960. bool cur_state;
  961. if (HAS_PCH_LPT(dev_priv->dev)) {
  962. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  963. return;
  964. }
  965. if (WARN (!pll,
  966. "asserting PCH PLL %s with no PLL\n", state_string(state)))
  967. return;
  968. val = I915_READ(pll->pll_reg);
  969. cur_state = !!(val & DPLL_VCO_ENABLE);
  970. WARN(cur_state != state,
  971. "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
  972. pll->pll_reg, state_string(state), state_string(cur_state), val);
  973. /* Make sure the selected PLL is correctly attached to the transcoder */
  974. if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
  975. u32 pch_dpll;
  976. pch_dpll = I915_READ(PCH_DPLL_SEL);
  977. cur_state = pll->pll_reg == _PCH_DPLL_B;
  978. if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
  979. "PLL[%d] not attached to this transcoder %d: %08x\n",
  980. cur_state, crtc->pipe, pch_dpll)) {
  981. cur_state = !!(val >> (4*crtc->pipe + 3));
  982. WARN(cur_state != state,
  983. "PLL[%d] not %s on this transcoder %d: %08x\n",
  984. pll->pll_reg == _PCH_DPLL_B,
  985. state_string(state),
  986. crtc->pipe,
  987. val);
  988. }
  989. }
  990. }
  991. #define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
  992. #define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
  993. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  994. enum pipe pipe, bool state)
  995. {
  996. int reg;
  997. u32 val;
  998. bool cur_state;
  999. if (IS_HASWELL(dev_priv->dev)) {
  1000. /* On Haswell, DDI is used instead of FDI_TX_CTL */
  1001. reg = DDI_FUNC_CTL(pipe);
  1002. val = I915_READ(reg);
  1003. cur_state = !!(val & PIPE_DDI_FUNC_ENABLE);
  1004. } else {
  1005. reg = FDI_TX_CTL(pipe);
  1006. val = I915_READ(reg);
  1007. cur_state = !!(val & FDI_TX_ENABLE);
  1008. }
  1009. WARN(cur_state != state,
  1010. "FDI TX state assertion failure (expected %s, current %s)\n",
  1011. state_string(state), state_string(cur_state));
  1012. }
  1013. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  1014. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  1015. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  1016. enum pipe pipe, bool state)
  1017. {
  1018. int reg;
  1019. u32 val;
  1020. bool cur_state;
  1021. if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
  1022. DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
  1023. return;
  1024. } else {
  1025. reg = FDI_RX_CTL(pipe);
  1026. val = I915_READ(reg);
  1027. cur_state = !!(val & FDI_RX_ENABLE);
  1028. }
  1029. WARN(cur_state != state,
  1030. "FDI RX state assertion failure (expected %s, current %s)\n",
  1031. state_string(state), state_string(cur_state));
  1032. }
  1033. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  1034. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  1035. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  1036. enum pipe pipe)
  1037. {
  1038. int reg;
  1039. u32 val;
  1040. /* ILK FDI PLL is always enabled */
  1041. if (dev_priv->info->gen == 5)
  1042. return;
  1043. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  1044. if (IS_HASWELL(dev_priv->dev))
  1045. return;
  1046. reg = FDI_TX_CTL(pipe);
  1047. val = I915_READ(reg);
  1048. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  1049. }
  1050. static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
  1051. enum pipe pipe)
  1052. {
  1053. int reg;
  1054. u32 val;
  1055. if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
  1056. DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
  1057. return;
  1058. }
  1059. reg = FDI_RX_CTL(pipe);
  1060. val = I915_READ(reg);
  1061. WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
  1062. }
  1063. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  1064. enum pipe pipe)
  1065. {
  1066. int pp_reg, lvds_reg;
  1067. u32 val;
  1068. enum pipe panel_pipe = PIPE_A;
  1069. bool locked = true;
  1070. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  1071. pp_reg = PCH_PP_CONTROL;
  1072. lvds_reg = PCH_LVDS;
  1073. } else {
  1074. pp_reg = PP_CONTROL;
  1075. lvds_reg = LVDS;
  1076. }
  1077. val = I915_READ(pp_reg);
  1078. if (!(val & PANEL_POWER_ON) ||
  1079. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  1080. locked = false;
  1081. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  1082. panel_pipe = PIPE_B;
  1083. WARN(panel_pipe == pipe && locked,
  1084. "panel assertion failure, pipe %c regs locked\n",
  1085. pipe_name(pipe));
  1086. }
  1087. void assert_pipe(struct drm_i915_private *dev_priv,
  1088. enum pipe pipe, bool state)
  1089. {
  1090. int reg;
  1091. u32 val;
  1092. bool cur_state;
  1093. /* if we need the pipe A quirk it must be always on */
  1094. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  1095. state = true;
  1096. reg = PIPECONF(pipe);
  1097. val = I915_READ(reg);
  1098. cur_state = !!(val & PIPECONF_ENABLE);
  1099. WARN(cur_state != state,
  1100. "pipe %c assertion failure (expected %s, current %s)\n",
  1101. pipe_name(pipe), state_string(state), state_string(cur_state));
  1102. }
  1103. static void assert_plane(struct drm_i915_private *dev_priv,
  1104. enum plane plane, bool state)
  1105. {
  1106. int reg;
  1107. u32 val;
  1108. bool cur_state;
  1109. reg = DSPCNTR(plane);
  1110. val = I915_READ(reg);
  1111. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  1112. WARN(cur_state != state,
  1113. "plane %c assertion failure (expected %s, current %s)\n",
  1114. plane_name(plane), state_string(state), state_string(cur_state));
  1115. }
  1116. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  1117. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  1118. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  1119. enum pipe pipe)
  1120. {
  1121. int reg, i;
  1122. u32 val;
  1123. int cur_pipe;
  1124. /* Planes are fixed to pipes on ILK+ */
  1125. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  1126. reg = DSPCNTR(pipe);
  1127. val = I915_READ(reg);
  1128. WARN((val & DISPLAY_PLANE_ENABLE),
  1129. "plane %c assertion failure, should be disabled but not\n",
  1130. plane_name(pipe));
  1131. return;
  1132. }
  1133. /* Need to check both planes against the pipe */
  1134. for (i = 0; i < 2; i++) {
  1135. reg = DSPCNTR(i);
  1136. val = I915_READ(reg);
  1137. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  1138. DISPPLANE_SEL_PIPE_SHIFT;
  1139. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1140. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1141. plane_name(i), pipe_name(pipe));
  1142. }
  1143. }
  1144. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1145. {
  1146. u32 val;
  1147. bool enabled;
  1148. if (HAS_PCH_LPT(dev_priv->dev)) {
  1149. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1150. return;
  1151. }
  1152. val = I915_READ(PCH_DREF_CONTROL);
  1153. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1154. DREF_SUPERSPREAD_SOURCE_MASK));
  1155. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1156. }
  1157. static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
  1158. enum pipe pipe)
  1159. {
  1160. int reg;
  1161. u32 val;
  1162. bool enabled;
  1163. reg = TRANSCONF(pipe);
  1164. val = I915_READ(reg);
  1165. enabled = !!(val & TRANS_ENABLE);
  1166. WARN(enabled,
  1167. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1168. pipe_name(pipe));
  1169. }
  1170. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1171. enum pipe pipe, u32 port_sel, u32 val)
  1172. {
  1173. if ((val & DP_PORT_EN) == 0)
  1174. return false;
  1175. if (HAS_PCH_CPT(dev_priv->dev)) {
  1176. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1177. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1178. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1179. return false;
  1180. } else {
  1181. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1182. return false;
  1183. }
  1184. return true;
  1185. }
  1186. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1187. enum pipe pipe, u32 val)
  1188. {
  1189. if ((val & PORT_ENABLE) == 0)
  1190. return false;
  1191. if (HAS_PCH_CPT(dev_priv->dev)) {
  1192. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1193. return false;
  1194. } else {
  1195. if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
  1196. return false;
  1197. }
  1198. return true;
  1199. }
  1200. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1201. enum pipe pipe, u32 val)
  1202. {
  1203. if ((val & LVDS_PORT_EN) == 0)
  1204. return false;
  1205. if (HAS_PCH_CPT(dev_priv->dev)) {
  1206. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1207. return false;
  1208. } else {
  1209. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1210. return false;
  1211. }
  1212. return true;
  1213. }
  1214. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1215. enum pipe pipe, u32 val)
  1216. {
  1217. if ((val & ADPA_DAC_ENABLE) == 0)
  1218. return false;
  1219. if (HAS_PCH_CPT(dev_priv->dev)) {
  1220. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1221. return false;
  1222. } else {
  1223. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1224. return false;
  1225. }
  1226. return true;
  1227. }
  1228. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1229. enum pipe pipe, int reg, u32 port_sel)
  1230. {
  1231. u32 val = I915_READ(reg);
  1232. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1233. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1234. reg, pipe_name(pipe));
  1235. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1236. && (val & DP_PIPEB_SELECT),
  1237. "IBX PCH dp port still using transcoder B\n");
  1238. }
  1239. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1240. enum pipe pipe, int reg)
  1241. {
  1242. u32 val = I915_READ(reg);
  1243. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1244. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1245. reg, pipe_name(pipe));
  1246. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
  1247. && (val & SDVO_PIPE_B_SELECT),
  1248. "IBX PCH hdmi port still using transcoder B\n");
  1249. }
  1250. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1251. enum pipe pipe)
  1252. {
  1253. int reg;
  1254. u32 val;
  1255. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1256. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1257. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1258. reg = PCH_ADPA;
  1259. val = I915_READ(reg);
  1260. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1261. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1262. pipe_name(pipe));
  1263. reg = PCH_LVDS;
  1264. val = I915_READ(reg);
  1265. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1266. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1267. pipe_name(pipe));
  1268. assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
  1269. assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
  1270. assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
  1271. }
  1272. /**
  1273. * intel_enable_pll - enable a PLL
  1274. * @dev_priv: i915 private structure
  1275. * @pipe: pipe PLL to enable
  1276. *
  1277. * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
  1278. * make sure the PLL reg is writable first though, since the panel write
  1279. * protect mechanism may be enabled.
  1280. *
  1281. * Note! This is for pre-ILK only.
  1282. */
  1283. static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1284. {
  1285. int reg;
  1286. u32 val;
  1287. /* No really, not for ILK+ */
  1288. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
  1289. /* PLL is protected by panel, make sure we can write it */
  1290. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1291. assert_panel_unlocked(dev_priv, pipe);
  1292. reg = DPLL(pipe);
  1293. val = I915_READ(reg);
  1294. val |= DPLL_VCO_ENABLE;
  1295. /* We do this three times for luck */
  1296. I915_WRITE(reg, val);
  1297. POSTING_READ(reg);
  1298. udelay(150); /* wait for warmup */
  1299. I915_WRITE(reg, val);
  1300. POSTING_READ(reg);
  1301. udelay(150); /* wait for warmup */
  1302. I915_WRITE(reg, val);
  1303. POSTING_READ(reg);
  1304. udelay(150); /* wait for warmup */
  1305. }
  1306. /**
  1307. * intel_disable_pll - disable a PLL
  1308. * @dev_priv: i915 private structure
  1309. * @pipe: pipe PLL to disable
  1310. *
  1311. * Disable the PLL for @pipe, making sure the pipe is off first.
  1312. *
  1313. * Note! This is for pre-ILK only.
  1314. */
  1315. static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1316. {
  1317. int reg;
  1318. u32 val;
  1319. /* Don't disable pipe A or pipe A PLLs if needed */
  1320. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1321. return;
  1322. /* Make sure the pipe isn't still relying on us */
  1323. assert_pipe_disabled(dev_priv, pipe);
  1324. reg = DPLL(pipe);
  1325. val = I915_READ(reg);
  1326. val &= ~DPLL_VCO_ENABLE;
  1327. I915_WRITE(reg, val);
  1328. POSTING_READ(reg);
  1329. }
  1330. /* SBI access */
  1331. static void
  1332. intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
  1333. {
  1334. unsigned long flags;
  1335. spin_lock_irqsave(&dev_priv->dpio_lock, flags);
  1336. if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
  1337. 100)) {
  1338. DRM_ERROR("timeout waiting for SBI to become ready\n");
  1339. goto out_unlock;
  1340. }
  1341. I915_WRITE(SBI_ADDR,
  1342. (reg << 16));
  1343. I915_WRITE(SBI_DATA,
  1344. value);
  1345. I915_WRITE(SBI_CTL_STAT,
  1346. SBI_BUSY |
  1347. SBI_CTL_OP_CRWR);
  1348. if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
  1349. 100)) {
  1350. DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
  1351. goto out_unlock;
  1352. }
  1353. out_unlock:
  1354. spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
  1355. }
  1356. static u32
  1357. intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
  1358. {
  1359. unsigned long flags;
  1360. u32 value = 0;
  1361. spin_lock_irqsave(&dev_priv->dpio_lock, flags);
  1362. if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
  1363. 100)) {
  1364. DRM_ERROR("timeout waiting for SBI to become ready\n");
  1365. goto out_unlock;
  1366. }
  1367. I915_WRITE(SBI_ADDR,
  1368. (reg << 16));
  1369. I915_WRITE(SBI_CTL_STAT,
  1370. SBI_BUSY |
  1371. SBI_CTL_OP_CRRD);
  1372. if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
  1373. 100)) {
  1374. DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
  1375. goto out_unlock;
  1376. }
  1377. value = I915_READ(SBI_DATA);
  1378. out_unlock:
  1379. spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
  1380. return value;
  1381. }
  1382. /**
  1383. * intel_enable_pch_pll - enable PCH PLL
  1384. * @dev_priv: i915 private structure
  1385. * @pipe: pipe PLL to enable
  1386. *
  1387. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1388. * drives the transcoder clock.
  1389. */
  1390. static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
  1391. {
  1392. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1393. struct intel_pch_pll *pll;
  1394. int reg;
  1395. u32 val;
  1396. /* PCH PLLs only available on ILK, SNB and IVB */
  1397. BUG_ON(dev_priv->info->gen < 5);
  1398. pll = intel_crtc->pch_pll;
  1399. if (pll == NULL)
  1400. return;
  1401. if (WARN_ON(pll->refcount == 0))
  1402. return;
  1403. DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
  1404. pll->pll_reg, pll->active, pll->on,
  1405. intel_crtc->base.base.id);
  1406. /* PCH refclock must be enabled first */
  1407. assert_pch_refclk_enabled(dev_priv);
  1408. if (pll->active++ && pll->on) {
  1409. assert_pch_pll_enabled(dev_priv, pll, NULL);
  1410. return;
  1411. }
  1412. DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
  1413. reg = pll->pll_reg;
  1414. val = I915_READ(reg);
  1415. val |= DPLL_VCO_ENABLE;
  1416. I915_WRITE(reg, val);
  1417. POSTING_READ(reg);
  1418. udelay(200);
  1419. pll->on = true;
  1420. }
  1421. static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
  1422. {
  1423. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1424. struct intel_pch_pll *pll = intel_crtc->pch_pll;
  1425. int reg;
  1426. u32 val;
  1427. /* PCH only available on ILK+ */
  1428. BUG_ON(dev_priv->info->gen < 5);
  1429. if (pll == NULL)
  1430. return;
  1431. if (WARN_ON(pll->refcount == 0))
  1432. return;
  1433. DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
  1434. pll->pll_reg, pll->active, pll->on,
  1435. intel_crtc->base.base.id);
  1436. if (WARN_ON(pll->active == 0)) {
  1437. assert_pch_pll_disabled(dev_priv, pll, NULL);
  1438. return;
  1439. }
  1440. if (--pll->active) {
  1441. assert_pch_pll_enabled(dev_priv, pll, NULL);
  1442. return;
  1443. }
  1444. DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
  1445. /* Make sure transcoder isn't still depending on us */
  1446. assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
  1447. reg = pll->pll_reg;
  1448. val = I915_READ(reg);
  1449. val &= ~DPLL_VCO_ENABLE;
  1450. I915_WRITE(reg, val);
  1451. POSTING_READ(reg);
  1452. udelay(200);
  1453. pll->on = false;
  1454. }
  1455. static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
  1456. enum pipe pipe)
  1457. {
  1458. int reg;
  1459. u32 val, pipeconf_val;
  1460. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1461. /* PCH only available on ILK+ */
  1462. BUG_ON(dev_priv->info->gen < 5);
  1463. /* Make sure PCH DPLL is enabled */
  1464. assert_pch_pll_enabled(dev_priv,
  1465. to_intel_crtc(crtc)->pch_pll,
  1466. to_intel_crtc(crtc));
  1467. /* FDI must be feeding us bits for PCH ports */
  1468. assert_fdi_tx_enabled(dev_priv, pipe);
  1469. assert_fdi_rx_enabled(dev_priv, pipe);
  1470. if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
  1471. DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
  1472. return;
  1473. }
  1474. reg = TRANSCONF(pipe);
  1475. val = I915_READ(reg);
  1476. pipeconf_val = I915_READ(PIPECONF(pipe));
  1477. if (HAS_PCH_IBX(dev_priv->dev)) {
  1478. /*
  1479. * make the BPC in transcoder be consistent with
  1480. * that in pipeconf reg.
  1481. */
  1482. val &= ~PIPE_BPC_MASK;
  1483. val |= pipeconf_val & PIPE_BPC_MASK;
  1484. }
  1485. val &= ~TRANS_INTERLACE_MASK;
  1486. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1487. if (HAS_PCH_IBX(dev_priv->dev) &&
  1488. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1489. val |= TRANS_LEGACY_INTERLACED_ILK;
  1490. else
  1491. val |= TRANS_INTERLACED;
  1492. else
  1493. val |= TRANS_PROGRESSIVE;
  1494. I915_WRITE(reg, val | TRANS_ENABLE);
  1495. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1496. DRM_ERROR("failed to enable transcoder %d\n", pipe);
  1497. }
  1498. static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
  1499. enum pipe pipe)
  1500. {
  1501. int reg;
  1502. u32 val;
  1503. /* FDI relies on the transcoder */
  1504. assert_fdi_tx_disabled(dev_priv, pipe);
  1505. assert_fdi_rx_disabled(dev_priv, pipe);
  1506. /* Ports must be off as well */
  1507. assert_pch_ports_disabled(dev_priv, pipe);
  1508. reg = TRANSCONF(pipe);
  1509. val = I915_READ(reg);
  1510. val &= ~TRANS_ENABLE;
  1511. I915_WRITE(reg, val);
  1512. /* wait for PCH transcoder off, transcoder state */
  1513. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1514. DRM_ERROR("failed to disable transcoder %d\n", pipe);
  1515. }
  1516. /**
  1517. * intel_enable_pipe - enable a pipe, asserting requirements
  1518. * @dev_priv: i915 private structure
  1519. * @pipe: pipe to enable
  1520. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1521. *
  1522. * Enable @pipe, making sure that various hardware specific requirements
  1523. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1524. *
  1525. * @pipe should be %PIPE_A or %PIPE_B.
  1526. *
  1527. * Will wait until the pipe is actually running (i.e. first vblank) before
  1528. * returning.
  1529. */
  1530. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1531. bool pch_port)
  1532. {
  1533. int reg;
  1534. u32 val;
  1535. /*
  1536. * A pipe without a PLL won't actually be able to drive bits from
  1537. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1538. * need the check.
  1539. */
  1540. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1541. assert_pll_enabled(dev_priv, pipe);
  1542. else {
  1543. if (pch_port) {
  1544. /* if driving the PCH, we need FDI enabled */
  1545. assert_fdi_rx_pll_enabled(dev_priv, pipe);
  1546. assert_fdi_tx_pll_enabled(dev_priv, pipe);
  1547. }
  1548. /* FIXME: assert CPU port conditions for SNB+ */
  1549. }
  1550. reg = PIPECONF(pipe);
  1551. val = I915_READ(reg);
  1552. if (val & PIPECONF_ENABLE)
  1553. return;
  1554. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1555. intel_wait_for_vblank(dev_priv->dev, pipe);
  1556. }
  1557. /**
  1558. * intel_disable_pipe - disable a pipe, asserting requirements
  1559. * @dev_priv: i915 private structure
  1560. * @pipe: pipe to disable
  1561. *
  1562. * Disable @pipe, making sure that various hardware specific requirements
  1563. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1564. *
  1565. * @pipe should be %PIPE_A or %PIPE_B.
  1566. *
  1567. * Will wait until the pipe has shut down before returning.
  1568. */
  1569. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1570. enum pipe pipe)
  1571. {
  1572. int reg;
  1573. u32 val;
  1574. /*
  1575. * Make sure planes won't keep trying to pump pixels to us,
  1576. * or we might hang the display.
  1577. */
  1578. assert_planes_disabled(dev_priv, pipe);
  1579. /* Don't disable pipe A or pipe A PLLs if needed */
  1580. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1581. return;
  1582. reg = PIPECONF(pipe);
  1583. val = I915_READ(reg);
  1584. if ((val & PIPECONF_ENABLE) == 0)
  1585. return;
  1586. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1587. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1588. }
  1589. /*
  1590. * Plane regs are double buffered, going from enabled->disabled needs a
  1591. * trigger in order to latch. The display address reg provides this.
  1592. */
  1593. void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1594. enum plane plane)
  1595. {
  1596. I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
  1597. I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
  1598. }
  1599. /**
  1600. * intel_enable_plane - enable a display plane on a given pipe
  1601. * @dev_priv: i915 private structure
  1602. * @plane: plane to enable
  1603. * @pipe: pipe being fed
  1604. *
  1605. * Enable @plane on @pipe, making sure that @pipe is running first.
  1606. */
  1607. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1608. enum plane plane, enum pipe pipe)
  1609. {
  1610. int reg;
  1611. u32 val;
  1612. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1613. assert_pipe_enabled(dev_priv, pipe);
  1614. reg = DSPCNTR(plane);
  1615. val = I915_READ(reg);
  1616. if (val & DISPLAY_PLANE_ENABLE)
  1617. return;
  1618. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1619. intel_flush_display_plane(dev_priv, plane);
  1620. intel_wait_for_vblank(dev_priv->dev, pipe);
  1621. }
  1622. /**
  1623. * intel_disable_plane - disable a display plane
  1624. * @dev_priv: i915 private structure
  1625. * @plane: plane to disable
  1626. * @pipe: pipe consuming the data
  1627. *
  1628. * Disable @plane; should be an independent operation.
  1629. */
  1630. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1631. enum plane plane, enum pipe pipe)
  1632. {
  1633. int reg;
  1634. u32 val;
  1635. reg = DSPCNTR(plane);
  1636. val = I915_READ(reg);
  1637. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1638. return;
  1639. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1640. intel_flush_display_plane(dev_priv, plane);
  1641. intel_wait_for_vblank(dev_priv->dev, pipe);
  1642. }
  1643. static void disable_pch_dp(struct drm_i915_private *dev_priv,
  1644. enum pipe pipe, int reg, u32 port_sel)
  1645. {
  1646. u32 val = I915_READ(reg);
  1647. if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
  1648. DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
  1649. I915_WRITE(reg, val & ~DP_PORT_EN);
  1650. }
  1651. }
  1652. static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
  1653. enum pipe pipe, int reg)
  1654. {
  1655. u32 val = I915_READ(reg);
  1656. if (hdmi_pipe_enabled(dev_priv, pipe, val)) {
  1657. DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
  1658. reg, pipe);
  1659. I915_WRITE(reg, val & ~PORT_ENABLE);
  1660. }
  1661. }
  1662. /* Disable any ports connected to this transcoder */
  1663. static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
  1664. enum pipe pipe)
  1665. {
  1666. u32 reg, val;
  1667. val = I915_READ(PCH_PP_CONTROL);
  1668. I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
  1669. disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1670. disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1671. disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1672. reg = PCH_ADPA;
  1673. val = I915_READ(reg);
  1674. if (adpa_pipe_enabled(dev_priv, pipe, val))
  1675. I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
  1676. reg = PCH_LVDS;
  1677. val = I915_READ(reg);
  1678. if (lvds_pipe_enabled(dev_priv, pipe, val)) {
  1679. DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
  1680. I915_WRITE(reg, val & ~LVDS_PORT_EN);
  1681. POSTING_READ(reg);
  1682. udelay(100);
  1683. }
  1684. disable_pch_hdmi(dev_priv, pipe, HDMIB);
  1685. disable_pch_hdmi(dev_priv, pipe, HDMIC);
  1686. disable_pch_hdmi(dev_priv, pipe, HDMID);
  1687. }
  1688. int
  1689. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1690. struct drm_i915_gem_object *obj,
  1691. struct intel_ring_buffer *pipelined)
  1692. {
  1693. struct drm_i915_private *dev_priv = dev->dev_private;
  1694. u32 alignment;
  1695. int ret;
  1696. switch (obj->tiling_mode) {
  1697. case I915_TILING_NONE:
  1698. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1699. alignment = 128 * 1024;
  1700. else if (INTEL_INFO(dev)->gen >= 4)
  1701. alignment = 4 * 1024;
  1702. else
  1703. alignment = 64 * 1024;
  1704. break;
  1705. case I915_TILING_X:
  1706. /* pin() will align the object as required by fence */
  1707. alignment = 0;
  1708. break;
  1709. case I915_TILING_Y:
  1710. /* FIXME: Is this true? */
  1711. DRM_ERROR("Y tiled not allowed for scan out buffers\n");
  1712. return -EINVAL;
  1713. default:
  1714. BUG();
  1715. }
  1716. dev_priv->mm.interruptible = false;
  1717. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1718. if (ret)
  1719. goto err_interruptible;
  1720. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1721. * fence, whereas 965+ only requires a fence if using
  1722. * framebuffer compression. For simplicity, we always install
  1723. * a fence as the cost is not that onerous.
  1724. */
  1725. ret = i915_gem_object_get_fence(obj);
  1726. if (ret)
  1727. goto err_unpin;
  1728. i915_gem_object_pin_fence(obj);
  1729. dev_priv->mm.interruptible = true;
  1730. return 0;
  1731. err_unpin:
  1732. i915_gem_object_unpin(obj);
  1733. err_interruptible:
  1734. dev_priv->mm.interruptible = true;
  1735. return ret;
  1736. }
  1737. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1738. {
  1739. i915_gem_object_unpin_fence(obj);
  1740. i915_gem_object_unpin(obj);
  1741. }
  1742. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1743. * is assumed to be a power-of-two. */
  1744. static unsigned long gen4_compute_dspaddr_offset_xtiled(int *x, int *y,
  1745. unsigned int bpp,
  1746. unsigned int pitch)
  1747. {
  1748. int tile_rows, tiles;
  1749. tile_rows = *y / 8;
  1750. *y %= 8;
  1751. tiles = *x / (512/bpp);
  1752. *x %= 512/bpp;
  1753. return tile_rows * pitch * 8 + tiles * 4096;
  1754. }
  1755. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1756. int x, int y)
  1757. {
  1758. struct drm_device *dev = crtc->dev;
  1759. struct drm_i915_private *dev_priv = dev->dev_private;
  1760. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1761. struct intel_framebuffer *intel_fb;
  1762. struct drm_i915_gem_object *obj;
  1763. int plane = intel_crtc->plane;
  1764. unsigned long linear_offset;
  1765. u32 dspcntr;
  1766. u32 reg;
  1767. switch (plane) {
  1768. case 0:
  1769. case 1:
  1770. break;
  1771. default:
  1772. DRM_ERROR("Can't update plane %d in SAREA\n", plane);
  1773. return -EINVAL;
  1774. }
  1775. intel_fb = to_intel_framebuffer(fb);
  1776. obj = intel_fb->obj;
  1777. reg = DSPCNTR(plane);
  1778. dspcntr = I915_READ(reg);
  1779. /* Mask out pixel format bits in case we change it */
  1780. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1781. switch (fb->bits_per_pixel) {
  1782. case 8:
  1783. dspcntr |= DISPPLANE_8BPP;
  1784. break;
  1785. case 16:
  1786. if (fb->depth == 15)
  1787. dspcntr |= DISPPLANE_15_16BPP;
  1788. else
  1789. dspcntr |= DISPPLANE_16BPP;
  1790. break;
  1791. case 24:
  1792. case 32:
  1793. dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
  1794. break;
  1795. default:
  1796. DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
  1797. return -EINVAL;
  1798. }
  1799. if (INTEL_INFO(dev)->gen >= 4) {
  1800. if (obj->tiling_mode != I915_TILING_NONE)
  1801. dspcntr |= DISPPLANE_TILED;
  1802. else
  1803. dspcntr &= ~DISPPLANE_TILED;
  1804. }
  1805. I915_WRITE(reg, dspcntr);
  1806. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1807. if (INTEL_INFO(dev)->gen >= 4) {
  1808. intel_crtc->dspaddr_offset =
  1809. gen4_compute_dspaddr_offset_xtiled(&x, &y,
  1810. fb->bits_per_pixel / 8,
  1811. fb->pitches[0]);
  1812. linear_offset -= intel_crtc->dspaddr_offset;
  1813. } else {
  1814. intel_crtc->dspaddr_offset = linear_offset;
  1815. }
  1816. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1817. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1818. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1819. if (INTEL_INFO(dev)->gen >= 4) {
  1820. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1821. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1822. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1823. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1824. } else
  1825. I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
  1826. POSTING_READ(reg);
  1827. return 0;
  1828. }
  1829. static int ironlake_update_plane(struct drm_crtc *crtc,
  1830. struct drm_framebuffer *fb, int x, int y)
  1831. {
  1832. struct drm_device *dev = crtc->dev;
  1833. struct drm_i915_private *dev_priv = dev->dev_private;
  1834. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1835. struct intel_framebuffer *intel_fb;
  1836. struct drm_i915_gem_object *obj;
  1837. int plane = intel_crtc->plane;
  1838. unsigned long linear_offset;
  1839. u32 dspcntr;
  1840. u32 reg;
  1841. switch (plane) {
  1842. case 0:
  1843. case 1:
  1844. case 2:
  1845. break;
  1846. default:
  1847. DRM_ERROR("Can't update plane %d in SAREA\n", plane);
  1848. return -EINVAL;
  1849. }
  1850. intel_fb = to_intel_framebuffer(fb);
  1851. obj = intel_fb->obj;
  1852. reg = DSPCNTR(plane);
  1853. dspcntr = I915_READ(reg);
  1854. /* Mask out pixel format bits in case we change it */
  1855. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1856. switch (fb->bits_per_pixel) {
  1857. case 8:
  1858. dspcntr |= DISPPLANE_8BPP;
  1859. break;
  1860. case 16:
  1861. if (fb->depth != 16)
  1862. return -EINVAL;
  1863. dspcntr |= DISPPLANE_16BPP;
  1864. break;
  1865. case 24:
  1866. case 32:
  1867. if (fb->depth == 24)
  1868. dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
  1869. else if (fb->depth == 30)
  1870. dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
  1871. else
  1872. return -EINVAL;
  1873. break;
  1874. default:
  1875. DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
  1876. return -EINVAL;
  1877. }
  1878. if (obj->tiling_mode != I915_TILING_NONE)
  1879. dspcntr |= DISPPLANE_TILED;
  1880. else
  1881. dspcntr &= ~DISPPLANE_TILED;
  1882. /* must disable */
  1883. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1884. I915_WRITE(reg, dspcntr);
  1885. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1886. intel_crtc->dspaddr_offset =
  1887. gen4_compute_dspaddr_offset_xtiled(&x, &y,
  1888. fb->bits_per_pixel / 8,
  1889. fb->pitches[0]);
  1890. linear_offset -= intel_crtc->dspaddr_offset;
  1891. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1892. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1893. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1894. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1895. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1896. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1897. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1898. POSTING_READ(reg);
  1899. return 0;
  1900. }
  1901. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1902. static int
  1903. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1904. int x, int y, enum mode_set_atomic state)
  1905. {
  1906. struct drm_device *dev = crtc->dev;
  1907. struct drm_i915_private *dev_priv = dev->dev_private;
  1908. if (dev_priv->display.disable_fbc)
  1909. dev_priv->display.disable_fbc(dev);
  1910. intel_increase_pllclock(crtc);
  1911. return dev_priv->display.update_plane(crtc, fb, x, y);
  1912. }
  1913. static int
  1914. intel_finish_fb(struct drm_framebuffer *old_fb)
  1915. {
  1916. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1917. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1918. bool was_interruptible = dev_priv->mm.interruptible;
  1919. int ret;
  1920. wait_event(dev_priv->pending_flip_queue,
  1921. atomic_read(&dev_priv->mm.wedged) ||
  1922. atomic_read(&obj->pending_flip) == 0);
  1923. /* Big Hammer, we also need to ensure that any pending
  1924. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1925. * current scanout is retired before unpinning the old
  1926. * framebuffer.
  1927. *
  1928. * This should only fail upon a hung GPU, in which case we
  1929. * can safely continue.
  1930. */
  1931. dev_priv->mm.interruptible = false;
  1932. ret = i915_gem_object_finish_gpu(obj);
  1933. dev_priv->mm.interruptible = was_interruptible;
  1934. return ret;
  1935. }
  1936. static int
  1937. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1938. struct drm_framebuffer *old_fb)
  1939. {
  1940. struct drm_device *dev = crtc->dev;
  1941. struct drm_i915_private *dev_priv = dev->dev_private;
  1942. struct drm_i915_master_private *master_priv;
  1943. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1944. int ret;
  1945. /* no fb bound */
  1946. if (!crtc->fb) {
  1947. DRM_ERROR("No FB bound\n");
  1948. return 0;
  1949. }
  1950. if(intel_crtc->plane > dev_priv->num_pipe) {
  1951. DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
  1952. intel_crtc->plane,
  1953. dev_priv->num_pipe);
  1954. return -EINVAL;
  1955. }
  1956. mutex_lock(&dev->struct_mutex);
  1957. ret = intel_pin_and_fence_fb_obj(dev,
  1958. to_intel_framebuffer(crtc->fb)->obj,
  1959. NULL);
  1960. if (ret != 0) {
  1961. mutex_unlock(&dev->struct_mutex);
  1962. DRM_ERROR("pin & fence failed\n");
  1963. return ret;
  1964. }
  1965. if (old_fb)
  1966. intel_finish_fb(old_fb);
  1967. ret = dev_priv->display.update_plane(crtc, crtc->fb, x, y);
  1968. if (ret) {
  1969. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  1970. mutex_unlock(&dev->struct_mutex);
  1971. DRM_ERROR("failed to update base address\n");
  1972. return ret;
  1973. }
  1974. if (old_fb) {
  1975. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1976. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  1977. }
  1978. intel_update_fbc(dev);
  1979. mutex_unlock(&dev->struct_mutex);
  1980. if (!dev->primary->master)
  1981. return 0;
  1982. master_priv = dev->primary->master->driver_priv;
  1983. if (!master_priv->sarea_priv)
  1984. return 0;
  1985. if (intel_crtc->pipe) {
  1986. master_priv->sarea_priv->pipeB_x = x;
  1987. master_priv->sarea_priv->pipeB_y = y;
  1988. } else {
  1989. master_priv->sarea_priv->pipeA_x = x;
  1990. master_priv->sarea_priv->pipeA_y = y;
  1991. }
  1992. return 0;
  1993. }
  1994. static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
  1995. {
  1996. struct drm_device *dev = crtc->dev;
  1997. struct drm_i915_private *dev_priv = dev->dev_private;
  1998. u32 dpa_ctl;
  1999. DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
  2000. dpa_ctl = I915_READ(DP_A);
  2001. dpa_ctl &= ~DP_PLL_FREQ_MASK;
  2002. if (clock < 200000) {
  2003. u32 temp;
  2004. dpa_ctl |= DP_PLL_FREQ_160MHZ;
  2005. /* workaround for 160Mhz:
  2006. 1) program 0x4600c bits 15:0 = 0x8124
  2007. 2) program 0x46010 bit 0 = 1
  2008. 3) program 0x46034 bit 24 = 1
  2009. 4) program 0x64000 bit 14 = 1
  2010. */
  2011. temp = I915_READ(0x4600c);
  2012. temp &= 0xffff0000;
  2013. I915_WRITE(0x4600c, temp | 0x8124);
  2014. temp = I915_READ(0x46010);
  2015. I915_WRITE(0x46010, temp | 1);
  2016. temp = I915_READ(0x46034);
  2017. I915_WRITE(0x46034, temp | (1 << 24));
  2018. } else {
  2019. dpa_ctl |= DP_PLL_FREQ_270MHZ;
  2020. }
  2021. I915_WRITE(DP_A, dpa_ctl);
  2022. POSTING_READ(DP_A);
  2023. udelay(500);
  2024. }
  2025. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  2026. {
  2027. struct drm_device *dev = crtc->dev;
  2028. struct drm_i915_private *dev_priv = dev->dev_private;
  2029. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2030. int pipe = intel_crtc->pipe;
  2031. u32 reg, temp;
  2032. /* enable normal train */
  2033. reg = FDI_TX_CTL(pipe);
  2034. temp = I915_READ(reg);
  2035. if (IS_IVYBRIDGE(dev)) {
  2036. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2037. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  2038. } else {
  2039. temp &= ~FDI_LINK_TRAIN_NONE;
  2040. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  2041. }
  2042. I915_WRITE(reg, temp);
  2043. reg = FDI_RX_CTL(pipe);
  2044. temp = I915_READ(reg);
  2045. if (HAS_PCH_CPT(dev)) {
  2046. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2047. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  2048. } else {
  2049. temp &= ~FDI_LINK_TRAIN_NONE;
  2050. temp |= FDI_LINK_TRAIN_NONE;
  2051. }
  2052. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  2053. /* wait one idle pattern time */
  2054. POSTING_READ(reg);
  2055. udelay(1000);
  2056. /* IVB wants error correction enabled */
  2057. if (IS_IVYBRIDGE(dev))
  2058. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  2059. FDI_FE_ERRC_ENABLE);
  2060. }
  2061. static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
  2062. {
  2063. struct drm_i915_private *dev_priv = dev->dev_private;
  2064. u32 flags = I915_READ(SOUTH_CHICKEN1);
  2065. flags |= FDI_PHASE_SYNC_OVR(pipe);
  2066. I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
  2067. flags |= FDI_PHASE_SYNC_EN(pipe);
  2068. I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
  2069. POSTING_READ(SOUTH_CHICKEN1);
  2070. }
  2071. /* The FDI link training functions for ILK/Ibexpeak. */
  2072. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2073. {
  2074. struct drm_device *dev = crtc->dev;
  2075. struct drm_i915_private *dev_priv = dev->dev_private;
  2076. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2077. int pipe = intel_crtc->pipe;
  2078. int plane = intel_crtc->plane;
  2079. u32 reg, temp, tries;
  2080. /* FDI needs bits from pipe & plane first */
  2081. assert_pipe_enabled(dev_priv, pipe);
  2082. assert_plane_enabled(dev_priv, plane);
  2083. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2084. for train result */
  2085. reg = FDI_RX_IMR(pipe);
  2086. temp = I915_READ(reg);
  2087. temp &= ~FDI_RX_SYMBOL_LOCK;
  2088. temp &= ~FDI_RX_BIT_LOCK;
  2089. I915_WRITE(reg, temp);
  2090. I915_READ(reg);
  2091. udelay(150);
  2092. /* enable CPU FDI TX and PCH FDI RX */
  2093. reg = FDI_TX_CTL(pipe);
  2094. temp = I915_READ(reg);
  2095. temp &= ~(7 << 19);
  2096. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2097. temp &= ~FDI_LINK_TRAIN_NONE;
  2098. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2099. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2100. reg = FDI_RX_CTL(pipe);
  2101. temp = I915_READ(reg);
  2102. temp &= ~FDI_LINK_TRAIN_NONE;
  2103. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2104. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2105. POSTING_READ(reg);
  2106. udelay(150);
  2107. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2108. if (HAS_PCH_IBX(dev)) {
  2109. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2110. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2111. FDI_RX_PHASE_SYNC_POINTER_EN);
  2112. }
  2113. reg = FDI_RX_IIR(pipe);
  2114. for (tries = 0; tries < 5; tries++) {
  2115. temp = I915_READ(reg);
  2116. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2117. if ((temp & FDI_RX_BIT_LOCK)) {
  2118. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2119. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2120. break;
  2121. }
  2122. }
  2123. if (tries == 5)
  2124. DRM_ERROR("FDI train 1 fail!\n");
  2125. /* Train 2 */
  2126. reg = FDI_TX_CTL(pipe);
  2127. temp = I915_READ(reg);
  2128. temp &= ~FDI_LINK_TRAIN_NONE;
  2129. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2130. I915_WRITE(reg, temp);
  2131. reg = FDI_RX_CTL(pipe);
  2132. temp = I915_READ(reg);
  2133. temp &= ~FDI_LINK_TRAIN_NONE;
  2134. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2135. I915_WRITE(reg, temp);
  2136. POSTING_READ(reg);
  2137. udelay(150);
  2138. reg = FDI_RX_IIR(pipe);
  2139. for (tries = 0; tries < 5; tries++) {
  2140. temp = I915_READ(reg);
  2141. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2142. if (temp & FDI_RX_SYMBOL_LOCK) {
  2143. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2144. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2145. break;
  2146. }
  2147. }
  2148. if (tries == 5)
  2149. DRM_ERROR("FDI train 2 fail!\n");
  2150. DRM_DEBUG_KMS("FDI train done\n");
  2151. }
  2152. static const int snb_b_fdi_train_param[] = {
  2153. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2154. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2155. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2156. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2157. };
  2158. /* The FDI link training functions for SNB/Cougarpoint. */
  2159. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2160. {
  2161. struct drm_device *dev = crtc->dev;
  2162. struct drm_i915_private *dev_priv = dev->dev_private;
  2163. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2164. int pipe = intel_crtc->pipe;
  2165. u32 reg, temp, i, retry;
  2166. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2167. for train result */
  2168. reg = FDI_RX_IMR(pipe);
  2169. temp = I915_READ(reg);
  2170. temp &= ~FDI_RX_SYMBOL_LOCK;
  2171. temp &= ~FDI_RX_BIT_LOCK;
  2172. I915_WRITE(reg, temp);
  2173. POSTING_READ(reg);
  2174. udelay(150);
  2175. /* enable CPU FDI TX and PCH FDI RX */
  2176. reg = FDI_TX_CTL(pipe);
  2177. temp = I915_READ(reg);
  2178. temp &= ~(7 << 19);
  2179. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2180. temp &= ~FDI_LINK_TRAIN_NONE;
  2181. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2182. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2183. /* SNB-B */
  2184. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2185. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2186. reg = FDI_RX_CTL(pipe);
  2187. temp = I915_READ(reg);
  2188. if (HAS_PCH_CPT(dev)) {
  2189. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2190. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2191. } else {
  2192. temp &= ~FDI_LINK_TRAIN_NONE;
  2193. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2194. }
  2195. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2196. POSTING_READ(reg);
  2197. udelay(150);
  2198. if (HAS_PCH_CPT(dev))
  2199. cpt_phase_pointer_enable(dev, pipe);
  2200. for (i = 0; i < 4; i++) {
  2201. reg = FDI_TX_CTL(pipe);
  2202. temp = I915_READ(reg);
  2203. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2204. temp |= snb_b_fdi_train_param[i];
  2205. I915_WRITE(reg, temp);
  2206. POSTING_READ(reg);
  2207. udelay(500);
  2208. for (retry = 0; retry < 5; retry++) {
  2209. reg = FDI_RX_IIR(pipe);
  2210. temp = I915_READ(reg);
  2211. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2212. if (temp & FDI_RX_BIT_LOCK) {
  2213. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2214. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2215. break;
  2216. }
  2217. udelay(50);
  2218. }
  2219. if (retry < 5)
  2220. break;
  2221. }
  2222. if (i == 4)
  2223. DRM_ERROR("FDI train 1 fail!\n");
  2224. /* Train 2 */
  2225. reg = FDI_TX_CTL(pipe);
  2226. temp = I915_READ(reg);
  2227. temp &= ~FDI_LINK_TRAIN_NONE;
  2228. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2229. if (IS_GEN6(dev)) {
  2230. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2231. /* SNB-B */
  2232. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2233. }
  2234. I915_WRITE(reg, temp);
  2235. reg = FDI_RX_CTL(pipe);
  2236. temp = I915_READ(reg);
  2237. if (HAS_PCH_CPT(dev)) {
  2238. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2239. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2240. } else {
  2241. temp &= ~FDI_LINK_TRAIN_NONE;
  2242. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2243. }
  2244. I915_WRITE(reg, temp);
  2245. POSTING_READ(reg);
  2246. udelay(150);
  2247. for (i = 0; i < 4; i++) {
  2248. reg = FDI_TX_CTL(pipe);
  2249. temp = I915_READ(reg);
  2250. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2251. temp |= snb_b_fdi_train_param[i];
  2252. I915_WRITE(reg, temp);
  2253. POSTING_READ(reg);
  2254. udelay(500);
  2255. for (retry = 0; retry < 5; retry++) {
  2256. reg = FDI_RX_IIR(pipe);
  2257. temp = I915_READ(reg);
  2258. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2259. if (temp & FDI_RX_SYMBOL_LOCK) {
  2260. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2261. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2262. break;
  2263. }
  2264. udelay(50);
  2265. }
  2266. if (retry < 5)
  2267. break;
  2268. }
  2269. if (i == 4)
  2270. DRM_ERROR("FDI train 2 fail!\n");
  2271. DRM_DEBUG_KMS("FDI train done.\n");
  2272. }
  2273. /* Manual link training for Ivy Bridge A0 parts */
  2274. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2275. {
  2276. struct drm_device *dev = crtc->dev;
  2277. struct drm_i915_private *dev_priv = dev->dev_private;
  2278. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2279. int pipe = intel_crtc->pipe;
  2280. u32 reg, temp, i;
  2281. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2282. for train result */
  2283. reg = FDI_RX_IMR(pipe);
  2284. temp = I915_READ(reg);
  2285. temp &= ~FDI_RX_SYMBOL_LOCK;
  2286. temp &= ~FDI_RX_BIT_LOCK;
  2287. I915_WRITE(reg, temp);
  2288. POSTING_READ(reg);
  2289. udelay(150);
  2290. /* enable CPU FDI TX and PCH FDI RX */
  2291. reg = FDI_TX_CTL(pipe);
  2292. temp = I915_READ(reg);
  2293. temp &= ~(7 << 19);
  2294. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2295. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2296. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2297. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2298. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2299. temp |= FDI_COMPOSITE_SYNC;
  2300. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2301. reg = FDI_RX_CTL(pipe);
  2302. temp = I915_READ(reg);
  2303. temp &= ~FDI_LINK_TRAIN_AUTO;
  2304. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2305. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2306. temp |= FDI_COMPOSITE_SYNC;
  2307. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2308. POSTING_READ(reg);
  2309. udelay(150);
  2310. if (HAS_PCH_CPT(dev))
  2311. cpt_phase_pointer_enable(dev, pipe);
  2312. for (i = 0; i < 4; i++) {
  2313. reg = FDI_TX_CTL(pipe);
  2314. temp = I915_READ(reg);
  2315. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2316. temp |= snb_b_fdi_train_param[i];
  2317. I915_WRITE(reg, temp);
  2318. POSTING_READ(reg);
  2319. udelay(500);
  2320. reg = FDI_RX_IIR(pipe);
  2321. temp = I915_READ(reg);
  2322. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2323. if (temp & FDI_RX_BIT_LOCK ||
  2324. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2325. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2326. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2327. break;
  2328. }
  2329. }
  2330. if (i == 4)
  2331. DRM_ERROR("FDI train 1 fail!\n");
  2332. /* Train 2 */
  2333. reg = FDI_TX_CTL(pipe);
  2334. temp = I915_READ(reg);
  2335. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2336. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2337. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2338. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2339. I915_WRITE(reg, temp);
  2340. reg = FDI_RX_CTL(pipe);
  2341. temp = I915_READ(reg);
  2342. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2343. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2344. I915_WRITE(reg, temp);
  2345. POSTING_READ(reg);
  2346. udelay(150);
  2347. for (i = 0; i < 4; i++) {
  2348. reg = FDI_TX_CTL(pipe);
  2349. temp = I915_READ(reg);
  2350. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2351. temp |= snb_b_fdi_train_param[i];
  2352. I915_WRITE(reg, temp);
  2353. POSTING_READ(reg);
  2354. udelay(500);
  2355. reg = FDI_RX_IIR(pipe);
  2356. temp = I915_READ(reg);
  2357. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2358. if (temp & FDI_RX_SYMBOL_LOCK) {
  2359. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2360. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2361. break;
  2362. }
  2363. }
  2364. if (i == 4)
  2365. DRM_ERROR("FDI train 2 fail!\n");
  2366. DRM_DEBUG_KMS("FDI train done.\n");
  2367. }
  2368. static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
  2369. {
  2370. struct drm_device *dev = crtc->dev;
  2371. struct drm_i915_private *dev_priv = dev->dev_private;
  2372. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2373. int pipe = intel_crtc->pipe;
  2374. u32 reg, temp;
  2375. /* Write the TU size bits so error detection works */
  2376. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2377. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2378. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2379. reg = FDI_RX_CTL(pipe);
  2380. temp = I915_READ(reg);
  2381. temp &= ~((0x7 << 19) | (0x7 << 16));
  2382. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2383. temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
  2384. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2385. POSTING_READ(reg);
  2386. udelay(200);
  2387. /* Switch from Rawclk to PCDclk */
  2388. temp = I915_READ(reg);
  2389. I915_WRITE(reg, temp | FDI_PCDCLK);
  2390. POSTING_READ(reg);
  2391. udelay(200);
  2392. /* On Haswell, the PLL configuration for ports and pipes is handled
  2393. * separately, as part of DDI setup */
  2394. if (!IS_HASWELL(dev)) {
  2395. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2396. reg = FDI_TX_CTL(pipe);
  2397. temp = I915_READ(reg);
  2398. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2399. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2400. POSTING_READ(reg);
  2401. udelay(100);
  2402. }
  2403. }
  2404. }
  2405. static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
  2406. {
  2407. struct drm_i915_private *dev_priv = dev->dev_private;
  2408. u32 flags = I915_READ(SOUTH_CHICKEN1);
  2409. flags &= ~(FDI_PHASE_SYNC_EN(pipe));
  2410. I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
  2411. flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
  2412. I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
  2413. POSTING_READ(SOUTH_CHICKEN1);
  2414. }
  2415. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2416. {
  2417. struct drm_device *dev = crtc->dev;
  2418. struct drm_i915_private *dev_priv = dev->dev_private;
  2419. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2420. int pipe = intel_crtc->pipe;
  2421. u32 reg, temp;
  2422. /* disable CPU FDI tx and PCH FDI rx */
  2423. reg = FDI_TX_CTL(pipe);
  2424. temp = I915_READ(reg);
  2425. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2426. POSTING_READ(reg);
  2427. reg = FDI_RX_CTL(pipe);
  2428. temp = I915_READ(reg);
  2429. temp &= ~(0x7 << 16);
  2430. temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
  2431. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2432. POSTING_READ(reg);
  2433. udelay(100);
  2434. /* Ironlake workaround, disable clock pointer after downing FDI */
  2435. if (HAS_PCH_IBX(dev)) {
  2436. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2437. I915_WRITE(FDI_RX_CHICKEN(pipe),
  2438. I915_READ(FDI_RX_CHICKEN(pipe) &
  2439. ~FDI_RX_PHASE_SYNC_POINTER_EN));
  2440. } else if (HAS_PCH_CPT(dev)) {
  2441. cpt_phase_pointer_disable(dev, pipe);
  2442. }
  2443. /* still set train pattern 1 */
  2444. reg = FDI_TX_CTL(pipe);
  2445. temp = I915_READ(reg);
  2446. temp &= ~FDI_LINK_TRAIN_NONE;
  2447. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2448. I915_WRITE(reg, temp);
  2449. reg = FDI_RX_CTL(pipe);
  2450. temp = I915_READ(reg);
  2451. if (HAS_PCH_CPT(dev)) {
  2452. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2453. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2454. } else {
  2455. temp &= ~FDI_LINK_TRAIN_NONE;
  2456. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2457. }
  2458. /* BPC in FDI rx is consistent with that in PIPECONF */
  2459. temp &= ~(0x07 << 16);
  2460. temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
  2461. I915_WRITE(reg, temp);
  2462. POSTING_READ(reg);
  2463. udelay(100);
  2464. }
  2465. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2466. {
  2467. struct drm_device *dev = crtc->dev;
  2468. if (crtc->fb == NULL)
  2469. return;
  2470. mutex_lock(&dev->struct_mutex);
  2471. intel_finish_fb(crtc->fb);
  2472. mutex_unlock(&dev->struct_mutex);
  2473. }
  2474. static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
  2475. {
  2476. struct drm_device *dev = crtc->dev;
  2477. struct intel_encoder *encoder;
  2478. /*
  2479. * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
  2480. * must be driven by its own crtc; no sharing is possible.
  2481. */
  2482. for_each_encoder_on_crtc(dev, crtc, encoder) {
  2483. /* On Haswell, LPT PCH handles the VGA connection via FDI, and Haswell
  2484. * CPU handles all others */
  2485. if (IS_HASWELL(dev)) {
  2486. /* It is still unclear how this will work on PPT, so throw up a warning */
  2487. WARN_ON(!HAS_PCH_LPT(dev));
  2488. if (encoder->type == DRM_MODE_ENCODER_DAC) {
  2489. DRM_DEBUG_KMS("Haswell detected DAC encoder, assuming is PCH\n");
  2490. return true;
  2491. } else {
  2492. DRM_DEBUG_KMS("Haswell detected encoder %d, assuming is CPU\n",
  2493. encoder->type);
  2494. return false;
  2495. }
  2496. }
  2497. switch (encoder->type) {
  2498. case INTEL_OUTPUT_EDP:
  2499. if (!intel_encoder_is_pch_edp(&encoder->base))
  2500. return false;
  2501. continue;
  2502. }
  2503. }
  2504. return true;
  2505. }
  2506. /* Program iCLKIP clock to the desired frequency */
  2507. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2508. {
  2509. struct drm_device *dev = crtc->dev;
  2510. struct drm_i915_private *dev_priv = dev->dev_private;
  2511. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2512. u32 temp;
  2513. /* It is necessary to ungate the pixclk gate prior to programming
  2514. * the divisors, and gate it back when it is done.
  2515. */
  2516. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2517. /* Disable SSCCTL */
  2518. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2519. intel_sbi_read(dev_priv, SBI_SSCCTL6) |
  2520. SBI_SSCCTL_DISABLE);
  2521. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2522. if (crtc->mode.clock == 20000) {
  2523. auxdiv = 1;
  2524. divsel = 0x41;
  2525. phaseinc = 0x20;
  2526. } else {
  2527. /* The iCLK virtual clock root frequency is in MHz,
  2528. * but the crtc->mode.clock in in KHz. To get the divisors,
  2529. * it is necessary to divide one by another, so we
  2530. * convert the virtual clock precision to KHz here for higher
  2531. * precision.
  2532. */
  2533. u32 iclk_virtual_root_freq = 172800 * 1000;
  2534. u32 iclk_pi_range = 64;
  2535. u32 desired_divisor, msb_divisor_value, pi_value;
  2536. desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
  2537. msb_divisor_value = desired_divisor / iclk_pi_range;
  2538. pi_value = desired_divisor % iclk_pi_range;
  2539. auxdiv = 0;
  2540. divsel = msb_divisor_value - 2;
  2541. phaseinc = pi_value;
  2542. }
  2543. /* This should not happen with any sane values */
  2544. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2545. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2546. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2547. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2548. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2549. crtc->mode.clock,
  2550. auxdiv,
  2551. divsel,
  2552. phasedir,
  2553. phaseinc);
  2554. /* Program SSCDIVINTPHASE6 */
  2555. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
  2556. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2557. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2558. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2559. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2560. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2561. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2562. intel_sbi_write(dev_priv,
  2563. SBI_SSCDIVINTPHASE6,
  2564. temp);
  2565. /* Program SSCAUXDIV */
  2566. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
  2567. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2568. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2569. intel_sbi_write(dev_priv,
  2570. SBI_SSCAUXDIV6,
  2571. temp);
  2572. /* Enable modulator and associated divider */
  2573. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
  2574. temp &= ~SBI_SSCCTL_DISABLE;
  2575. intel_sbi_write(dev_priv,
  2576. SBI_SSCCTL6,
  2577. temp);
  2578. /* Wait for initialization time */
  2579. udelay(24);
  2580. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2581. }
  2582. /*
  2583. * Enable PCH resources required for PCH ports:
  2584. * - PCH PLLs
  2585. * - FDI training & RX/TX
  2586. * - update transcoder timings
  2587. * - DP transcoding bits
  2588. * - transcoder
  2589. */
  2590. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2591. {
  2592. struct drm_device *dev = crtc->dev;
  2593. struct drm_i915_private *dev_priv = dev->dev_private;
  2594. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2595. int pipe = intel_crtc->pipe;
  2596. u32 reg, temp;
  2597. assert_transcoder_disabled(dev_priv, pipe);
  2598. /* For PCH output, training FDI link */
  2599. dev_priv->display.fdi_link_train(crtc);
  2600. intel_enable_pch_pll(intel_crtc);
  2601. if (HAS_PCH_LPT(dev)) {
  2602. DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
  2603. lpt_program_iclkip(crtc);
  2604. } else if (HAS_PCH_CPT(dev)) {
  2605. u32 sel;
  2606. temp = I915_READ(PCH_DPLL_SEL);
  2607. switch (pipe) {
  2608. default:
  2609. case 0:
  2610. temp |= TRANSA_DPLL_ENABLE;
  2611. sel = TRANSA_DPLLB_SEL;
  2612. break;
  2613. case 1:
  2614. temp |= TRANSB_DPLL_ENABLE;
  2615. sel = TRANSB_DPLLB_SEL;
  2616. break;
  2617. case 2:
  2618. temp |= TRANSC_DPLL_ENABLE;
  2619. sel = TRANSC_DPLLB_SEL;
  2620. break;
  2621. }
  2622. if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
  2623. temp |= sel;
  2624. else
  2625. temp &= ~sel;
  2626. I915_WRITE(PCH_DPLL_SEL, temp);
  2627. }
  2628. /* set transcoder timing, panel must allow it */
  2629. assert_panel_unlocked(dev_priv, pipe);
  2630. I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
  2631. I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
  2632. I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
  2633. I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
  2634. I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
  2635. I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
  2636. I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
  2637. if (!IS_HASWELL(dev))
  2638. intel_fdi_normal_train(crtc);
  2639. /* For PCH DP, enable TRANS_DP_CTL */
  2640. if (HAS_PCH_CPT(dev) &&
  2641. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2642. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2643. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
  2644. reg = TRANS_DP_CTL(pipe);
  2645. temp = I915_READ(reg);
  2646. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2647. TRANS_DP_SYNC_MASK |
  2648. TRANS_DP_BPC_MASK);
  2649. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2650. TRANS_DP_ENH_FRAMING);
  2651. temp |= bpc << 9; /* same format but at 11:9 */
  2652. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2653. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2654. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2655. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2656. switch (intel_trans_dp_port_sel(crtc)) {
  2657. case PCH_DP_B:
  2658. temp |= TRANS_DP_PORT_SEL_B;
  2659. break;
  2660. case PCH_DP_C:
  2661. temp |= TRANS_DP_PORT_SEL_C;
  2662. break;
  2663. case PCH_DP_D:
  2664. temp |= TRANS_DP_PORT_SEL_D;
  2665. break;
  2666. default:
  2667. DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
  2668. temp |= TRANS_DP_PORT_SEL_B;
  2669. break;
  2670. }
  2671. I915_WRITE(reg, temp);
  2672. }
  2673. intel_enable_transcoder(dev_priv, pipe);
  2674. }
  2675. static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
  2676. {
  2677. struct intel_pch_pll *pll = intel_crtc->pch_pll;
  2678. if (pll == NULL)
  2679. return;
  2680. if (pll->refcount == 0) {
  2681. WARN(1, "bad PCH PLL refcount\n");
  2682. return;
  2683. }
  2684. --pll->refcount;
  2685. intel_crtc->pch_pll = NULL;
  2686. }
  2687. static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
  2688. {
  2689. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  2690. struct intel_pch_pll *pll;
  2691. int i;
  2692. pll = intel_crtc->pch_pll;
  2693. if (pll) {
  2694. DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
  2695. intel_crtc->base.base.id, pll->pll_reg);
  2696. goto prepare;
  2697. }
  2698. if (HAS_PCH_IBX(dev_priv->dev)) {
  2699. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2700. i = intel_crtc->pipe;
  2701. pll = &dev_priv->pch_plls[i];
  2702. DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
  2703. intel_crtc->base.base.id, pll->pll_reg);
  2704. goto found;
  2705. }
  2706. for (i = 0; i < dev_priv->num_pch_pll; i++) {
  2707. pll = &dev_priv->pch_plls[i];
  2708. /* Only want to check enabled timings first */
  2709. if (pll->refcount == 0)
  2710. continue;
  2711. if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
  2712. fp == I915_READ(pll->fp0_reg)) {
  2713. DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
  2714. intel_crtc->base.base.id,
  2715. pll->pll_reg, pll->refcount, pll->active);
  2716. goto found;
  2717. }
  2718. }
  2719. /* Ok no matching timings, maybe there's a free one? */
  2720. for (i = 0; i < dev_priv->num_pch_pll; i++) {
  2721. pll = &dev_priv->pch_plls[i];
  2722. if (pll->refcount == 0) {
  2723. DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
  2724. intel_crtc->base.base.id, pll->pll_reg);
  2725. goto found;
  2726. }
  2727. }
  2728. return NULL;
  2729. found:
  2730. intel_crtc->pch_pll = pll;
  2731. pll->refcount++;
  2732. DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
  2733. prepare: /* separate function? */
  2734. DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
  2735. /* Wait for the clocks to stabilize before rewriting the regs */
  2736. I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
  2737. POSTING_READ(pll->pll_reg);
  2738. udelay(150);
  2739. I915_WRITE(pll->fp0_reg, fp);
  2740. I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
  2741. pll->on = false;
  2742. return pll;
  2743. }
  2744. void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
  2745. {
  2746. struct drm_i915_private *dev_priv = dev->dev_private;
  2747. int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
  2748. u32 temp;
  2749. temp = I915_READ(dslreg);
  2750. udelay(500);
  2751. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2752. /* Without this, mode sets may fail silently on FDI */
  2753. I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
  2754. udelay(250);
  2755. I915_WRITE(tc2reg, 0);
  2756. if (wait_for(I915_READ(dslreg) != temp, 5))
  2757. DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
  2758. }
  2759. }
  2760. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2761. {
  2762. struct drm_device *dev = crtc->dev;
  2763. struct drm_i915_private *dev_priv = dev->dev_private;
  2764. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2765. int pipe = intel_crtc->pipe;
  2766. int plane = intel_crtc->plane;
  2767. u32 temp;
  2768. bool is_pch_port;
  2769. if (intel_crtc->active)
  2770. return;
  2771. intel_crtc->active = true;
  2772. intel_update_watermarks(dev);
  2773. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  2774. temp = I915_READ(PCH_LVDS);
  2775. if ((temp & LVDS_PORT_EN) == 0)
  2776. I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
  2777. }
  2778. is_pch_port = intel_crtc_driving_pch(crtc);
  2779. if (is_pch_port)
  2780. ironlake_fdi_pll_enable(crtc);
  2781. else
  2782. ironlake_fdi_disable(crtc);
  2783. /* Enable panel fitting for LVDS */
  2784. if (dev_priv->pch_pf_size &&
  2785. (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
  2786. /* Force use of hard-coded filter coefficients
  2787. * as some pre-programmed values are broken,
  2788. * e.g. x201.
  2789. */
  2790. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2791. I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
  2792. I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
  2793. }
  2794. /*
  2795. * On ILK+ LUT must be loaded before the pipe is running but with
  2796. * clocks enabled
  2797. */
  2798. intel_crtc_load_lut(crtc);
  2799. intel_enable_pipe(dev_priv, pipe, is_pch_port);
  2800. intel_enable_plane(dev_priv, plane, pipe);
  2801. if (is_pch_port)
  2802. ironlake_pch_enable(crtc);
  2803. mutex_lock(&dev->struct_mutex);
  2804. intel_update_fbc(dev);
  2805. mutex_unlock(&dev->struct_mutex);
  2806. intel_crtc_update_cursor(crtc, true);
  2807. }
  2808. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  2809. {
  2810. struct drm_device *dev = crtc->dev;
  2811. struct drm_i915_private *dev_priv = dev->dev_private;
  2812. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2813. int pipe = intel_crtc->pipe;
  2814. int plane = intel_crtc->plane;
  2815. u32 reg, temp;
  2816. if (!intel_crtc->active)
  2817. return;
  2818. intel_crtc_wait_for_pending_flips(crtc);
  2819. drm_vblank_off(dev, pipe);
  2820. intel_crtc_update_cursor(crtc, false);
  2821. intel_disable_plane(dev_priv, plane, pipe);
  2822. if (dev_priv->cfb_plane == plane)
  2823. intel_disable_fbc(dev);
  2824. intel_disable_pipe(dev_priv, pipe);
  2825. /* Disable PF */
  2826. I915_WRITE(PF_CTL(pipe), 0);
  2827. I915_WRITE(PF_WIN_SZ(pipe), 0);
  2828. ironlake_fdi_disable(crtc);
  2829. /* This is a horrible layering violation; we should be doing this in
  2830. * the connector/encoder ->prepare instead, but we don't always have
  2831. * enough information there about the config to know whether it will
  2832. * actually be necessary or just cause undesired flicker.
  2833. */
  2834. intel_disable_pch_ports(dev_priv, pipe);
  2835. intel_disable_transcoder(dev_priv, pipe);
  2836. if (HAS_PCH_CPT(dev)) {
  2837. /* disable TRANS_DP_CTL */
  2838. reg = TRANS_DP_CTL(pipe);
  2839. temp = I915_READ(reg);
  2840. temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
  2841. temp |= TRANS_DP_PORT_SEL_NONE;
  2842. I915_WRITE(reg, temp);
  2843. /* disable DPLL_SEL */
  2844. temp = I915_READ(PCH_DPLL_SEL);
  2845. switch (pipe) {
  2846. case 0:
  2847. temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
  2848. break;
  2849. case 1:
  2850. temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  2851. break;
  2852. case 2:
  2853. /* C shares PLL A or B */
  2854. temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
  2855. break;
  2856. default:
  2857. BUG(); /* wtf */
  2858. }
  2859. I915_WRITE(PCH_DPLL_SEL, temp);
  2860. }
  2861. /* disable PCH DPLL */
  2862. intel_disable_pch_pll(intel_crtc);
  2863. /* Switch from PCDclk to Rawclk */
  2864. reg = FDI_RX_CTL(pipe);
  2865. temp = I915_READ(reg);
  2866. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2867. /* Disable CPU FDI TX PLL */
  2868. reg = FDI_TX_CTL(pipe);
  2869. temp = I915_READ(reg);
  2870. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2871. POSTING_READ(reg);
  2872. udelay(100);
  2873. reg = FDI_RX_CTL(pipe);
  2874. temp = I915_READ(reg);
  2875. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2876. /* Wait for the clocks to turn off. */
  2877. POSTING_READ(reg);
  2878. udelay(100);
  2879. intel_crtc->active = false;
  2880. intel_update_watermarks(dev);
  2881. mutex_lock(&dev->struct_mutex);
  2882. intel_update_fbc(dev);
  2883. mutex_unlock(&dev->struct_mutex);
  2884. }
  2885. static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
  2886. {
  2887. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2888. int pipe = intel_crtc->pipe;
  2889. int plane = intel_crtc->plane;
  2890. /* XXX: When our outputs are all unaware of DPMS modes other than off
  2891. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  2892. */
  2893. switch (mode) {
  2894. case DRM_MODE_DPMS_ON:
  2895. case DRM_MODE_DPMS_STANDBY:
  2896. case DRM_MODE_DPMS_SUSPEND:
  2897. DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
  2898. ironlake_crtc_enable(crtc);
  2899. break;
  2900. case DRM_MODE_DPMS_OFF:
  2901. DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
  2902. ironlake_crtc_disable(crtc);
  2903. break;
  2904. }
  2905. }
  2906. static void ironlake_crtc_off(struct drm_crtc *crtc)
  2907. {
  2908. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2909. intel_put_pch_pll(intel_crtc);
  2910. }
  2911. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  2912. {
  2913. if (!enable && intel_crtc->overlay) {
  2914. struct drm_device *dev = intel_crtc->base.dev;
  2915. struct drm_i915_private *dev_priv = dev->dev_private;
  2916. mutex_lock(&dev->struct_mutex);
  2917. dev_priv->mm.interruptible = false;
  2918. (void) intel_overlay_switch_off(intel_crtc->overlay);
  2919. dev_priv->mm.interruptible = true;
  2920. mutex_unlock(&dev->struct_mutex);
  2921. }
  2922. /* Let userspace switch the overlay on again. In most cases userspace
  2923. * has to recompute where to put it anyway.
  2924. */
  2925. }
  2926. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  2927. {
  2928. struct drm_device *dev = crtc->dev;
  2929. struct drm_i915_private *dev_priv = dev->dev_private;
  2930. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2931. int pipe = intel_crtc->pipe;
  2932. int plane = intel_crtc->plane;
  2933. if (intel_crtc->active)
  2934. return;
  2935. intel_crtc->active = true;
  2936. intel_update_watermarks(dev);
  2937. intel_enable_pll(dev_priv, pipe);
  2938. intel_enable_pipe(dev_priv, pipe, false);
  2939. intel_enable_plane(dev_priv, plane, pipe);
  2940. intel_crtc_load_lut(crtc);
  2941. intel_update_fbc(dev);
  2942. /* Give the overlay scaler a chance to enable if it's on this pipe */
  2943. intel_crtc_dpms_overlay(intel_crtc, true);
  2944. intel_crtc_update_cursor(crtc, true);
  2945. }
  2946. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  2947. {
  2948. struct drm_device *dev = crtc->dev;
  2949. struct drm_i915_private *dev_priv = dev->dev_private;
  2950. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2951. int pipe = intel_crtc->pipe;
  2952. int plane = intel_crtc->plane;
  2953. if (!intel_crtc->active)
  2954. return;
  2955. /* Give the overlay scaler a chance to disable if it's on this pipe */
  2956. intel_crtc_wait_for_pending_flips(crtc);
  2957. drm_vblank_off(dev, pipe);
  2958. intel_crtc_dpms_overlay(intel_crtc, false);
  2959. intel_crtc_update_cursor(crtc, false);
  2960. if (dev_priv->cfb_plane == plane)
  2961. intel_disable_fbc(dev);
  2962. intel_disable_plane(dev_priv, plane, pipe);
  2963. intel_disable_pipe(dev_priv, pipe);
  2964. intel_disable_pll(dev_priv, pipe);
  2965. intel_crtc->active = false;
  2966. intel_update_fbc(dev);
  2967. intel_update_watermarks(dev);
  2968. }
  2969. static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
  2970. {
  2971. /* XXX: When our outputs are all unaware of DPMS modes other than off
  2972. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  2973. */
  2974. switch (mode) {
  2975. case DRM_MODE_DPMS_ON:
  2976. case DRM_MODE_DPMS_STANDBY:
  2977. case DRM_MODE_DPMS_SUSPEND:
  2978. i9xx_crtc_enable(crtc);
  2979. break;
  2980. case DRM_MODE_DPMS_OFF:
  2981. i9xx_crtc_disable(crtc);
  2982. break;
  2983. }
  2984. }
  2985. static void i9xx_crtc_off(struct drm_crtc *crtc)
  2986. {
  2987. }
  2988. /**
  2989. * Sets the power management mode of the pipe and plane.
  2990. */
  2991. static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
  2992. {
  2993. struct drm_device *dev = crtc->dev;
  2994. struct drm_i915_private *dev_priv = dev->dev_private;
  2995. struct drm_i915_master_private *master_priv;
  2996. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2997. int pipe = intel_crtc->pipe;
  2998. bool enabled;
  2999. if (intel_crtc->dpms_mode == mode)
  3000. return;
  3001. intel_crtc->dpms_mode = mode;
  3002. dev_priv->display.dpms(crtc, mode);
  3003. if (!dev->primary->master)
  3004. return;
  3005. master_priv = dev->primary->master->driver_priv;
  3006. if (!master_priv->sarea_priv)
  3007. return;
  3008. enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
  3009. switch (pipe) {
  3010. case 0:
  3011. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3012. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3013. break;
  3014. case 1:
  3015. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3016. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3017. break;
  3018. default:
  3019. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3020. break;
  3021. }
  3022. }
  3023. static void intel_crtc_disable(struct drm_crtc *crtc)
  3024. {
  3025. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  3026. struct drm_device *dev = crtc->dev;
  3027. struct drm_i915_private *dev_priv = dev->dev_private;
  3028. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
  3029. dev_priv->display.off(crtc);
  3030. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3031. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3032. if (crtc->fb) {
  3033. mutex_lock(&dev->struct_mutex);
  3034. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3035. mutex_unlock(&dev->struct_mutex);
  3036. }
  3037. }
  3038. /* Prepare for a mode set.
  3039. *
  3040. * Note we could be a lot smarter here. We need to figure out which outputs
  3041. * will be enabled, which disabled (in short, how the config will changes)
  3042. * and perform the minimum necessary steps to accomplish that, e.g. updating
  3043. * watermarks, FBC configuration, making sure PLLs are programmed correctly,
  3044. * panel fitting is in the proper state, etc.
  3045. */
  3046. static void i9xx_crtc_prepare(struct drm_crtc *crtc)
  3047. {
  3048. i9xx_crtc_disable(crtc);
  3049. }
  3050. static void i9xx_crtc_commit(struct drm_crtc *crtc)
  3051. {
  3052. i9xx_crtc_enable(crtc);
  3053. }
  3054. static void ironlake_crtc_prepare(struct drm_crtc *crtc)
  3055. {
  3056. ironlake_crtc_disable(crtc);
  3057. }
  3058. static void ironlake_crtc_commit(struct drm_crtc *crtc)
  3059. {
  3060. ironlake_crtc_enable(crtc);
  3061. }
  3062. void intel_encoder_prepare(struct drm_encoder *encoder)
  3063. {
  3064. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  3065. /* lvds has its own version of prepare see intel_lvds_prepare */
  3066. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  3067. }
  3068. void intel_encoder_commit(struct drm_encoder *encoder)
  3069. {
  3070. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  3071. struct drm_device *dev = encoder->dev;
  3072. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  3073. /* lvds has its own version of commit see intel_lvds_commit */
  3074. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  3075. if (HAS_PCH_CPT(dev))
  3076. intel_cpt_verify_modeset(dev, intel_crtc->pipe);
  3077. }
  3078. void intel_encoder_destroy(struct drm_encoder *encoder)
  3079. {
  3080. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3081. drm_encoder_cleanup(encoder);
  3082. kfree(intel_encoder);
  3083. }
  3084. static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
  3085. const struct drm_display_mode *mode,
  3086. struct drm_display_mode *adjusted_mode)
  3087. {
  3088. struct drm_device *dev = crtc->dev;
  3089. if (HAS_PCH_SPLIT(dev)) {
  3090. /* FDI link clock is fixed at 2.7G */
  3091. if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
  3092. return false;
  3093. }
  3094. /* All interlaced capable intel hw wants timings in frames. Note though
  3095. * that intel_lvds_mode_fixup does some funny tricks with the crtc
  3096. * timings, so we need to be careful not to clobber these.*/
  3097. if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
  3098. drm_mode_set_crtcinfo(adjusted_mode, 0);
  3099. return true;
  3100. }
  3101. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3102. {
  3103. return 400000; /* FIXME */
  3104. }
  3105. static int i945_get_display_clock_speed(struct drm_device *dev)
  3106. {
  3107. return 400000;
  3108. }
  3109. static int i915_get_display_clock_speed(struct drm_device *dev)
  3110. {
  3111. return 333000;
  3112. }
  3113. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3114. {
  3115. return 200000;
  3116. }
  3117. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3118. {
  3119. u16 gcfgc = 0;
  3120. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3121. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3122. return 133000;
  3123. else {
  3124. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3125. case GC_DISPLAY_CLOCK_333_MHZ:
  3126. return 333000;
  3127. default:
  3128. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3129. return 190000;
  3130. }
  3131. }
  3132. }
  3133. static int i865_get_display_clock_speed(struct drm_device *dev)
  3134. {
  3135. return 266000;
  3136. }
  3137. static int i855_get_display_clock_speed(struct drm_device *dev)
  3138. {
  3139. u16 hpllcc = 0;
  3140. /* Assume that the hardware is in the high speed state. This
  3141. * should be the default.
  3142. */
  3143. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3144. case GC_CLOCK_133_200:
  3145. case GC_CLOCK_100_200:
  3146. return 200000;
  3147. case GC_CLOCK_166_250:
  3148. return 250000;
  3149. case GC_CLOCK_100_133:
  3150. return 133000;
  3151. }
  3152. /* Shouldn't happen */
  3153. return 0;
  3154. }
  3155. static int i830_get_display_clock_speed(struct drm_device *dev)
  3156. {
  3157. return 133000;
  3158. }
  3159. struct fdi_m_n {
  3160. u32 tu;
  3161. u32 gmch_m;
  3162. u32 gmch_n;
  3163. u32 link_m;
  3164. u32 link_n;
  3165. };
  3166. static void
  3167. fdi_reduce_ratio(u32 *num, u32 *den)
  3168. {
  3169. while (*num > 0xffffff || *den > 0xffffff) {
  3170. *num >>= 1;
  3171. *den >>= 1;
  3172. }
  3173. }
  3174. static void
  3175. ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
  3176. int link_clock, struct fdi_m_n *m_n)
  3177. {
  3178. m_n->tu = 64; /* default size */
  3179. /* BUG_ON(pixel_clock > INT_MAX / 36); */
  3180. m_n->gmch_m = bits_per_pixel * pixel_clock;
  3181. m_n->gmch_n = link_clock * nlanes * 8;
  3182. fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  3183. m_n->link_m = pixel_clock;
  3184. m_n->link_n = link_clock;
  3185. fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
  3186. }
  3187. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3188. {
  3189. if (i915_panel_use_ssc >= 0)
  3190. return i915_panel_use_ssc != 0;
  3191. return dev_priv->lvds_use_ssc
  3192. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3193. }
  3194. /**
  3195. * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
  3196. * @crtc: CRTC structure
  3197. * @mode: requested mode
  3198. *
  3199. * A pipe may be connected to one or more outputs. Based on the depth of the
  3200. * attached framebuffer, choose a good color depth to use on the pipe.
  3201. *
  3202. * If possible, match the pipe depth to the fb depth. In some cases, this
  3203. * isn't ideal, because the connected output supports a lesser or restricted
  3204. * set of depths. Resolve that here:
  3205. * LVDS typically supports only 6bpc, so clamp down in that case
  3206. * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
  3207. * Displays may support a restricted set as well, check EDID and clamp as
  3208. * appropriate.
  3209. * DP may want to dither down to 6bpc to fit larger modes
  3210. *
  3211. * RETURNS:
  3212. * Dithering requirement (i.e. false if display bpc and pipe bpc match,
  3213. * true if they don't match).
  3214. */
  3215. static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
  3216. unsigned int *pipe_bpp,
  3217. struct drm_display_mode *mode)
  3218. {
  3219. struct drm_device *dev = crtc->dev;
  3220. struct drm_i915_private *dev_priv = dev->dev_private;
  3221. struct drm_connector *connector;
  3222. struct intel_encoder *intel_encoder;
  3223. unsigned int display_bpc = UINT_MAX, bpc;
  3224. /* Walk the encoders & connectors on this crtc, get min bpc */
  3225. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  3226. if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
  3227. unsigned int lvds_bpc;
  3228. if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
  3229. LVDS_A3_POWER_UP)
  3230. lvds_bpc = 8;
  3231. else
  3232. lvds_bpc = 6;
  3233. if (lvds_bpc < display_bpc) {
  3234. DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
  3235. display_bpc = lvds_bpc;
  3236. }
  3237. continue;
  3238. }
  3239. /* Not one of the known troublemakers, check the EDID */
  3240. list_for_each_entry(connector, &dev->mode_config.connector_list,
  3241. head) {
  3242. if (connector->encoder != &intel_encoder->base)
  3243. continue;
  3244. /* Don't use an invalid EDID bpc value */
  3245. if (connector->display_info.bpc &&
  3246. connector->display_info.bpc < display_bpc) {
  3247. DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
  3248. display_bpc = connector->display_info.bpc;
  3249. }
  3250. }
  3251. /*
  3252. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  3253. * through, clamp it down. (Note: >12bpc will be caught below.)
  3254. */
  3255. if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
  3256. if (display_bpc > 8 && display_bpc < 12) {
  3257. DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
  3258. display_bpc = 12;
  3259. } else {
  3260. DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
  3261. display_bpc = 8;
  3262. }
  3263. }
  3264. }
  3265. if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
  3266. DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
  3267. display_bpc = 6;
  3268. }
  3269. /*
  3270. * We could just drive the pipe at the highest bpc all the time and
  3271. * enable dithering as needed, but that costs bandwidth. So choose
  3272. * the minimum value that expresses the full color range of the fb but
  3273. * also stays within the max display bpc discovered above.
  3274. */
  3275. switch (crtc->fb->depth) {
  3276. case 8:
  3277. bpc = 8; /* since we go through a colormap */
  3278. break;
  3279. case 15:
  3280. case 16:
  3281. bpc = 6; /* min is 18bpp */
  3282. break;
  3283. case 24:
  3284. bpc = 8;
  3285. break;
  3286. case 30:
  3287. bpc = 10;
  3288. break;
  3289. case 48:
  3290. bpc = 12;
  3291. break;
  3292. default:
  3293. DRM_DEBUG("unsupported depth, assuming 24 bits\n");
  3294. bpc = min((unsigned int)8, display_bpc);
  3295. break;
  3296. }
  3297. display_bpc = min(display_bpc, bpc);
  3298. DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
  3299. bpc, display_bpc);
  3300. *pipe_bpp = display_bpc * 3;
  3301. return display_bpc != bpc;
  3302. }
  3303. static int vlv_get_refclk(struct drm_crtc *crtc)
  3304. {
  3305. struct drm_device *dev = crtc->dev;
  3306. struct drm_i915_private *dev_priv = dev->dev_private;
  3307. int refclk = 27000; /* for DP & HDMI */
  3308. return 100000; /* only one validated so far */
  3309. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  3310. refclk = 96000;
  3311. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  3312. if (intel_panel_use_ssc(dev_priv))
  3313. refclk = 100000;
  3314. else
  3315. refclk = 96000;
  3316. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
  3317. refclk = 100000;
  3318. }
  3319. return refclk;
  3320. }
  3321. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3322. {
  3323. struct drm_device *dev = crtc->dev;
  3324. struct drm_i915_private *dev_priv = dev->dev_private;
  3325. int refclk;
  3326. if (IS_VALLEYVIEW(dev)) {
  3327. refclk = vlv_get_refclk(crtc);
  3328. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3329. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3330. refclk = dev_priv->lvds_ssc_freq * 1000;
  3331. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3332. refclk / 1000);
  3333. } else if (!IS_GEN2(dev)) {
  3334. refclk = 96000;
  3335. } else {
  3336. refclk = 48000;
  3337. }
  3338. return refclk;
  3339. }
  3340. static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
  3341. intel_clock_t *clock)
  3342. {
  3343. /* SDVO TV has fixed PLL values depend on its clock range,
  3344. this mirrors vbios setting. */
  3345. if (adjusted_mode->clock >= 100000
  3346. && adjusted_mode->clock < 140500) {
  3347. clock->p1 = 2;
  3348. clock->p2 = 10;
  3349. clock->n = 3;
  3350. clock->m1 = 16;
  3351. clock->m2 = 8;
  3352. } else if (adjusted_mode->clock >= 140500
  3353. && adjusted_mode->clock <= 200000) {
  3354. clock->p1 = 1;
  3355. clock->p2 = 10;
  3356. clock->n = 6;
  3357. clock->m1 = 12;
  3358. clock->m2 = 8;
  3359. }
  3360. }
  3361. static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
  3362. intel_clock_t *clock,
  3363. intel_clock_t *reduced_clock)
  3364. {
  3365. struct drm_device *dev = crtc->dev;
  3366. struct drm_i915_private *dev_priv = dev->dev_private;
  3367. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3368. int pipe = intel_crtc->pipe;
  3369. u32 fp, fp2 = 0;
  3370. if (IS_PINEVIEW(dev)) {
  3371. fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
  3372. if (reduced_clock)
  3373. fp2 = (1 << reduced_clock->n) << 16 |
  3374. reduced_clock->m1 << 8 | reduced_clock->m2;
  3375. } else {
  3376. fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
  3377. if (reduced_clock)
  3378. fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
  3379. reduced_clock->m2;
  3380. }
  3381. I915_WRITE(FP0(pipe), fp);
  3382. intel_crtc->lowfreq_avail = false;
  3383. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3384. reduced_clock && i915_powersave) {
  3385. I915_WRITE(FP1(pipe), fp2);
  3386. intel_crtc->lowfreq_avail = true;
  3387. } else {
  3388. I915_WRITE(FP1(pipe), fp);
  3389. }
  3390. }
  3391. static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
  3392. struct drm_display_mode *adjusted_mode)
  3393. {
  3394. struct drm_device *dev = crtc->dev;
  3395. struct drm_i915_private *dev_priv = dev->dev_private;
  3396. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3397. int pipe = intel_crtc->pipe;
  3398. u32 temp;
  3399. temp = I915_READ(LVDS);
  3400. temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
  3401. if (pipe == 1) {
  3402. temp |= LVDS_PIPEB_SELECT;
  3403. } else {
  3404. temp &= ~LVDS_PIPEB_SELECT;
  3405. }
  3406. /* set the corresponsding LVDS_BORDER bit */
  3407. temp |= dev_priv->lvds_border_bits;
  3408. /* Set the B0-B3 data pairs corresponding to whether we're going to
  3409. * set the DPLLs for dual-channel mode or not.
  3410. */
  3411. if (clock->p2 == 7)
  3412. temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
  3413. else
  3414. temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
  3415. /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
  3416. * appropriately here, but we need to look more thoroughly into how
  3417. * panels behave in the two modes.
  3418. */
  3419. /* set the dithering flag on LVDS as needed */
  3420. if (INTEL_INFO(dev)->gen >= 4) {
  3421. if (dev_priv->lvds_dither)
  3422. temp |= LVDS_ENABLE_DITHER;
  3423. else
  3424. temp &= ~LVDS_ENABLE_DITHER;
  3425. }
  3426. temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
  3427. if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
  3428. temp |= LVDS_HSYNC_POLARITY;
  3429. if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
  3430. temp |= LVDS_VSYNC_POLARITY;
  3431. I915_WRITE(LVDS, temp);
  3432. }
  3433. static void vlv_update_pll(struct drm_crtc *crtc,
  3434. struct drm_display_mode *mode,
  3435. struct drm_display_mode *adjusted_mode,
  3436. intel_clock_t *clock, intel_clock_t *reduced_clock,
  3437. int refclk, int num_connectors)
  3438. {
  3439. struct drm_device *dev = crtc->dev;
  3440. struct drm_i915_private *dev_priv = dev->dev_private;
  3441. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3442. int pipe = intel_crtc->pipe;
  3443. u32 dpll, mdiv, pdiv;
  3444. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3445. bool is_hdmi;
  3446. is_hdmi = intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
  3447. bestn = clock->n;
  3448. bestm1 = clock->m1;
  3449. bestm2 = clock->m2;
  3450. bestp1 = clock->p1;
  3451. bestp2 = clock->p2;
  3452. /* Enable DPIO clock input */
  3453. dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
  3454. DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
  3455. I915_WRITE(DPLL(pipe), dpll);
  3456. POSTING_READ(DPLL(pipe));
  3457. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3458. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3459. mdiv |= ((bestn << DPIO_N_SHIFT));
  3460. mdiv |= (1 << DPIO_POST_DIV_SHIFT);
  3461. mdiv |= (1 << DPIO_K_SHIFT);
  3462. mdiv |= DPIO_ENABLE_CALIBRATION;
  3463. intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3464. intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
  3465. pdiv = DPIO_REFSEL_OVERRIDE | (5 << DPIO_PLL_MODESEL_SHIFT) |
  3466. (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
  3467. (8 << DPIO_DRIVER_CTL_SHIFT) | (5 << DPIO_CLK_BIAS_CTL_SHIFT);
  3468. intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
  3469. intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x009f0051);
  3470. dpll |= DPLL_VCO_ENABLE;
  3471. I915_WRITE(DPLL(pipe), dpll);
  3472. POSTING_READ(DPLL(pipe));
  3473. if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  3474. DRM_ERROR("DPLL %d failed to lock\n", pipe);
  3475. if (is_hdmi) {
  3476. u32 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
  3477. if (temp > 1)
  3478. temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3479. else
  3480. temp = 0;
  3481. I915_WRITE(DPLL_MD(pipe), temp);
  3482. POSTING_READ(DPLL_MD(pipe));
  3483. }
  3484. intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x641); /* ??? */
  3485. }
  3486. static void i9xx_update_pll(struct drm_crtc *crtc,
  3487. struct drm_display_mode *mode,
  3488. struct drm_display_mode *adjusted_mode,
  3489. intel_clock_t *clock, intel_clock_t *reduced_clock,
  3490. int num_connectors)
  3491. {
  3492. struct drm_device *dev = crtc->dev;
  3493. struct drm_i915_private *dev_priv = dev->dev_private;
  3494. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3495. int pipe = intel_crtc->pipe;
  3496. u32 dpll;
  3497. bool is_sdvo;
  3498. is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
  3499. intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
  3500. dpll = DPLL_VGA_MODE_DIS;
  3501. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  3502. dpll |= DPLLB_MODE_LVDS;
  3503. else
  3504. dpll |= DPLLB_MODE_DAC_SERIAL;
  3505. if (is_sdvo) {
  3506. int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
  3507. if (pixel_multiplier > 1) {
  3508. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3509. dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
  3510. }
  3511. dpll |= DPLL_DVO_HIGH_SPEED;
  3512. }
  3513. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
  3514. dpll |= DPLL_DVO_HIGH_SPEED;
  3515. /* compute bitmask from p1 value */
  3516. if (IS_PINEVIEW(dev))
  3517. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3518. else {
  3519. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3520. if (IS_G4X(dev) && reduced_clock)
  3521. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3522. }
  3523. switch (clock->p2) {
  3524. case 5:
  3525. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3526. break;
  3527. case 7:
  3528. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3529. break;
  3530. case 10:
  3531. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3532. break;
  3533. case 14:
  3534. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3535. break;
  3536. }
  3537. if (INTEL_INFO(dev)->gen >= 4)
  3538. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3539. if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
  3540. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3541. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
  3542. /* XXX: just matching BIOS for now */
  3543. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  3544. dpll |= 3;
  3545. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3546. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3547. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3548. else
  3549. dpll |= PLL_REF_INPUT_DREFCLK;
  3550. dpll |= DPLL_VCO_ENABLE;
  3551. I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
  3552. POSTING_READ(DPLL(pipe));
  3553. udelay(150);
  3554. /* The LVDS pin pair needs to be on before the DPLLs are enabled.
  3555. * This is an exception to the general rule that mode_set doesn't turn
  3556. * things on.
  3557. */
  3558. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  3559. intel_update_lvds(crtc, clock, adjusted_mode);
  3560. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
  3561. intel_dp_set_m_n(crtc, mode, adjusted_mode);
  3562. I915_WRITE(DPLL(pipe), dpll);
  3563. /* Wait for the clocks to stabilize. */
  3564. POSTING_READ(DPLL(pipe));
  3565. udelay(150);
  3566. if (INTEL_INFO(dev)->gen >= 4) {
  3567. u32 temp = 0;
  3568. if (is_sdvo) {
  3569. temp = intel_mode_get_pixel_multiplier(adjusted_mode);
  3570. if (temp > 1)
  3571. temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3572. else
  3573. temp = 0;
  3574. }
  3575. I915_WRITE(DPLL_MD(pipe), temp);
  3576. } else {
  3577. /* The pixel multiplier can only be updated once the
  3578. * DPLL is enabled and the clocks are stable.
  3579. *
  3580. * So write it again.
  3581. */
  3582. I915_WRITE(DPLL(pipe), dpll);
  3583. }
  3584. }
  3585. static void i8xx_update_pll(struct drm_crtc *crtc,
  3586. struct drm_display_mode *adjusted_mode,
  3587. intel_clock_t *clock,
  3588. int num_connectors)
  3589. {
  3590. struct drm_device *dev = crtc->dev;
  3591. struct drm_i915_private *dev_priv = dev->dev_private;
  3592. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3593. int pipe = intel_crtc->pipe;
  3594. u32 dpll;
  3595. dpll = DPLL_VGA_MODE_DIS;
  3596. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  3597. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3598. } else {
  3599. if (clock->p1 == 2)
  3600. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3601. else
  3602. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3603. if (clock->p2 == 4)
  3604. dpll |= PLL_P2_DIVIDE_BY_4;
  3605. }
  3606. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
  3607. /* XXX: just matching BIOS for now */
  3608. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  3609. dpll |= 3;
  3610. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3611. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3612. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3613. else
  3614. dpll |= PLL_REF_INPUT_DREFCLK;
  3615. dpll |= DPLL_VCO_ENABLE;
  3616. I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
  3617. POSTING_READ(DPLL(pipe));
  3618. udelay(150);
  3619. I915_WRITE(DPLL(pipe), dpll);
  3620. /* Wait for the clocks to stabilize. */
  3621. POSTING_READ(DPLL(pipe));
  3622. udelay(150);
  3623. /* The LVDS pin pair needs to be on before the DPLLs are enabled.
  3624. * This is an exception to the general rule that mode_set doesn't turn
  3625. * things on.
  3626. */
  3627. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  3628. intel_update_lvds(crtc, clock, adjusted_mode);
  3629. /* The pixel multiplier can only be updated once the
  3630. * DPLL is enabled and the clocks are stable.
  3631. *
  3632. * So write it again.
  3633. */
  3634. I915_WRITE(DPLL(pipe), dpll);
  3635. }
  3636. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  3637. struct drm_display_mode *mode,
  3638. struct drm_display_mode *adjusted_mode,
  3639. int x, int y,
  3640. struct drm_framebuffer *old_fb)
  3641. {
  3642. struct drm_device *dev = crtc->dev;
  3643. struct drm_i915_private *dev_priv = dev->dev_private;
  3644. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3645. int pipe = intel_crtc->pipe;
  3646. int plane = intel_crtc->plane;
  3647. int refclk, num_connectors = 0;
  3648. intel_clock_t clock, reduced_clock;
  3649. u32 dspcntr, pipeconf, vsyncshift;
  3650. bool ok, has_reduced_clock = false, is_sdvo = false;
  3651. bool is_lvds = false, is_tv = false, is_dp = false;
  3652. struct intel_encoder *encoder;
  3653. const intel_limit_t *limit;
  3654. int ret;
  3655. for_each_encoder_on_crtc(dev, crtc, encoder) {
  3656. switch (encoder->type) {
  3657. case INTEL_OUTPUT_LVDS:
  3658. is_lvds = true;
  3659. break;
  3660. case INTEL_OUTPUT_SDVO:
  3661. case INTEL_OUTPUT_HDMI:
  3662. is_sdvo = true;
  3663. if (encoder->needs_tv_clock)
  3664. is_tv = true;
  3665. break;
  3666. case INTEL_OUTPUT_TVOUT:
  3667. is_tv = true;
  3668. break;
  3669. case INTEL_OUTPUT_DISPLAYPORT:
  3670. is_dp = true;
  3671. break;
  3672. }
  3673. num_connectors++;
  3674. }
  3675. refclk = i9xx_get_refclk(crtc, num_connectors);
  3676. /*
  3677. * Returns a set of divisors for the desired target clock with the given
  3678. * refclk, or FALSE. The returned values represent the clock equation:
  3679. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  3680. */
  3681. limit = intel_limit(crtc, refclk);
  3682. ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
  3683. &clock);
  3684. if (!ok) {
  3685. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  3686. return -EINVAL;
  3687. }
  3688. /* Ensure that the cursor is valid for the new mode before changing... */
  3689. intel_crtc_update_cursor(crtc, true);
  3690. if (is_lvds && dev_priv->lvds_downclock_avail) {
  3691. /*
  3692. * Ensure we match the reduced clock's P to the target clock.
  3693. * If the clocks don't match, we can't switch the display clock
  3694. * by using the FP0/FP1. In such case we will disable the LVDS
  3695. * downclock feature.
  3696. */
  3697. has_reduced_clock = limit->find_pll(limit, crtc,
  3698. dev_priv->lvds_downclock,
  3699. refclk,
  3700. &clock,
  3701. &reduced_clock);
  3702. }
  3703. if (is_sdvo && is_tv)
  3704. i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
  3705. i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
  3706. &reduced_clock : NULL);
  3707. if (IS_GEN2(dev))
  3708. i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
  3709. else if (IS_VALLEYVIEW(dev))
  3710. vlv_update_pll(crtc, mode,adjusted_mode, &clock, NULL,
  3711. refclk, num_connectors);
  3712. else
  3713. i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
  3714. has_reduced_clock ? &reduced_clock : NULL,
  3715. num_connectors);
  3716. /* setup pipeconf */
  3717. pipeconf = I915_READ(PIPECONF(pipe));
  3718. /* Set up the display plane register */
  3719. dspcntr = DISPPLANE_GAMMA_ENABLE;
  3720. if (pipe == 0)
  3721. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  3722. else
  3723. dspcntr |= DISPPLANE_SEL_PIPE_B;
  3724. if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  3725. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  3726. * core speed.
  3727. *
  3728. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  3729. * pipe == 0 check?
  3730. */
  3731. if (mode->clock >
  3732. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  3733. pipeconf |= PIPECONF_DOUBLE_WIDE;
  3734. else
  3735. pipeconf &= ~PIPECONF_DOUBLE_WIDE;
  3736. }
  3737. /* default to 8bpc */
  3738. pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
  3739. if (is_dp) {
  3740. if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
  3741. pipeconf |= PIPECONF_BPP_6 |
  3742. PIPECONF_DITHER_EN |
  3743. PIPECONF_DITHER_TYPE_SP;
  3744. }
  3745. }
  3746. DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
  3747. drm_mode_debug_printmodeline(mode);
  3748. if (HAS_PIPE_CXSR(dev)) {
  3749. if (intel_crtc->lowfreq_avail) {
  3750. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  3751. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  3752. } else {
  3753. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  3754. pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
  3755. }
  3756. }
  3757. pipeconf &= ~PIPECONF_INTERLACE_MASK;
  3758. if (!IS_GEN2(dev) &&
  3759. adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3760. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  3761. /* the chip adds 2 halflines automatically */
  3762. adjusted_mode->crtc_vtotal -= 1;
  3763. adjusted_mode->crtc_vblank_end -= 1;
  3764. vsyncshift = adjusted_mode->crtc_hsync_start
  3765. - adjusted_mode->crtc_htotal/2;
  3766. } else {
  3767. pipeconf |= PIPECONF_PROGRESSIVE;
  3768. vsyncshift = 0;
  3769. }
  3770. if (!IS_GEN3(dev))
  3771. I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
  3772. I915_WRITE(HTOTAL(pipe),
  3773. (adjusted_mode->crtc_hdisplay - 1) |
  3774. ((adjusted_mode->crtc_htotal - 1) << 16));
  3775. I915_WRITE(HBLANK(pipe),
  3776. (adjusted_mode->crtc_hblank_start - 1) |
  3777. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  3778. I915_WRITE(HSYNC(pipe),
  3779. (adjusted_mode->crtc_hsync_start - 1) |
  3780. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  3781. I915_WRITE(VTOTAL(pipe),
  3782. (adjusted_mode->crtc_vdisplay - 1) |
  3783. ((adjusted_mode->crtc_vtotal - 1) << 16));
  3784. I915_WRITE(VBLANK(pipe),
  3785. (adjusted_mode->crtc_vblank_start - 1) |
  3786. ((adjusted_mode->crtc_vblank_end - 1) << 16));
  3787. I915_WRITE(VSYNC(pipe),
  3788. (adjusted_mode->crtc_vsync_start - 1) |
  3789. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  3790. /* pipesrc and dspsize control the size that is scaled from,
  3791. * which should always be the user's requested size.
  3792. */
  3793. I915_WRITE(DSPSIZE(plane),
  3794. ((mode->vdisplay - 1) << 16) |
  3795. (mode->hdisplay - 1));
  3796. I915_WRITE(DSPPOS(plane), 0);
  3797. I915_WRITE(PIPESRC(pipe),
  3798. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  3799. I915_WRITE(PIPECONF(pipe), pipeconf);
  3800. POSTING_READ(PIPECONF(pipe));
  3801. intel_enable_pipe(dev_priv, pipe, false);
  3802. intel_wait_for_vblank(dev, pipe);
  3803. I915_WRITE(DSPCNTR(plane), dspcntr);
  3804. POSTING_READ(DSPCNTR(plane));
  3805. ret = intel_pipe_set_base(crtc, x, y, old_fb);
  3806. intel_update_watermarks(dev);
  3807. return ret;
  3808. }
  3809. /*
  3810. * Initialize reference clocks when the driver loads
  3811. */
  3812. void ironlake_init_pch_refclk(struct drm_device *dev)
  3813. {
  3814. struct drm_i915_private *dev_priv = dev->dev_private;
  3815. struct drm_mode_config *mode_config = &dev->mode_config;
  3816. struct intel_encoder *encoder;
  3817. u32 temp;
  3818. bool has_lvds = false;
  3819. bool has_cpu_edp = false;
  3820. bool has_pch_edp = false;
  3821. bool has_panel = false;
  3822. bool has_ck505 = false;
  3823. bool can_ssc = false;
  3824. /* We need to take the global config into account */
  3825. list_for_each_entry(encoder, &mode_config->encoder_list,
  3826. base.head) {
  3827. switch (encoder->type) {
  3828. case INTEL_OUTPUT_LVDS:
  3829. has_panel = true;
  3830. has_lvds = true;
  3831. break;
  3832. case INTEL_OUTPUT_EDP:
  3833. has_panel = true;
  3834. if (intel_encoder_is_pch_edp(&encoder->base))
  3835. has_pch_edp = true;
  3836. else
  3837. has_cpu_edp = true;
  3838. break;
  3839. }
  3840. }
  3841. if (HAS_PCH_IBX(dev)) {
  3842. has_ck505 = dev_priv->display_clock_mode;
  3843. can_ssc = has_ck505;
  3844. } else {
  3845. has_ck505 = false;
  3846. can_ssc = true;
  3847. }
  3848. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
  3849. has_panel, has_lvds, has_pch_edp, has_cpu_edp,
  3850. has_ck505);
  3851. /* Ironlake: try to setup display ref clock before DPLL
  3852. * enabling. This is only under driver's control after
  3853. * PCH B stepping, previous chipset stepping should be
  3854. * ignoring this setting.
  3855. */
  3856. temp = I915_READ(PCH_DREF_CONTROL);
  3857. /* Always enable nonspread source */
  3858. temp &= ~DREF_NONSPREAD_SOURCE_MASK;
  3859. if (has_ck505)
  3860. temp |= DREF_NONSPREAD_CK505_ENABLE;
  3861. else
  3862. temp |= DREF_NONSPREAD_SOURCE_ENABLE;
  3863. if (has_panel) {
  3864. temp &= ~DREF_SSC_SOURCE_MASK;
  3865. temp |= DREF_SSC_SOURCE_ENABLE;
  3866. /* SSC must be turned on before enabling the CPU output */
  3867. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  3868. DRM_DEBUG_KMS("Using SSC on panel\n");
  3869. temp |= DREF_SSC1_ENABLE;
  3870. } else
  3871. temp &= ~DREF_SSC1_ENABLE;
  3872. /* Get SSC going before enabling the outputs */
  3873. I915_WRITE(PCH_DREF_CONTROL, temp);
  3874. POSTING_READ(PCH_DREF_CONTROL);
  3875. udelay(200);
  3876. temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  3877. /* Enable CPU source on CPU attached eDP */
  3878. if (has_cpu_edp) {
  3879. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  3880. DRM_DEBUG_KMS("Using SSC on eDP\n");
  3881. temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  3882. }
  3883. else
  3884. temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  3885. } else
  3886. temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  3887. I915_WRITE(PCH_DREF_CONTROL, temp);
  3888. POSTING_READ(PCH_DREF_CONTROL);
  3889. udelay(200);
  3890. } else {
  3891. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  3892. temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  3893. /* Turn off CPU output */
  3894. temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  3895. I915_WRITE(PCH_DREF_CONTROL, temp);
  3896. POSTING_READ(PCH_DREF_CONTROL);
  3897. udelay(200);
  3898. /* Turn off the SSC source */
  3899. temp &= ~DREF_SSC_SOURCE_MASK;
  3900. temp |= DREF_SSC_SOURCE_DISABLE;
  3901. /* Turn off SSC1 */
  3902. temp &= ~ DREF_SSC1_ENABLE;
  3903. I915_WRITE(PCH_DREF_CONTROL, temp);
  3904. POSTING_READ(PCH_DREF_CONTROL);
  3905. udelay(200);
  3906. }
  3907. }
  3908. static int ironlake_get_refclk(struct drm_crtc *crtc)
  3909. {
  3910. struct drm_device *dev = crtc->dev;
  3911. struct drm_i915_private *dev_priv = dev->dev_private;
  3912. struct intel_encoder *encoder;
  3913. struct intel_encoder *edp_encoder = NULL;
  3914. int num_connectors = 0;
  3915. bool is_lvds = false;
  3916. for_each_encoder_on_crtc(dev, crtc, encoder) {
  3917. switch (encoder->type) {
  3918. case INTEL_OUTPUT_LVDS:
  3919. is_lvds = true;
  3920. break;
  3921. case INTEL_OUTPUT_EDP:
  3922. edp_encoder = encoder;
  3923. break;
  3924. }
  3925. num_connectors++;
  3926. }
  3927. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3928. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3929. dev_priv->lvds_ssc_freq);
  3930. return dev_priv->lvds_ssc_freq * 1000;
  3931. }
  3932. return 120000;
  3933. }
  3934. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  3935. struct drm_display_mode *mode,
  3936. struct drm_display_mode *adjusted_mode,
  3937. int x, int y,
  3938. struct drm_framebuffer *old_fb)
  3939. {
  3940. struct drm_device *dev = crtc->dev;
  3941. struct drm_i915_private *dev_priv = dev->dev_private;
  3942. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3943. int pipe = intel_crtc->pipe;
  3944. int plane = intel_crtc->plane;
  3945. int refclk, num_connectors = 0;
  3946. intel_clock_t clock, reduced_clock;
  3947. u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
  3948. bool ok, has_reduced_clock = false, is_sdvo = false;
  3949. bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
  3950. struct intel_encoder *encoder, *edp_encoder = NULL;
  3951. const intel_limit_t *limit;
  3952. int ret;
  3953. struct fdi_m_n m_n = {0};
  3954. u32 temp;
  3955. int target_clock, pixel_multiplier, lane, link_bw, factor;
  3956. unsigned int pipe_bpp;
  3957. bool dither;
  3958. bool is_cpu_edp = false, is_pch_edp = false;
  3959. for_each_encoder_on_crtc(dev, crtc, encoder) {
  3960. switch (encoder->type) {
  3961. case INTEL_OUTPUT_LVDS:
  3962. is_lvds = true;
  3963. break;
  3964. case INTEL_OUTPUT_SDVO:
  3965. case INTEL_OUTPUT_HDMI:
  3966. is_sdvo = true;
  3967. if (encoder->needs_tv_clock)
  3968. is_tv = true;
  3969. break;
  3970. case INTEL_OUTPUT_TVOUT:
  3971. is_tv = true;
  3972. break;
  3973. case INTEL_OUTPUT_ANALOG:
  3974. is_crt = true;
  3975. break;
  3976. case INTEL_OUTPUT_DISPLAYPORT:
  3977. is_dp = true;
  3978. break;
  3979. case INTEL_OUTPUT_EDP:
  3980. is_dp = true;
  3981. if (intel_encoder_is_pch_edp(&encoder->base))
  3982. is_pch_edp = true;
  3983. else
  3984. is_cpu_edp = true;
  3985. edp_encoder = encoder;
  3986. break;
  3987. }
  3988. num_connectors++;
  3989. }
  3990. refclk = ironlake_get_refclk(crtc);
  3991. /*
  3992. * Returns a set of divisors for the desired target clock with the given
  3993. * refclk, or FALSE. The returned values represent the clock equation:
  3994. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  3995. */
  3996. limit = intel_limit(crtc, refclk);
  3997. ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
  3998. &clock);
  3999. if (!ok) {
  4000. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4001. return -EINVAL;
  4002. }
  4003. /* Ensure that the cursor is valid for the new mode before changing... */
  4004. intel_crtc_update_cursor(crtc, true);
  4005. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4006. /*
  4007. * Ensure we match the reduced clock's P to the target clock.
  4008. * If the clocks don't match, we can't switch the display clock
  4009. * by using the FP0/FP1. In such case we will disable the LVDS
  4010. * downclock feature.
  4011. */
  4012. has_reduced_clock = limit->find_pll(limit, crtc,
  4013. dev_priv->lvds_downclock,
  4014. refclk,
  4015. &clock,
  4016. &reduced_clock);
  4017. }
  4018. if (is_sdvo && is_tv)
  4019. i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
  4020. /* FDI link */
  4021. pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
  4022. lane = 0;
  4023. /* CPU eDP doesn't require FDI link, so just set DP M/N
  4024. according to current link config */
  4025. if (is_cpu_edp) {
  4026. intel_edp_link_config(edp_encoder, &lane, &link_bw);
  4027. } else {
  4028. /* FDI is a binary signal running at ~2.7GHz, encoding
  4029. * each output octet as 10 bits. The actual frequency
  4030. * is stored as a divider into a 100MHz clock, and the
  4031. * mode pixel clock is stored in units of 1KHz.
  4032. * Hence the bw of each lane in terms of the mode signal
  4033. * is:
  4034. */
  4035. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  4036. }
  4037. /* [e]DP over FDI requires target mode clock instead of link clock. */
  4038. if (edp_encoder)
  4039. target_clock = intel_edp_target_clock(edp_encoder, mode);
  4040. else if (is_dp)
  4041. target_clock = mode->clock;
  4042. else
  4043. target_clock = adjusted_mode->clock;
  4044. /* determine panel color depth */
  4045. temp = I915_READ(PIPECONF(pipe));
  4046. temp &= ~PIPE_BPC_MASK;
  4047. dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
  4048. switch (pipe_bpp) {
  4049. case 18:
  4050. temp |= PIPE_6BPC;
  4051. break;
  4052. case 24:
  4053. temp |= PIPE_8BPC;
  4054. break;
  4055. case 30:
  4056. temp |= PIPE_10BPC;
  4057. break;
  4058. case 36:
  4059. temp |= PIPE_12BPC;
  4060. break;
  4061. default:
  4062. WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
  4063. pipe_bpp);
  4064. temp |= PIPE_8BPC;
  4065. pipe_bpp = 24;
  4066. break;
  4067. }
  4068. intel_crtc->bpp = pipe_bpp;
  4069. I915_WRITE(PIPECONF(pipe), temp);
  4070. if (!lane) {
  4071. /*
  4072. * Account for spread spectrum to avoid
  4073. * oversubscribing the link. Max center spread
  4074. * is 2.5%; use 5% for safety's sake.
  4075. */
  4076. u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
  4077. lane = bps / (link_bw * 8) + 1;
  4078. }
  4079. intel_crtc->fdi_lanes = lane;
  4080. if (pixel_multiplier > 1)
  4081. link_bw *= pixel_multiplier;
  4082. ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
  4083. &m_n);
  4084. fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
  4085. if (has_reduced_clock)
  4086. fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
  4087. reduced_clock.m2;
  4088. /* Enable autotuning of the PLL clock (if permissible) */
  4089. factor = 21;
  4090. if (is_lvds) {
  4091. if ((intel_panel_use_ssc(dev_priv) &&
  4092. dev_priv->lvds_ssc_freq == 100) ||
  4093. (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
  4094. factor = 25;
  4095. } else if (is_sdvo && is_tv)
  4096. factor = 20;
  4097. if (clock.m < factor * clock.n)
  4098. fp |= FP_CB_TUNE;
  4099. dpll = 0;
  4100. if (is_lvds)
  4101. dpll |= DPLLB_MODE_LVDS;
  4102. else
  4103. dpll |= DPLLB_MODE_DAC_SERIAL;
  4104. if (is_sdvo) {
  4105. int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
  4106. if (pixel_multiplier > 1) {
  4107. dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  4108. }
  4109. dpll |= DPLL_DVO_HIGH_SPEED;
  4110. }
  4111. if (is_dp && !is_cpu_edp)
  4112. dpll |= DPLL_DVO_HIGH_SPEED;
  4113. /* compute bitmask from p1 value */
  4114. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4115. /* also FPA1 */
  4116. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4117. switch (clock.p2) {
  4118. case 5:
  4119. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4120. break;
  4121. case 7:
  4122. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4123. break;
  4124. case 10:
  4125. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4126. break;
  4127. case 14:
  4128. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4129. break;
  4130. }
  4131. if (is_sdvo && is_tv)
  4132. dpll |= PLL_REF_INPUT_TVCLKINBC;
  4133. else if (is_tv)
  4134. /* XXX: just matching BIOS for now */
  4135. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  4136. dpll |= 3;
  4137. else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4138. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4139. else
  4140. dpll |= PLL_REF_INPUT_DREFCLK;
  4141. /* setup pipeconf */
  4142. pipeconf = I915_READ(PIPECONF(pipe));
  4143. /* Set up the display plane register */
  4144. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4145. DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
  4146. drm_mode_debug_printmodeline(mode);
  4147. /* CPU eDP is the only output that doesn't need a PCH PLL of its own on
  4148. * pre-Haswell/LPT generation */
  4149. if (HAS_PCH_LPT(dev)) {
  4150. DRM_DEBUG_KMS("LPT detected: no PLL for pipe %d necessary\n",
  4151. pipe);
  4152. } else if (!is_cpu_edp) {
  4153. struct intel_pch_pll *pll;
  4154. pll = intel_get_pch_pll(intel_crtc, dpll, fp);
  4155. if (pll == NULL) {
  4156. DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
  4157. pipe);
  4158. return -EINVAL;
  4159. }
  4160. } else
  4161. intel_put_pch_pll(intel_crtc);
  4162. /* The LVDS pin pair needs to be on before the DPLLs are enabled.
  4163. * This is an exception to the general rule that mode_set doesn't turn
  4164. * things on.
  4165. */
  4166. if (is_lvds) {
  4167. temp = I915_READ(PCH_LVDS);
  4168. temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
  4169. if (HAS_PCH_CPT(dev)) {
  4170. temp &= ~PORT_TRANS_SEL_MASK;
  4171. temp |= PORT_TRANS_SEL_CPT(pipe);
  4172. } else {
  4173. if (pipe == 1)
  4174. temp |= LVDS_PIPEB_SELECT;
  4175. else
  4176. temp &= ~LVDS_PIPEB_SELECT;
  4177. }
  4178. /* set the corresponsding LVDS_BORDER bit */
  4179. temp |= dev_priv->lvds_border_bits;
  4180. /* Set the B0-B3 data pairs corresponding to whether we're going to
  4181. * set the DPLLs for dual-channel mode or not.
  4182. */
  4183. if (clock.p2 == 7)
  4184. temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
  4185. else
  4186. temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
  4187. /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
  4188. * appropriately here, but we need to look more thoroughly into how
  4189. * panels behave in the two modes.
  4190. */
  4191. temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
  4192. if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
  4193. temp |= LVDS_HSYNC_POLARITY;
  4194. if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
  4195. temp |= LVDS_VSYNC_POLARITY;
  4196. I915_WRITE(PCH_LVDS, temp);
  4197. }
  4198. pipeconf &= ~PIPECONF_DITHER_EN;
  4199. pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
  4200. if ((is_lvds && dev_priv->lvds_dither) || dither) {
  4201. pipeconf |= PIPECONF_DITHER_EN;
  4202. pipeconf |= PIPECONF_DITHER_TYPE_SP;
  4203. }
  4204. if (is_dp && !is_cpu_edp) {
  4205. intel_dp_set_m_n(crtc, mode, adjusted_mode);
  4206. } else {
  4207. /* For non-DP output, clear any trans DP clock recovery setting.*/
  4208. I915_WRITE(TRANSDATA_M1(pipe), 0);
  4209. I915_WRITE(TRANSDATA_N1(pipe), 0);
  4210. I915_WRITE(TRANSDPLINK_M1(pipe), 0);
  4211. I915_WRITE(TRANSDPLINK_N1(pipe), 0);
  4212. }
  4213. if (intel_crtc->pch_pll) {
  4214. I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
  4215. /* Wait for the clocks to stabilize. */
  4216. POSTING_READ(intel_crtc->pch_pll->pll_reg);
  4217. udelay(150);
  4218. /* The pixel multiplier can only be updated once the
  4219. * DPLL is enabled and the clocks are stable.
  4220. *
  4221. * So write it again.
  4222. */
  4223. I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
  4224. }
  4225. intel_crtc->lowfreq_avail = false;
  4226. if (intel_crtc->pch_pll) {
  4227. if (is_lvds && has_reduced_clock && i915_powersave) {
  4228. I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
  4229. intel_crtc->lowfreq_avail = true;
  4230. } else {
  4231. I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
  4232. }
  4233. }
  4234. pipeconf &= ~PIPECONF_INTERLACE_MASK;
  4235. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  4236. pipeconf |= PIPECONF_INTERLACED_ILK;
  4237. /* the chip adds 2 halflines automatically */
  4238. adjusted_mode->crtc_vtotal -= 1;
  4239. adjusted_mode->crtc_vblank_end -= 1;
  4240. I915_WRITE(VSYNCSHIFT(pipe),
  4241. adjusted_mode->crtc_hsync_start
  4242. - adjusted_mode->crtc_htotal/2);
  4243. } else {
  4244. pipeconf |= PIPECONF_PROGRESSIVE;
  4245. I915_WRITE(VSYNCSHIFT(pipe), 0);
  4246. }
  4247. I915_WRITE(HTOTAL(pipe),
  4248. (adjusted_mode->crtc_hdisplay - 1) |
  4249. ((adjusted_mode->crtc_htotal - 1) << 16));
  4250. I915_WRITE(HBLANK(pipe),
  4251. (adjusted_mode->crtc_hblank_start - 1) |
  4252. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  4253. I915_WRITE(HSYNC(pipe),
  4254. (adjusted_mode->crtc_hsync_start - 1) |
  4255. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  4256. I915_WRITE(VTOTAL(pipe),
  4257. (adjusted_mode->crtc_vdisplay - 1) |
  4258. ((adjusted_mode->crtc_vtotal - 1) << 16));
  4259. I915_WRITE(VBLANK(pipe),
  4260. (adjusted_mode->crtc_vblank_start - 1) |
  4261. ((adjusted_mode->crtc_vblank_end - 1) << 16));
  4262. I915_WRITE(VSYNC(pipe),
  4263. (adjusted_mode->crtc_vsync_start - 1) |
  4264. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  4265. /* pipesrc controls the size that is scaled from, which should
  4266. * always be the user's requested size.
  4267. */
  4268. I915_WRITE(PIPESRC(pipe),
  4269. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  4270. I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
  4271. I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
  4272. I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
  4273. I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
  4274. if (is_cpu_edp)
  4275. ironlake_set_pll_edp(crtc, adjusted_mode->clock);
  4276. I915_WRITE(PIPECONF(pipe), pipeconf);
  4277. POSTING_READ(PIPECONF(pipe));
  4278. intel_wait_for_vblank(dev, pipe);
  4279. I915_WRITE(DSPCNTR(plane), dspcntr);
  4280. POSTING_READ(DSPCNTR(plane));
  4281. ret = intel_pipe_set_base(crtc, x, y, old_fb);
  4282. intel_update_watermarks(dev);
  4283. intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
  4284. return ret;
  4285. }
  4286. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  4287. struct drm_display_mode *mode,
  4288. struct drm_display_mode *adjusted_mode,
  4289. int x, int y,
  4290. struct drm_framebuffer *old_fb)
  4291. {
  4292. struct drm_device *dev = crtc->dev;
  4293. struct drm_i915_private *dev_priv = dev->dev_private;
  4294. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4295. int pipe = intel_crtc->pipe;
  4296. int ret;
  4297. drm_vblank_pre_modeset(dev, pipe);
  4298. ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
  4299. x, y, old_fb);
  4300. drm_vblank_post_modeset(dev, pipe);
  4301. if (ret)
  4302. intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
  4303. else
  4304. intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
  4305. return ret;
  4306. }
  4307. static bool intel_eld_uptodate(struct drm_connector *connector,
  4308. int reg_eldv, uint32_t bits_eldv,
  4309. int reg_elda, uint32_t bits_elda,
  4310. int reg_edid)
  4311. {
  4312. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  4313. uint8_t *eld = connector->eld;
  4314. uint32_t i;
  4315. i = I915_READ(reg_eldv);
  4316. i &= bits_eldv;
  4317. if (!eld[0])
  4318. return !i;
  4319. if (!i)
  4320. return false;
  4321. i = I915_READ(reg_elda);
  4322. i &= ~bits_elda;
  4323. I915_WRITE(reg_elda, i);
  4324. for (i = 0; i < eld[2]; i++)
  4325. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  4326. return false;
  4327. return true;
  4328. }
  4329. static void g4x_write_eld(struct drm_connector *connector,
  4330. struct drm_crtc *crtc)
  4331. {
  4332. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  4333. uint8_t *eld = connector->eld;
  4334. uint32_t eldv;
  4335. uint32_t len;
  4336. uint32_t i;
  4337. i = I915_READ(G4X_AUD_VID_DID);
  4338. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  4339. eldv = G4X_ELDV_DEVCL_DEVBLC;
  4340. else
  4341. eldv = G4X_ELDV_DEVCTG;
  4342. if (intel_eld_uptodate(connector,
  4343. G4X_AUD_CNTL_ST, eldv,
  4344. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  4345. G4X_HDMIW_HDMIEDID))
  4346. return;
  4347. i = I915_READ(G4X_AUD_CNTL_ST);
  4348. i &= ~(eldv | G4X_ELD_ADDR);
  4349. len = (i >> 9) & 0x1f; /* ELD buffer size */
  4350. I915_WRITE(G4X_AUD_CNTL_ST, i);
  4351. if (!eld[0])
  4352. return;
  4353. len = min_t(uint8_t, eld[2], len);
  4354. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  4355. for (i = 0; i < len; i++)
  4356. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  4357. i = I915_READ(G4X_AUD_CNTL_ST);
  4358. i |= eldv;
  4359. I915_WRITE(G4X_AUD_CNTL_ST, i);
  4360. }
  4361. static void ironlake_write_eld(struct drm_connector *connector,
  4362. struct drm_crtc *crtc)
  4363. {
  4364. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  4365. uint8_t *eld = connector->eld;
  4366. uint32_t eldv;
  4367. uint32_t i;
  4368. int len;
  4369. int hdmiw_hdmiedid;
  4370. int aud_config;
  4371. int aud_cntl_st;
  4372. int aud_cntrl_st2;
  4373. if (HAS_PCH_IBX(connector->dev)) {
  4374. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
  4375. aud_config = IBX_AUD_CONFIG_A;
  4376. aud_cntl_st = IBX_AUD_CNTL_ST_A;
  4377. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  4378. } else {
  4379. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
  4380. aud_config = CPT_AUD_CONFIG_A;
  4381. aud_cntl_st = CPT_AUD_CNTL_ST_A;
  4382. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  4383. }
  4384. i = to_intel_crtc(crtc)->pipe;
  4385. hdmiw_hdmiedid += i * 0x100;
  4386. aud_cntl_st += i * 0x100;
  4387. aud_config += i * 0x100;
  4388. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
  4389. i = I915_READ(aud_cntl_st);
  4390. i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
  4391. if (!i) {
  4392. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  4393. /* operate blindly on all ports */
  4394. eldv = IBX_ELD_VALIDB;
  4395. eldv |= IBX_ELD_VALIDB << 4;
  4396. eldv |= IBX_ELD_VALIDB << 8;
  4397. } else {
  4398. DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
  4399. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  4400. }
  4401. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  4402. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  4403. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  4404. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  4405. } else
  4406. I915_WRITE(aud_config, 0);
  4407. if (intel_eld_uptodate(connector,
  4408. aud_cntrl_st2, eldv,
  4409. aud_cntl_st, IBX_ELD_ADDRESS,
  4410. hdmiw_hdmiedid))
  4411. return;
  4412. i = I915_READ(aud_cntrl_st2);
  4413. i &= ~eldv;
  4414. I915_WRITE(aud_cntrl_st2, i);
  4415. if (!eld[0])
  4416. return;
  4417. i = I915_READ(aud_cntl_st);
  4418. i &= ~IBX_ELD_ADDRESS;
  4419. I915_WRITE(aud_cntl_st, i);
  4420. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  4421. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  4422. for (i = 0; i < len; i++)
  4423. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  4424. i = I915_READ(aud_cntrl_st2);
  4425. i |= eldv;
  4426. I915_WRITE(aud_cntrl_st2, i);
  4427. }
  4428. void intel_write_eld(struct drm_encoder *encoder,
  4429. struct drm_display_mode *mode)
  4430. {
  4431. struct drm_crtc *crtc = encoder->crtc;
  4432. struct drm_connector *connector;
  4433. struct drm_device *dev = encoder->dev;
  4434. struct drm_i915_private *dev_priv = dev->dev_private;
  4435. connector = drm_select_eld(encoder, mode);
  4436. if (!connector)
  4437. return;
  4438. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  4439. connector->base.id,
  4440. drm_get_connector_name(connector),
  4441. connector->encoder->base.id,
  4442. drm_get_encoder_name(connector->encoder));
  4443. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  4444. if (dev_priv->display.write_eld)
  4445. dev_priv->display.write_eld(connector, crtc);
  4446. }
  4447. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  4448. void intel_crtc_load_lut(struct drm_crtc *crtc)
  4449. {
  4450. struct drm_device *dev = crtc->dev;
  4451. struct drm_i915_private *dev_priv = dev->dev_private;
  4452. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4453. int palreg = PALETTE(intel_crtc->pipe);
  4454. int i;
  4455. /* The clocks have to be on to load the palette. */
  4456. if (!crtc->enabled || !intel_crtc->active)
  4457. return;
  4458. /* use legacy palette for Ironlake */
  4459. if (HAS_PCH_SPLIT(dev))
  4460. palreg = LGC_PALETTE(intel_crtc->pipe);
  4461. for (i = 0; i < 256; i++) {
  4462. I915_WRITE(palreg + 4 * i,
  4463. (intel_crtc->lut_r[i] << 16) |
  4464. (intel_crtc->lut_g[i] << 8) |
  4465. intel_crtc->lut_b[i]);
  4466. }
  4467. }
  4468. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  4469. {
  4470. struct drm_device *dev = crtc->dev;
  4471. struct drm_i915_private *dev_priv = dev->dev_private;
  4472. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4473. bool visible = base != 0;
  4474. u32 cntl;
  4475. if (intel_crtc->cursor_visible == visible)
  4476. return;
  4477. cntl = I915_READ(_CURACNTR);
  4478. if (visible) {
  4479. /* On these chipsets we can only modify the base whilst
  4480. * the cursor is disabled.
  4481. */
  4482. I915_WRITE(_CURABASE, base);
  4483. cntl &= ~(CURSOR_FORMAT_MASK);
  4484. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  4485. cntl |= CURSOR_ENABLE |
  4486. CURSOR_GAMMA_ENABLE |
  4487. CURSOR_FORMAT_ARGB;
  4488. } else
  4489. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  4490. I915_WRITE(_CURACNTR, cntl);
  4491. intel_crtc->cursor_visible = visible;
  4492. }
  4493. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  4494. {
  4495. struct drm_device *dev = crtc->dev;
  4496. struct drm_i915_private *dev_priv = dev->dev_private;
  4497. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4498. int pipe = intel_crtc->pipe;
  4499. bool visible = base != 0;
  4500. if (intel_crtc->cursor_visible != visible) {
  4501. uint32_t cntl = I915_READ(CURCNTR(pipe));
  4502. if (base) {
  4503. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  4504. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  4505. cntl |= pipe << 28; /* Connect to correct pipe */
  4506. } else {
  4507. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  4508. cntl |= CURSOR_MODE_DISABLE;
  4509. }
  4510. I915_WRITE(CURCNTR(pipe), cntl);
  4511. intel_crtc->cursor_visible = visible;
  4512. }
  4513. /* and commit changes on next vblank */
  4514. I915_WRITE(CURBASE(pipe), base);
  4515. }
  4516. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  4517. {
  4518. struct drm_device *dev = crtc->dev;
  4519. struct drm_i915_private *dev_priv = dev->dev_private;
  4520. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4521. int pipe = intel_crtc->pipe;
  4522. bool visible = base != 0;
  4523. if (intel_crtc->cursor_visible != visible) {
  4524. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  4525. if (base) {
  4526. cntl &= ~CURSOR_MODE;
  4527. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  4528. } else {
  4529. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  4530. cntl |= CURSOR_MODE_DISABLE;
  4531. }
  4532. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  4533. intel_crtc->cursor_visible = visible;
  4534. }
  4535. /* and commit changes on next vblank */
  4536. I915_WRITE(CURBASE_IVB(pipe), base);
  4537. }
  4538. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  4539. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  4540. bool on)
  4541. {
  4542. struct drm_device *dev = crtc->dev;
  4543. struct drm_i915_private *dev_priv = dev->dev_private;
  4544. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4545. int pipe = intel_crtc->pipe;
  4546. int x = intel_crtc->cursor_x;
  4547. int y = intel_crtc->cursor_y;
  4548. u32 base, pos;
  4549. bool visible;
  4550. pos = 0;
  4551. if (on && crtc->enabled && crtc->fb) {
  4552. base = intel_crtc->cursor_addr;
  4553. if (x > (int) crtc->fb->width)
  4554. base = 0;
  4555. if (y > (int) crtc->fb->height)
  4556. base = 0;
  4557. } else
  4558. base = 0;
  4559. if (x < 0) {
  4560. if (x + intel_crtc->cursor_width < 0)
  4561. base = 0;
  4562. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  4563. x = -x;
  4564. }
  4565. pos |= x << CURSOR_X_SHIFT;
  4566. if (y < 0) {
  4567. if (y + intel_crtc->cursor_height < 0)
  4568. base = 0;
  4569. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  4570. y = -y;
  4571. }
  4572. pos |= y << CURSOR_Y_SHIFT;
  4573. visible = base != 0;
  4574. if (!visible && !intel_crtc->cursor_visible)
  4575. return;
  4576. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  4577. I915_WRITE(CURPOS_IVB(pipe), pos);
  4578. ivb_update_cursor(crtc, base);
  4579. } else {
  4580. I915_WRITE(CURPOS(pipe), pos);
  4581. if (IS_845G(dev) || IS_I865G(dev))
  4582. i845_update_cursor(crtc, base);
  4583. else
  4584. i9xx_update_cursor(crtc, base);
  4585. }
  4586. }
  4587. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  4588. struct drm_file *file,
  4589. uint32_t handle,
  4590. uint32_t width, uint32_t height)
  4591. {
  4592. struct drm_device *dev = crtc->dev;
  4593. struct drm_i915_private *dev_priv = dev->dev_private;
  4594. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4595. struct drm_i915_gem_object *obj;
  4596. uint32_t addr;
  4597. int ret;
  4598. DRM_DEBUG_KMS("\n");
  4599. /* if we want to turn off the cursor ignore width and height */
  4600. if (!handle) {
  4601. DRM_DEBUG_KMS("cursor off\n");
  4602. addr = 0;
  4603. obj = NULL;
  4604. mutex_lock(&dev->struct_mutex);
  4605. goto finish;
  4606. }
  4607. /* Currently we only support 64x64 cursors */
  4608. if (width != 64 || height != 64) {
  4609. DRM_ERROR("we currently only support 64x64 cursors\n");
  4610. return -EINVAL;
  4611. }
  4612. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  4613. if (&obj->base == NULL)
  4614. return -ENOENT;
  4615. if (obj->base.size < width * height * 4) {
  4616. DRM_ERROR("buffer is to small\n");
  4617. ret = -ENOMEM;
  4618. goto fail;
  4619. }
  4620. /* we only need to pin inside GTT if cursor is non-phy */
  4621. mutex_lock(&dev->struct_mutex);
  4622. if (!dev_priv->info->cursor_needs_physical) {
  4623. if (obj->tiling_mode) {
  4624. DRM_ERROR("cursor cannot be tiled\n");
  4625. ret = -EINVAL;
  4626. goto fail_locked;
  4627. }
  4628. ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
  4629. if (ret) {
  4630. DRM_ERROR("failed to move cursor bo into the GTT\n");
  4631. goto fail_locked;
  4632. }
  4633. ret = i915_gem_object_put_fence(obj);
  4634. if (ret) {
  4635. DRM_ERROR("failed to release fence for cursor");
  4636. goto fail_unpin;
  4637. }
  4638. addr = obj->gtt_offset;
  4639. } else {
  4640. int align = IS_I830(dev) ? 16 * 1024 : 256;
  4641. ret = i915_gem_attach_phys_object(dev, obj,
  4642. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  4643. align);
  4644. if (ret) {
  4645. DRM_ERROR("failed to attach phys object\n");
  4646. goto fail_locked;
  4647. }
  4648. addr = obj->phys_obj->handle->busaddr;
  4649. }
  4650. if (IS_GEN2(dev))
  4651. I915_WRITE(CURSIZE, (height << 12) | width);
  4652. finish:
  4653. if (intel_crtc->cursor_bo) {
  4654. if (dev_priv->info->cursor_needs_physical) {
  4655. if (intel_crtc->cursor_bo != obj)
  4656. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  4657. } else
  4658. i915_gem_object_unpin(intel_crtc->cursor_bo);
  4659. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  4660. }
  4661. mutex_unlock(&dev->struct_mutex);
  4662. intel_crtc->cursor_addr = addr;
  4663. intel_crtc->cursor_bo = obj;
  4664. intel_crtc->cursor_width = width;
  4665. intel_crtc->cursor_height = height;
  4666. intel_crtc_update_cursor(crtc, true);
  4667. return 0;
  4668. fail_unpin:
  4669. i915_gem_object_unpin(obj);
  4670. fail_locked:
  4671. mutex_unlock(&dev->struct_mutex);
  4672. fail:
  4673. drm_gem_object_unreference_unlocked(&obj->base);
  4674. return ret;
  4675. }
  4676. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  4677. {
  4678. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4679. intel_crtc->cursor_x = x;
  4680. intel_crtc->cursor_y = y;
  4681. intel_crtc_update_cursor(crtc, true);
  4682. return 0;
  4683. }
  4684. /** Sets the color ramps on behalf of RandR */
  4685. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  4686. u16 blue, int regno)
  4687. {
  4688. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4689. intel_crtc->lut_r[regno] = red >> 8;
  4690. intel_crtc->lut_g[regno] = green >> 8;
  4691. intel_crtc->lut_b[regno] = blue >> 8;
  4692. }
  4693. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  4694. u16 *blue, int regno)
  4695. {
  4696. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4697. *red = intel_crtc->lut_r[regno] << 8;
  4698. *green = intel_crtc->lut_g[regno] << 8;
  4699. *blue = intel_crtc->lut_b[regno] << 8;
  4700. }
  4701. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  4702. u16 *blue, uint32_t start, uint32_t size)
  4703. {
  4704. int end = (start + size > 256) ? 256 : start + size, i;
  4705. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4706. for (i = start; i < end; i++) {
  4707. intel_crtc->lut_r[i] = red[i] >> 8;
  4708. intel_crtc->lut_g[i] = green[i] >> 8;
  4709. intel_crtc->lut_b[i] = blue[i] >> 8;
  4710. }
  4711. intel_crtc_load_lut(crtc);
  4712. }
  4713. /**
  4714. * Get a pipe with a simple mode set on it for doing load-based monitor
  4715. * detection.
  4716. *
  4717. * It will be up to the load-detect code to adjust the pipe as appropriate for
  4718. * its requirements. The pipe will be connected to no other encoders.
  4719. *
  4720. * Currently this code will only succeed if there is a pipe with no encoders
  4721. * configured for it. In the future, it could choose to temporarily disable
  4722. * some outputs to free up a pipe for its use.
  4723. *
  4724. * \return crtc, or NULL if no pipes are available.
  4725. */
  4726. /* VESA 640x480x72Hz mode to set on the pipe */
  4727. static struct drm_display_mode load_detect_mode = {
  4728. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  4729. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  4730. };
  4731. static struct drm_framebuffer *
  4732. intel_framebuffer_create(struct drm_device *dev,
  4733. struct drm_mode_fb_cmd2 *mode_cmd,
  4734. struct drm_i915_gem_object *obj)
  4735. {
  4736. struct intel_framebuffer *intel_fb;
  4737. int ret;
  4738. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  4739. if (!intel_fb) {
  4740. drm_gem_object_unreference_unlocked(&obj->base);
  4741. return ERR_PTR(-ENOMEM);
  4742. }
  4743. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  4744. if (ret) {
  4745. drm_gem_object_unreference_unlocked(&obj->base);
  4746. kfree(intel_fb);
  4747. return ERR_PTR(ret);
  4748. }
  4749. return &intel_fb->base;
  4750. }
  4751. static u32
  4752. intel_framebuffer_pitch_for_width(int width, int bpp)
  4753. {
  4754. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  4755. return ALIGN(pitch, 64);
  4756. }
  4757. static u32
  4758. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  4759. {
  4760. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  4761. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  4762. }
  4763. static struct drm_framebuffer *
  4764. intel_framebuffer_create_for_mode(struct drm_device *dev,
  4765. struct drm_display_mode *mode,
  4766. int depth, int bpp)
  4767. {
  4768. struct drm_i915_gem_object *obj;
  4769. struct drm_mode_fb_cmd2 mode_cmd;
  4770. obj = i915_gem_alloc_object(dev,
  4771. intel_framebuffer_size_for_mode(mode, bpp));
  4772. if (obj == NULL)
  4773. return ERR_PTR(-ENOMEM);
  4774. mode_cmd.width = mode->hdisplay;
  4775. mode_cmd.height = mode->vdisplay;
  4776. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  4777. bpp);
  4778. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  4779. return intel_framebuffer_create(dev, &mode_cmd, obj);
  4780. }
  4781. static struct drm_framebuffer *
  4782. mode_fits_in_fbdev(struct drm_device *dev,
  4783. struct drm_display_mode *mode)
  4784. {
  4785. struct drm_i915_private *dev_priv = dev->dev_private;
  4786. struct drm_i915_gem_object *obj;
  4787. struct drm_framebuffer *fb;
  4788. if (dev_priv->fbdev == NULL)
  4789. return NULL;
  4790. obj = dev_priv->fbdev->ifb.obj;
  4791. if (obj == NULL)
  4792. return NULL;
  4793. fb = &dev_priv->fbdev->ifb.base;
  4794. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  4795. fb->bits_per_pixel))
  4796. return NULL;
  4797. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  4798. return NULL;
  4799. return fb;
  4800. }
  4801. bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
  4802. struct drm_connector *connector,
  4803. struct drm_display_mode *mode,
  4804. struct intel_load_detect_pipe *old)
  4805. {
  4806. struct intel_crtc *intel_crtc;
  4807. struct drm_crtc *possible_crtc;
  4808. struct drm_encoder *encoder = &intel_encoder->base;
  4809. struct drm_crtc *crtc = NULL;
  4810. struct drm_device *dev = encoder->dev;
  4811. struct drm_framebuffer *old_fb;
  4812. int i = -1;
  4813. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  4814. connector->base.id, drm_get_connector_name(connector),
  4815. encoder->base.id, drm_get_encoder_name(encoder));
  4816. /*
  4817. * Algorithm gets a little messy:
  4818. *
  4819. * - if the connector already has an assigned crtc, use it (but make
  4820. * sure it's on first)
  4821. *
  4822. * - try to find the first unused crtc that can drive this connector,
  4823. * and use that if we find one
  4824. */
  4825. /* See if we already have a CRTC for this connector */
  4826. if (encoder->crtc) {
  4827. crtc = encoder->crtc;
  4828. intel_crtc = to_intel_crtc(crtc);
  4829. old->dpms_mode = intel_crtc->dpms_mode;
  4830. old->load_detect_temp = false;
  4831. /* Make sure the crtc and connector are running */
  4832. if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
  4833. struct drm_encoder_helper_funcs *encoder_funcs;
  4834. struct drm_crtc_helper_funcs *crtc_funcs;
  4835. crtc_funcs = crtc->helper_private;
  4836. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  4837. encoder_funcs = encoder->helper_private;
  4838. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  4839. }
  4840. return true;
  4841. }
  4842. /* Find an unused one (if possible) */
  4843. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  4844. i++;
  4845. if (!(encoder->possible_crtcs & (1 << i)))
  4846. continue;
  4847. if (!possible_crtc->enabled) {
  4848. crtc = possible_crtc;
  4849. break;
  4850. }
  4851. }
  4852. /*
  4853. * If we didn't find an unused CRTC, don't use any.
  4854. */
  4855. if (!crtc) {
  4856. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  4857. return false;
  4858. }
  4859. encoder->crtc = crtc;
  4860. connector->encoder = encoder;
  4861. intel_crtc = to_intel_crtc(crtc);
  4862. old->dpms_mode = intel_crtc->dpms_mode;
  4863. old->load_detect_temp = true;
  4864. old->release_fb = NULL;
  4865. if (!mode)
  4866. mode = &load_detect_mode;
  4867. old_fb = crtc->fb;
  4868. /* We need a framebuffer large enough to accommodate all accesses
  4869. * that the plane may generate whilst we perform load detection.
  4870. * We can not rely on the fbcon either being present (we get called
  4871. * during its initialisation to detect all boot displays, or it may
  4872. * not even exist) or that it is large enough to satisfy the
  4873. * requested mode.
  4874. */
  4875. crtc->fb = mode_fits_in_fbdev(dev, mode);
  4876. if (crtc->fb == NULL) {
  4877. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  4878. crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  4879. old->release_fb = crtc->fb;
  4880. } else
  4881. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  4882. if (IS_ERR(crtc->fb)) {
  4883. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  4884. crtc->fb = old_fb;
  4885. return false;
  4886. }
  4887. if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
  4888. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  4889. if (old->release_fb)
  4890. old->release_fb->funcs->destroy(old->release_fb);
  4891. crtc->fb = old_fb;
  4892. return false;
  4893. }
  4894. /* let the connector get through one full cycle before testing */
  4895. intel_wait_for_vblank(dev, intel_crtc->pipe);
  4896. return true;
  4897. }
  4898. void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
  4899. struct drm_connector *connector,
  4900. struct intel_load_detect_pipe *old)
  4901. {
  4902. struct drm_encoder *encoder = &intel_encoder->base;
  4903. struct drm_device *dev = encoder->dev;
  4904. struct drm_crtc *crtc = encoder->crtc;
  4905. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  4906. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  4907. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  4908. connector->base.id, drm_get_connector_name(connector),
  4909. encoder->base.id, drm_get_encoder_name(encoder));
  4910. if (old->load_detect_temp) {
  4911. connector->encoder = NULL;
  4912. drm_helper_disable_unused_functions(dev);
  4913. if (old->release_fb)
  4914. old->release_fb->funcs->destroy(old->release_fb);
  4915. return;
  4916. }
  4917. /* Switch crtc and encoder back off if necessary */
  4918. if (old->dpms_mode != DRM_MODE_DPMS_ON) {
  4919. encoder_funcs->dpms(encoder, old->dpms_mode);
  4920. crtc_funcs->dpms(crtc, old->dpms_mode);
  4921. }
  4922. }
  4923. /* Returns the clock of the currently programmed mode of the given pipe. */
  4924. static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
  4925. {
  4926. struct drm_i915_private *dev_priv = dev->dev_private;
  4927. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4928. int pipe = intel_crtc->pipe;
  4929. u32 dpll = I915_READ(DPLL(pipe));
  4930. u32 fp;
  4931. intel_clock_t clock;
  4932. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  4933. fp = I915_READ(FP0(pipe));
  4934. else
  4935. fp = I915_READ(FP1(pipe));
  4936. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  4937. if (IS_PINEVIEW(dev)) {
  4938. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  4939. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  4940. } else {
  4941. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  4942. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  4943. }
  4944. if (!IS_GEN2(dev)) {
  4945. if (IS_PINEVIEW(dev))
  4946. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  4947. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  4948. else
  4949. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  4950. DPLL_FPA01_P1_POST_DIV_SHIFT);
  4951. switch (dpll & DPLL_MODE_MASK) {
  4952. case DPLLB_MODE_DAC_SERIAL:
  4953. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  4954. 5 : 10;
  4955. break;
  4956. case DPLLB_MODE_LVDS:
  4957. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  4958. 7 : 14;
  4959. break;
  4960. default:
  4961. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  4962. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  4963. return 0;
  4964. }
  4965. /* XXX: Handle the 100Mhz refclk */
  4966. intel_clock(dev, 96000, &clock);
  4967. } else {
  4968. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  4969. if (is_lvds) {
  4970. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  4971. DPLL_FPA01_P1_POST_DIV_SHIFT);
  4972. clock.p2 = 14;
  4973. if ((dpll & PLL_REF_INPUT_MASK) ==
  4974. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  4975. /* XXX: might not be 66MHz */
  4976. intel_clock(dev, 66000, &clock);
  4977. } else
  4978. intel_clock(dev, 48000, &clock);
  4979. } else {
  4980. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  4981. clock.p1 = 2;
  4982. else {
  4983. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  4984. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  4985. }
  4986. if (dpll & PLL_P2_DIVIDE_BY_4)
  4987. clock.p2 = 4;
  4988. else
  4989. clock.p2 = 2;
  4990. intel_clock(dev, 48000, &clock);
  4991. }
  4992. }
  4993. /* XXX: It would be nice to validate the clocks, but we can't reuse
  4994. * i830PllIsValid() because it relies on the xf86_config connector
  4995. * configuration being accurate, which it isn't necessarily.
  4996. */
  4997. return clock.dot;
  4998. }
  4999. /** Returns the currently programmed mode of the given pipe. */
  5000. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  5001. struct drm_crtc *crtc)
  5002. {
  5003. struct drm_i915_private *dev_priv = dev->dev_private;
  5004. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5005. int pipe = intel_crtc->pipe;
  5006. struct drm_display_mode *mode;
  5007. int htot = I915_READ(HTOTAL(pipe));
  5008. int hsync = I915_READ(HSYNC(pipe));
  5009. int vtot = I915_READ(VTOTAL(pipe));
  5010. int vsync = I915_READ(VSYNC(pipe));
  5011. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  5012. if (!mode)
  5013. return NULL;
  5014. mode->clock = intel_crtc_clock_get(dev, crtc);
  5015. mode->hdisplay = (htot & 0xffff) + 1;
  5016. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  5017. mode->hsync_start = (hsync & 0xffff) + 1;
  5018. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  5019. mode->vdisplay = (vtot & 0xffff) + 1;
  5020. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  5021. mode->vsync_start = (vsync & 0xffff) + 1;
  5022. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  5023. drm_mode_set_name(mode);
  5024. return mode;
  5025. }
  5026. #define GPU_IDLE_TIMEOUT 500 /* ms */
  5027. /* When this timer fires, we've been idle for awhile */
  5028. static void intel_gpu_idle_timer(unsigned long arg)
  5029. {
  5030. struct drm_device *dev = (struct drm_device *)arg;
  5031. drm_i915_private_t *dev_priv = dev->dev_private;
  5032. if (!list_empty(&dev_priv->mm.active_list)) {
  5033. /* Still processing requests, so just re-arm the timer. */
  5034. mod_timer(&dev_priv->idle_timer, jiffies +
  5035. msecs_to_jiffies(GPU_IDLE_TIMEOUT));
  5036. return;
  5037. }
  5038. dev_priv->busy = false;
  5039. queue_work(dev_priv->wq, &dev_priv->idle_work);
  5040. }
  5041. #define CRTC_IDLE_TIMEOUT 1000 /* ms */
  5042. static void intel_crtc_idle_timer(unsigned long arg)
  5043. {
  5044. struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
  5045. struct drm_crtc *crtc = &intel_crtc->base;
  5046. drm_i915_private_t *dev_priv = crtc->dev->dev_private;
  5047. struct intel_framebuffer *intel_fb;
  5048. intel_fb = to_intel_framebuffer(crtc->fb);
  5049. if (intel_fb && intel_fb->obj->active) {
  5050. /* The framebuffer is still being accessed by the GPU. */
  5051. mod_timer(&intel_crtc->idle_timer, jiffies +
  5052. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  5053. return;
  5054. }
  5055. intel_crtc->busy = false;
  5056. queue_work(dev_priv->wq, &dev_priv->idle_work);
  5057. }
  5058. static void intel_increase_pllclock(struct drm_crtc *crtc)
  5059. {
  5060. struct drm_device *dev = crtc->dev;
  5061. drm_i915_private_t *dev_priv = dev->dev_private;
  5062. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5063. int pipe = intel_crtc->pipe;
  5064. int dpll_reg = DPLL(pipe);
  5065. int dpll;
  5066. if (HAS_PCH_SPLIT(dev))
  5067. return;
  5068. if (!dev_priv->lvds_downclock_avail)
  5069. return;
  5070. dpll = I915_READ(dpll_reg);
  5071. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  5072. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  5073. assert_panel_unlocked(dev_priv, pipe);
  5074. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  5075. I915_WRITE(dpll_reg, dpll);
  5076. intel_wait_for_vblank(dev, pipe);
  5077. dpll = I915_READ(dpll_reg);
  5078. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  5079. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  5080. }
  5081. /* Schedule downclock */
  5082. mod_timer(&intel_crtc->idle_timer, jiffies +
  5083. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  5084. }
  5085. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  5086. {
  5087. struct drm_device *dev = crtc->dev;
  5088. drm_i915_private_t *dev_priv = dev->dev_private;
  5089. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5090. if (HAS_PCH_SPLIT(dev))
  5091. return;
  5092. if (!dev_priv->lvds_downclock_avail)
  5093. return;
  5094. /*
  5095. * Since this is called by a timer, we should never get here in
  5096. * the manual case.
  5097. */
  5098. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  5099. int pipe = intel_crtc->pipe;
  5100. int dpll_reg = DPLL(pipe);
  5101. int dpll;
  5102. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  5103. assert_panel_unlocked(dev_priv, pipe);
  5104. dpll = I915_READ(dpll_reg);
  5105. dpll |= DISPLAY_RATE_SELECT_FPA1;
  5106. I915_WRITE(dpll_reg, dpll);
  5107. intel_wait_for_vblank(dev, pipe);
  5108. dpll = I915_READ(dpll_reg);
  5109. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  5110. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  5111. }
  5112. }
  5113. /**
  5114. * intel_idle_update - adjust clocks for idleness
  5115. * @work: work struct
  5116. *
  5117. * Either the GPU or display (or both) went idle. Check the busy status
  5118. * here and adjust the CRTC and GPU clocks as necessary.
  5119. */
  5120. static void intel_idle_update(struct work_struct *work)
  5121. {
  5122. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  5123. idle_work);
  5124. struct drm_device *dev = dev_priv->dev;
  5125. struct drm_crtc *crtc;
  5126. struct intel_crtc *intel_crtc;
  5127. if (!i915_powersave)
  5128. return;
  5129. mutex_lock(&dev->struct_mutex);
  5130. i915_update_gfx_val(dev_priv);
  5131. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5132. /* Skip inactive CRTCs */
  5133. if (!crtc->fb)
  5134. continue;
  5135. intel_crtc = to_intel_crtc(crtc);
  5136. if (!intel_crtc->busy)
  5137. intel_decrease_pllclock(crtc);
  5138. }
  5139. mutex_unlock(&dev->struct_mutex);
  5140. }
  5141. /**
  5142. * intel_mark_busy - mark the GPU and possibly the display busy
  5143. * @dev: drm device
  5144. * @obj: object we're operating on
  5145. *
  5146. * Callers can use this function to indicate that the GPU is busy processing
  5147. * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
  5148. * buffer), we'll also mark the display as busy, so we know to increase its
  5149. * clock frequency.
  5150. */
  5151. void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
  5152. {
  5153. drm_i915_private_t *dev_priv = dev->dev_private;
  5154. struct drm_crtc *crtc = NULL;
  5155. struct intel_framebuffer *intel_fb;
  5156. struct intel_crtc *intel_crtc;
  5157. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  5158. return;
  5159. if (!dev_priv->busy) {
  5160. intel_sanitize_pm(dev);
  5161. dev_priv->busy = true;
  5162. } else
  5163. mod_timer(&dev_priv->idle_timer, jiffies +
  5164. msecs_to_jiffies(GPU_IDLE_TIMEOUT));
  5165. if (obj == NULL)
  5166. return;
  5167. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5168. if (!crtc->fb)
  5169. continue;
  5170. intel_crtc = to_intel_crtc(crtc);
  5171. intel_fb = to_intel_framebuffer(crtc->fb);
  5172. if (intel_fb->obj == obj) {
  5173. if (!intel_crtc->busy) {
  5174. /* Non-busy -> busy, upclock */
  5175. intel_increase_pllclock(crtc);
  5176. intel_crtc->busy = true;
  5177. } else {
  5178. /* Busy -> busy, put off timer */
  5179. mod_timer(&intel_crtc->idle_timer, jiffies +
  5180. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  5181. }
  5182. }
  5183. }
  5184. }
  5185. static void intel_crtc_destroy(struct drm_crtc *crtc)
  5186. {
  5187. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5188. struct drm_device *dev = crtc->dev;
  5189. struct intel_unpin_work *work;
  5190. unsigned long flags;
  5191. spin_lock_irqsave(&dev->event_lock, flags);
  5192. work = intel_crtc->unpin_work;
  5193. intel_crtc->unpin_work = NULL;
  5194. spin_unlock_irqrestore(&dev->event_lock, flags);
  5195. if (work) {
  5196. cancel_work_sync(&work->work);
  5197. kfree(work);
  5198. }
  5199. drm_crtc_cleanup(crtc);
  5200. kfree(intel_crtc);
  5201. }
  5202. static void intel_unpin_work_fn(struct work_struct *__work)
  5203. {
  5204. struct intel_unpin_work *work =
  5205. container_of(__work, struct intel_unpin_work, work);
  5206. mutex_lock(&work->dev->struct_mutex);
  5207. intel_unpin_fb_obj(work->old_fb_obj);
  5208. drm_gem_object_unreference(&work->pending_flip_obj->base);
  5209. drm_gem_object_unreference(&work->old_fb_obj->base);
  5210. intel_update_fbc(work->dev);
  5211. mutex_unlock(&work->dev->struct_mutex);
  5212. kfree(work);
  5213. }
  5214. static void do_intel_finish_page_flip(struct drm_device *dev,
  5215. struct drm_crtc *crtc)
  5216. {
  5217. drm_i915_private_t *dev_priv = dev->dev_private;
  5218. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5219. struct intel_unpin_work *work;
  5220. struct drm_i915_gem_object *obj;
  5221. struct drm_pending_vblank_event *e;
  5222. struct timeval tnow, tvbl;
  5223. unsigned long flags;
  5224. /* Ignore early vblank irqs */
  5225. if (intel_crtc == NULL)
  5226. return;
  5227. do_gettimeofday(&tnow);
  5228. spin_lock_irqsave(&dev->event_lock, flags);
  5229. work = intel_crtc->unpin_work;
  5230. if (work == NULL || !work->pending) {
  5231. spin_unlock_irqrestore(&dev->event_lock, flags);
  5232. return;
  5233. }
  5234. intel_crtc->unpin_work = NULL;
  5235. if (work->event) {
  5236. e = work->event;
  5237. e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
  5238. /* Called before vblank count and timestamps have
  5239. * been updated for the vblank interval of flip
  5240. * completion? Need to increment vblank count and
  5241. * add one videorefresh duration to returned timestamp
  5242. * to account for this. We assume this happened if we
  5243. * get called over 0.9 frame durations after the last
  5244. * timestamped vblank.
  5245. *
  5246. * This calculation can not be used with vrefresh rates
  5247. * below 5Hz (10Hz to be on the safe side) without
  5248. * promoting to 64 integers.
  5249. */
  5250. if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
  5251. 9 * crtc->framedur_ns) {
  5252. e->event.sequence++;
  5253. tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
  5254. crtc->framedur_ns);
  5255. }
  5256. e->event.tv_sec = tvbl.tv_sec;
  5257. e->event.tv_usec = tvbl.tv_usec;
  5258. list_add_tail(&e->base.link,
  5259. &e->base.file_priv->event_list);
  5260. wake_up_interruptible(&e->base.file_priv->event_wait);
  5261. }
  5262. drm_vblank_put(dev, intel_crtc->pipe);
  5263. spin_unlock_irqrestore(&dev->event_lock, flags);
  5264. obj = work->old_fb_obj;
  5265. atomic_clear_mask(1 << intel_crtc->plane,
  5266. &obj->pending_flip.counter);
  5267. if (atomic_read(&obj->pending_flip) == 0)
  5268. wake_up(&dev_priv->pending_flip_queue);
  5269. schedule_work(&work->work);
  5270. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  5271. }
  5272. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  5273. {
  5274. drm_i915_private_t *dev_priv = dev->dev_private;
  5275. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  5276. do_intel_finish_page_flip(dev, crtc);
  5277. }
  5278. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  5279. {
  5280. drm_i915_private_t *dev_priv = dev->dev_private;
  5281. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  5282. do_intel_finish_page_flip(dev, crtc);
  5283. }
  5284. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  5285. {
  5286. drm_i915_private_t *dev_priv = dev->dev_private;
  5287. struct intel_crtc *intel_crtc =
  5288. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  5289. unsigned long flags;
  5290. spin_lock_irqsave(&dev->event_lock, flags);
  5291. if (intel_crtc->unpin_work) {
  5292. if ((++intel_crtc->unpin_work->pending) > 1)
  5293. DRM_ERROR("Prepared flip multiple times\n");
  5294. } else {
  5295. DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
  5296. }
  5297. spin_unlock_irqrestore(&dev->event_lock, flags);
  5298. }
  5299. static int intel_gen2_queue_flip(struct drm_device *dev,
  5300. struct drm_crtc *crtc,
  5301. struct drm_framebuffer *fb,
  5302. struct drm_i915_gem_object *obj)
  5303. {
  5304. struct drm_i915_private *dev_priv = dev->dev_private;
  5305. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5306. u32 flip_mask;
  5307. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  5308. int ret;
  5309. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  5310. if (ret)
  5311. goto err;
  5312. ret = intel_ring_begin(ring, 6);
  5313. if (ret)
  5314. goto err_unpin;
  5315. /* Can't queue multiple flips, so wait for the previous
  5316. * one to finish before executing the next.
  5317. */
  5318. if (intel_crtc->plane)
  5319. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  5320. else
  5321. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  5322. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  5323. intel_ring_emit(ring, MI_NOOP);
  5324. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  5325. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  5326. intel_ring_emit(ring, fb->pitches[0]);
  5327. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  5328. intel_ring_emit(ring, 0); /* aux display base address, unused */
  5329. intel_ring_advance(ring);
  5330. return 0;
  5331. err_unpin:
  5332. intel_unpin_fb_obj(obj);
  5333. err:
  5334. return ret;
  5335. }
  5336. static int intel_gen3_queue_flip(struct drm_device *dev,
  5337. struct drm_crtc *crtc,
  5338. struct drm_framebuffer *fb,
  5339. struct drm_i915_gem_object *obj)
  5340. {
  5341. struct drm_i915_private *dev_priv = dev->dev_private;
  5342. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5343. u32 flip_mask;
  5344. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  5345. int ret;
  5346. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  5347. if (ret)
  5348. goto err;
  5349. ret = intel_ring_begin(ring, 6);
  5350. if (ret)
  5351. goto err_unpin;
  5352. if (intel_crtc->plane)
  5353. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  5354. else
  5355. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  5356. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  5357. intel_ring_emit(ring, MI_NOOP);
  5358. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  5359. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  5360. intel_ring_emit(ring, fb->pitches[0]);
  5361. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  5362. intel_ring_emit(ring, MI_NOOP);
  5363. intel_ring_advance(ring);
  5364. return 0;
  5365. err_unpin:
  5366. intel_unpin_fb_obj(obj);
  5367. err:
  5368. return ret;
  5369. }
  5370. static int intel_gen4_queue_flip(struct drm_device *dev,
  5371. struct drm_crtc *crtc,
  5372. struct drm_framebuffer *fb,
  5373. struct drm_i915_gem_object *obj)
  5374. {
  5375. struct drm_i915_private *dev_priv = dev->dev_private;
  5376. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5377. uint32_t pf, pipesrc;
  5378. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  5379. int ret;
  5380. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  5381. if (ret)
  5382. goto err;
  5383. ret = intel_ring_begin(ring, 4);
  5384. if (ret)
  5385. goto err_unpin;
  5386. /* i965+ uses the linear or tiled offsets from the
  5387. * Display Registers (which do not change across a page-flip)
  5388. * so we need only reprogram the base address.
  5389. */
  5390. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  5391. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  5392. intel_ring_emit(ring, fb->pitches[0]);
  5393. intel_ring_emit(ring,
  5394. (obj->gtt_offset + intel_crtc->dspaddr_offset) |
  5395. obj->tiling_mode);
  5396. /* XXX Enabling the panel-fitter across page-flip is so far
  5397. * untested on non-native modes, so ignore it for now.
  5398. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  5399. */
  5400. pf = 0;
  5401. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  5402. intel_ring_emit(ring, pf | pipesrc);
  5403. intel_ring_advance(ring);
  5404. return 0;
  5405. err_unpin:
  5406. intel_unpin_fb_obj(obj);
  5407. err:
  5408. return ret;
  5409. }
  5410. static int intel_gen6_queue_flip(struct drm_device *dev,
  5411. struct drm_crtc *crtc,
  5412. struct drm_framebuffer *fb,
  5413. struct drm_i915_gem_object *obj)
  5414. {
  5415. struct drm_i915_private *dev_priv = dev->dev_private;
  5416. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5417. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  5418. uint32_t pf, pipesrc;
  5419. int ret;
  5420. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  5421. if (ret)
  5422. goto err;
  5423. ret = intel_ring_begin(ring, 4);
  5424. if (ret)
  5425. goto err_unpin;
  5426. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  5427. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  5428. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  5429. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  5430. /* Contrary to the suggestions in the documentation,
  5431. * "Enable Panel Fitter" does not seem to be required when page
  5432. * flipping with a non-native mode, and worse causes a normal
  5433. * modeset to fail.
  5434. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  5435. */
  5436. pf = 0;
  5437. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  5438. intel_ring_emit(ring, pf | pipesrc);
  5439. intel_ring_advance(ring);
  5440. return 0;
  5441. err_unpin:
  5442. intel_unpin_fb_obj(obj);
  5443. err:
  5444. return ret;
  5445. }
  5446. /*
  5447. * On gen7 we currently use the blit ring because (in early silicon at least)
  5448. * the render ring doesn't give us interrpts for page flip completion, which
  5449. * means clients will hang after the first flip is queued. Fortunately the
  5450. * blit ring generates interrupts properly, so use it instead.
  5451. */
  5452. static int intel_gen7_queue_flip(struct drm_device *dev,
  5453. struct drm_crtc *crtc,
  5454. struct drm_framebuffer *fb,
  5455. struct drm_i915_gem_object *obj)
  5456. {
  5457. struct drm_i915_private *dev_priv = dev->dev_private;
  5458. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5459. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  5460. uint32_t plane_bit = 0;
  5461. int ret;
  5462. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  5463. if (ret)
  5464. goto err;
  5465. switch(intel_crtc->plane) {
  5466. case PLANE_A:
  5467. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  5468. break;
  5469. case PLANE_B:
  5470. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  5471. break;
  5472. case PLANE_C:
  5473. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  5474. break;
  5475. default:
  5476. WARN_ONCE(1, "unknown plane in flip command\n");
  5477. ret = -ENODEV;
  5478. goto err;
  5479. }
  5480. ret = intel_ring_begin(ring, 4);
  5481. if (ret)
  5482. goto err_unpin;
  5483. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  5484. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  5485. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  5486. intel_ring_emit(ring, (MI_NOOP));
  5487. intel_ring_advance(ring);
  5488. return 0;
  5489. err_unpin:
  5490. intel_unpin_fb_obj(obj);
  5491. err:
  5492. return ret;
  5493. }
  5494. static int intel_default_queue_flip(struct drm_device *dev,
  5495. struct drm_crtc *crtc,
  5496. struct drm_framebuffer *fb,
  5497. struct drm_i915_gem_object *obj)
  5498. {
  5499. return -ENODEV;
  5500. }
  5501. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  5502. struct drm_framebuffer *fb,
  5503. struct drm_pending_vblank_event *event)
  5504. {
  5505. struct drm_device *dev = crtc->dev;
  5506. struct drm_i915_private *dev_priv = dev->dev_private;
  5507. struct intel_framebuffer *intel_fb;
  5508. struct drm_i915_gem_object *obj;
  5509. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5510. struct intel_unpin_work *work;
  5511. unsigned long flags;
  5512. int ret;
  5513. /* Can't change pixel format via MI display flips. */
  5514. if (fb->pixel_format != crtc->fb->pixel_format)
  5515. return -EINVAL;
  5516. /*
  5517. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  5518. * Note that pitch changes could also affect these register.
  5519. */
  5520. if (INTEL_INFO(dev)->gen > 3 &&
  5521. (fb->offsets[0] != crtc->fb->offsets[0] ||
  5522. fb->pitches[0] != crtc->fb->pitches[0]))
  5523. return -EINVAL;
  5524. work = kzalloc(sizeof *work, GFP_KERNEL);
  5525. if (work == NULL)
  5526. return -ENOMEM;
  5527. work->event = event;
  5528. work->dev = crtc->dev;
  5529. intel_fb = to_intel_framebuffer(crtc->fb);
  5530. work->old_fb_obj = intel_fb->obj;
  5531. INIT_WORK(&work->work, intel_unpin_work_fn);
  5532. ret = drm_vblank_get(dev, intel_crtc->pipe);
  5533. if (ret)
  5534. goto free_work;
  5535. /* We borrow the event spin lock for protecting unpin_work */
  5536. spin_lock_irqsave(&dev->event_lock, flags);
  5537. if (intel_crtc->unpin_work) {
  5538. spin_unlock_irqrestore(&dev->event_lock, flags);
  5539. kfree(work);
  5540. drm_vblank_put(dev, intel_crtc->pipe);
  5541. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  5542. return -EBUSY;
  5543. }
  5544. intel_crtc->unpin_work = work;
  5545. spin_unlock_irqrestore(&dev->event_lock, flags);
  5546. intel_fb = to_intel_framebuffer(fb);
  5547. obj = intel_fb->obj;
  5548. ret = i915_mutex_lock_interruptible(dev);
  5549. if (ret)
  5550. goto cleanup;
  5551. /* Reference the objects for the scheduled work. */
  5552. drm_gem_object_reference(&work->old_fb_obj->base);
  5553. drm_gem_object_reference(&obj->base);
  5554. crtc->fb = fb;
  5555. work->pending_flip_obj = obj;
  5556. work->enable_stall_check = true;
  5557. /* Block clients from rendering to the new back buffer until
  5558. * the flip occurs and the object is no longer visible.
  5559. */
  5560. atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
  5561. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
  5562. if (ret)
  5563. goto cleanup_pending;
  5564. intel_disable_fbc(dev);
  5565. intel_mark_busy(dev, obj);
  5566. mutex_unlock(&dev->struct_mutex);
  5567. trace_i915_flip_request(intel_crtc->plane, obj);
  5568. return 0;
  5569. cleanup_pending:
  5570. atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
  5571. drm_gem_object_unreference(&work->old_fb_obj->base);
  5572. drm_gem_object_unreference(&obj->base);
  5573. mutex_unlock(&dev->struct_mutex);
  5574. cleanup:
  5575. spin_lock_irqsave(&dev->event_lock, flags);
  5576. intel_crtc->unpin_work = NULL;
  5577. spin_unlock_irqrestore(&dev->event_lock, flags);
  5578. drm_vblank_put(dev, intel_crtc->pipe);
  5579. free_work:
  5580. kfree(work);
  5581. return ret;
  5582. }
  5583. static void intel_sanitize_modesetting(struct drm_device *dev,
  5584. int pipe, int plane)
  5585. {
  5586. struct drm_i915_private *dev_priv = dev->dev_private;
  5587. u32 reg, val;
  5588. int i;
  5589. /* Clear any frame start delays used for debugging left by the BIOS */
  5590. for_each_pipe(i) {
  5591. reg = PIPECONF(i);
  5592. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  5593. }
  5594. if (HAS_PCH_SPLIT(dev))
  5595. return;
  5596. /* Who knows what state these registers were left in by the BIOS or
  5597. * grub?
  5598. *
  5599. * If we leave the registers in a conflicting state (e.g. with the
  5600. * display plane reading from the other pipe than the one we intend
  5601. * to use) then when we attempt to teardown the active mode, we will
  5602. * not disable the pipes and planes in the correct order -- leaving
  5603. * a plane reading from a disabled pipe and possibly leading to
  5604. * undefined behaviour.
  5605. */
  5606. reg = DSPCNTR(plane);
  5607. val = I915_READ(reg);
  5608. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  5609. return;
  5610. if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
  5611. return;
  5612. /* This display plane is active and attached to the other CPU pipe. */
  5613. pipe = !pipe;
  5614. /* Disable the plane and wait for it to stop reading from the pipe. */
  5615. intel_disable_plane(dev_priv, plane, pipe);
  5616. intel_disable_pipe(dev_priv, pipe);
  5617. }
  5618. static void intel_crtc_reset(struct drm_crtc *crtc)
  5619. {
  5620. struct drm_device *dev = crtc->dev;
  5621. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5622. /* Reset flags back to the 'unknown' status so that they
  5623. * will be correctly set on the initial modeset.
  5624. */
  5625. intel_crtc->dpms_mode = -1;
  5626. /* We need to fix up any BIOS configuration that conflicts with
  5627. * our expectations.
  5628. */
  5629. intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
  5630. }
  5631. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  5632. .dpms = intel_crtc_dpms,
  5633. .mode_fixup = intel_crtc_mode_fixup,
  5634. .mode_set = intel_crtc_mode_set,
  5635. .mode_set_base = intel_pipe_set_base,
  5636. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  5637. .load_lut = intel_crtc_load_lut,
  5638. .disable = intel_crtc_disable,
  5639. };
  5640. static const struct drm_crtc_funcs intel_crtc_funcs = {
  5641. .reset = intel_crtc_reset,
  5642. .cursor_set = intel_crtc_cursor_set,
  5643. .cursor_move = intel_crtc_cursor_move,
  5644. .gamma_set = intel_crtc_gamma_set,
  5645. .set_config = drm_crtc_helper_set_config,
  5646. .destroy = intel_crtc_destroy,
  5647. .page_flip = intel_crtc_page_flip,
  5648. };
  5649. static void intel_pch_pll_init(struct drm_device *dev)
  5650. {
  5651. drm_i915_private_t *dev_priv = dev->dev_private;
  5652. int i;
  5653. if (dev_priv->num_pch_pll == 0) {
  5654. DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
  5655. return;
  5656. }
  5657. for (i = 0; i < dev_priv->num_pch_pll; i++) {
  5658. dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
  5659. dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
  5660. dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
  5661. }
  5662. }
  5663. static void intel_crtc_init(struct drm_device *dev, int pipe)
  5664. {
  5665. drm_i915_private_t *dev_priv = dev->dev_private;
  5666. struct intel_crtc *intel_crtc;
  5667. int i;
  5668. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  5669. if (intel_crtc == NULL)
  5670. return;
  5671. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  5672. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  5673. for (i = 0; i < 256; i++) {
  5674. intel_crtc->lut_r[i] = i;
  5675. intel_crtc->lut_g[i] = i;
  5676. intel_crtc->lut_b[i] = i;
  5677. }
  5678. /* Swap pipes & planes for FBC on pre-965 */
  5679. intel_crtc->pipe = pipe;
  5680. intel_crtc->plane = pipe;
  5681. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  5682. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  5683. intel_crtc->plane = !pipe;
  5684. }
  5685. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  5686. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  5687. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  5688. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  5689. intel_crtc_reset(&intel_crtc->base);
  5690. intel_crtc->active = true; /* force the pipe off on setup_init_config */
  5691. intel_crtc->bpp = 24; /* default for pre-Ironlake */
  5692. if (HAS_PCH_SPLIT(dev)) {
  5693. intel_helper_funcs.prepare = ironlake_crtc_prepare;
  5694. intel_helper_funcs.commit = ironlake_crtc_commit;
  5695. } else {
  5696. intel_helper_funcs.prepare = i9xx_crtc_prepare;
  5697. intel_helper_funcs.commit = i9xx_crtc_commit;
  5698. }
  5699. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  5700. intel_crtc->busy = false;
  5701. setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
  5702. (unsigned long)intel_crtc);
  5703. }
  5704. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  5705. struct drm_file *file)
  5706. {
  5707. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  5708. struct drm_mode_object *drmmode_obj;
  5709. struct intel_crtc *crtc;
  5710. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  5711. return -ENODEV;
  5712. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  5713. DRM_MODE_OBJECT_CRTC);
  5714. if (!drmmode_obj) {
  5715. DRM_ERROR("no such CRTC id\n");
  5716. return -EINVAL;
  5717. }
  5718. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  5719. pipe_from_crtc_id->pipe = crtc->pipe;
  5720. return 0;
  5721. }
  5722. static int intel_encoder_clones(struct drm_device *dev, int type_mask)
  5723. {
  5724. struct intel_encoder *encoder;
  5725. int index_mask = 0;
  5726. int entry = 0;
  5727. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  5728. if (type_mask & encoder->clone_mask)
  5729. index_mask |= (1 << entry);
  5730. entry++;
  5731. }
  5732. return index_mask;
  5733. }
  5734. static bool has_edp_a(struct drm_device *dev)
  5735. {
  5736. struct drm_i915_private *dev_priv = dev->dev_private;
  5737. if (!IS_MOBILE(dev))
  5738. return false;
  5739. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  5740. return false;
  5741. if (IS_GEN5(dev) &&
  5742. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  5743. return false;
  5744. return true;
  5745. }
  5746. static void intel_setup_outputs(struct drm_device *dev)
  5747. {
  5748. struct drm_i915_private *dev_priv = dev->dev_private;
  5749. struct intel_encoder *encoder;
  5750. bool dpd_is_edp = false;
  5751. bool has_lvds;
  5752. has_lvds = intel_lvds_init(dev);
  5753. if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
  5754. /* disable the panel fitter on everything but LVDS */
  5755. I915_WRITE(PFIT_CONTROL, 0);
  5756. }
  5757. if (HAS_PCH_SPLIT(dev)) {
  5758. dpd_is_edp = intel_dpd_is_edp(dev);
  5759. if (has_edp_a(dev))
  5760. intel_dp_init(dev, DP_A);
  5761. if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
  5762. intel_dp_init(dev, PCH_DP_D);
  5763. }
  5764. intel_crt_init(dev);
  5765. if (IS_HASWELL(dev)) {
  5766. int found;
  5767. /* Haswell uses DDI functions to detect digital outputs */
  5768. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  5769. /* DDI A only supports eDP */
  5770. if (found)
  5771. intel_ddi_init(dev, PORT_A);
  5772. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  5773. * register */
  5774. found = I915_READ(SFUSE_STRAP);
  5775. if (found & SFUSE_STRAP_DDIB_DETECTED)
  5776. intel_ddi_init(dev, PORT_B);
  5777. if (found & SFUSE_STRAP_DDIC_DETECTED)
  5778. intel_ddi_init(dev, PORT_C);
  5779. if (found & SFUSE_STRAP_DDID_DETECTED)
  5780. intel_ddi_init(dev, PORT_D);
  5781. } else if (HAS_PCH_SPLIT(dev)) {
  5782. int found;
  5783. if (I915_READ(HDMIB) & PORT_DETECTED) {
  5784. /* PCH SDVOB multiplex with HDMIB */
  5785. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  5786. if (!found)
  5787. intel_hdmi_init(dev, HDMIB);
  5788. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  5789. intel_dp_init(dev, PCH_DP_B);
  5790. }
  5791. if (I915_READ(HDMIC) & PORT_DETECTED)
  5792. intel_hdmi_init(dev, HDMIC);
  5793. if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
  5794. intel_hdmi_init(dev, HDMID);
  5795. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  5796. intel_dp_init(dev, PCH_DP_C);
  5797. if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
  5798. intel_dp_init(dev, PCH_DP_D);
  5799. } else if (IS_VALLEYVIEW(dev)) {
  5800. int found;
  5801. if (I915_READ(SDVOB) & PORT_DETECTED) {
  5802. /* SDVOB multiplex with HDMIB */
  5803. found = intel_sdvo_init(dev, SDVOB, true);
  5804. if (!found)
  5805. intel_hdmi_init(dev, SDVOB);
  5806. if (!found && (I915_READ(DP_B) & DP_DETECTED))
  5807. intel_dp_init(dev, DP_B);
  5808. }
  5809. if (I915_READ(SDVOC) & PORT_DETECTED)
  5810. intel_hdmi_init(dev, SDVOC);
  5811. /* Shares lanes with HDMI on SDVOC */
  5812. if (I915_READ(DP_C) & DP_DETECTED)
  5813. intel_dp_init(dev, DP_C);
  5814. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  5815. bool found = false;
  5816. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  5817. DRM_DEBUG_KMS("probing SDVOB\n");
  5818. found = intel_sdvo_init(dev, SDVOB, true);
  5819. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  5820. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  5821. intel_hdmi_init(dev, SDVOB);
  5822. }
  5823. if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
  5824. DRM_DEBUG_KMS("probing DP_B\n");
  5825. intel_dp_init(dev, DP_B);
  5826. }
  5827. }
  5828. /* Before G4X SDVOC doesn't have its own detect register */
  5829. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  5830. DRM_DEBUG_KMS("probing SDVOC\n");
  5831. found = intel_sdvo_init(dev, SDVOC, false);
  5832. }
  5833. if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
  5834. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  5835. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  5836. intel_hdmi_init(dev, SDVOC);
  5837. }
  5838. if (SUPPORTS_INTEGRATED_DP(dev)) {
  5839. DRM_DEBUG_KMS("probing DP_C\n");
  5840. intel_dp_init(dev, DP_C);
  5841. }
  5842. }
  5843. if (SUPPORTS_INTEGRATED_DP(dev) &&
  5844. (I915_READ(DP_D) & DP_DETECTED)) {
  5845. DRM_DEBUG_KMS("probing DP_D\n");
  5846. intel_dp_init(dev, DP_D);
  5847. }
  5848. } else if (IS_GEN2(dev))
  5849. intel_dvo_init(dev);
  5850. if (SUPPORTS_TV(dev))
  5851. intel_tv_init(dev);
  5852. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  5853. encoder->base.possible_crtcs = encoder->crtc_mask;
  5854. encoder->base.possible_clones =
  5855. intel_encoder_clones(dev, encoder->clone_mask);
  5856. }
  5857. /* disable all the possible outputs/crtcs before entering KMS mode */
  5858. drm_helper_disable_unused_functions(dev);
  5859. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  5860. ironlake_init_pch_refclk(dev);
  5861. }
  5862. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  5863. {
  5864. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  5865. drm_framebuffer_cleanup(fb);
  5866. drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
  5867. kfree(intel_fb);
  5868. }
  5869. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  5870. struct drm_file *file,
  5871. unsigned int *handle)
  5872. {
  5873. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  5874. struct drm_i915_gem_object *obj = intel_fb->obj;
  5875. return drm_gem_handle_create(file, &obj->base, handle);
  5876. }
  5877. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  5878. .destroy = intel_user_framebuffer_destroy,
  5879. .create_handle = intel_user_framebuffer_create_handle,
  5880. };
  5881. int intel_framebuffer_init(struct drm_device *dev,
  5882. struct intel_framebuffer *intel_fb,
  5883. struct drm_mode_fb_cmd2 *mode_cmd,
  5884. struct drm_i915_gem_object *obj)
  5885. {
  5886. int ret;
  5887. if (obj->tiling_mode == I915_TILING_Y)
  5888. return -EINVAL;
  5889. if (mode_cmd->pitches[0] & 63)
  5890. return -EINVAL;
  5891. switch (mode_cmd->pixel_format) {
  5892. case DRM_FORMAT_RGB332:
  5893. case DRM_FORMAT_RGB565:
  5894. case DRM_FORMAT_XRGB8888:
  5895. case DRM_FORMAT_XBGR8888:
  5896. case DRM_FORMAT_ARGB8888:
  5897. case DRM_FORMAT_XRGB2101010:
  5898. case DRM_FORMAT_ARGB2101010:
  5899. /* RGB formats are common across chipsets */
  5900. break;
  5901. case DRM_FORMAT_YUYV:
  5902. case DRM_FORMAT_UYVY:
  5903. case DRM_FORMAT_YVYU:
  5904. case DRM_FORMAT_VYUY:
  5905. break;
  5906. default:
  5907. DRM_DEBUG_KMS("unsupported pixel format %u\n",
  5908. mode_cmd->pixel_format);
  5909. return -EINVAL;
  5910. }
  5911. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  5912. if (ret) {
  5913. DRM_ERROR("framebuffer init failed %d\n", ret);
  5914. return ret;
  5915. }
  5916. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  5917. intel_fb->obj = obj;
  5918. return 0;
  5919. }
  5920. static struct drm_framebuffer *
  5921. intel_user_framebuffer_create(struct drm_device *dev,
  5922. struct drm_file *filp,
  5923. struct drm_mode_fb_cmd2 *mode_cmd)
  5924. {
  5925. struct drm_i915_gem_object *obj;
  5926. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  5927. mode_cmd->handles[0]));
  5928. if (&obj->base == NULL)
  5929. return ERR_PTR(-ENOENT);
  5930. return intel_framebuffer_create(dev, mode_cmd, obj);
  5931. }
  5932. static const struct drm_mode_config_funcs intel_mode_funcs = {
  5933. .fb_create = intel_user_framebuffer_create,
  5934. .output_poll_changed = intel_fb_output_poll_changed,
  5935. };
  5936. /* Set up chip specific display functions */
  5937. static void intel_init_display(struct drm_device *dev)
  5938. {
  5939. struct drm_i915_private *dev_priv = dev->dev_private;
  5940. /* We always want a DPMS function */
  5941. if (HAS_PCH_SPLIT(dev)) {
  5942. dev_priv->display.dpms = ironlake_crtc_dpms;
  5943. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  5944. dev_priv->display.off = ironlake_crtc_off;
  5945. dev_priv->display.update_plane = ironlake_update_plane;
  5946. } else {
  5947. dev_priv->display.dpms = i9xx_crtc_dpms;
  5948. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  5949. dev_priv->display.off = i9xx_crtc_off;
  5950. dev_priv->display.update_plane = i9xx_update_plane;
  5951. }
  5952. /* Returns the core display clock speed */
  5953. if (IS_VALLEYVIEW(dev))
  5954. dev_priv->display.get_display_clock_speed =
  5955. valleyview_get_display_clock_speed;
  5956. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  5957. dev_priv->display.get_display_clock_speed =
  5958. i945_get_display_clock_speed;
  5959. else if (IS_I915G(dev))
  5960. dev_priv->display.get_display_clock_speed =
  5961. i915_get_display_clock_speed;
  5962. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  5963. dev_priv->display.get_display_clock_speed =
  5964. i9xx_misc_get_display_clock_speed;
  5965. else if (IS_I915GM(dev))
  5966. dev_priv->display.get_display_clock_speed =
  5967. i915gm_get_display_clock_speed;
  5968. else if (IS_I865G(dev))
  5969. dev_priv->display.get_display_clock_speed =
  5970. i865_get_display_clock_speed;
  5971. else if (IS_I85X(dev))
  5972. dev_priv->display.get_display_clock_speed =
  5973. i855_get_display_clock_speed;
  5974. else /* 852, 830 */
  5975. dev_priv->display.get_display_clock_speed =
  5976. i830_get_display_clock_speed;
  5977. if (HAS_PCH_SPLIT(dev)) {
  5978. if (IS_GEN5(dev)) {
  5979. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  5980. dev_priv->display.write_eld = ironlake_write_eld;
  5981. } else if (IS_GEN6(dev)) {
  5982. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  5983. dev_priv->display.write_eld = ironlake_write_eld;
  5984. } else if (IS_IVYBRIDGE(dev)) {
  5985. /* FIXME: detect B0+ stepping and use auto training */
  5986. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  5987. dev_priv->display.write_eld = ironlake_write_eld;
  5988. } else if (IS_HASWELL(dev)) {
  5989. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  5990. dev_priv->display.write_eld = ironlake_write_eld;
  5991. } else
  5992. dev_priv->display.update_wm = NULL;
  5993. } else if (IS_G4X(dev)) {
  5994. dev_priv->display.write_eld = g4x_write_eld;
  5995. }
  5996. /* Default just returns -ENODEV to indicate unsupported */
  5997. dev_priv->display.queue_flip = intel_default_queue_flip;
  5998. switch (INTEL_INFO(dev)->gen) {
  5999. case 2:
  6000. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  6001. break;
  6002. case 3:
  6003. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  6004. break;
  6005. case 4:
  6006. case 5:
  6007. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  6008. break;
  6009. case 6:
  6010. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  6011. break;
  6012. case 7:
  6013. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  6014. break;
  6015. }
  6016. }
  6017. /*
  6018. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  6019. * resume, or other times. This quirk makes sure that's the case for
  6020. * affected systems.
  6021. */
  6022. static void quirk_pipea_force(struct drm_device *dev)
  6023. {
  6024. struct drm_i915_private *dev_priv = dev->dev_private;
  6025. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  6026. DRM_INFO("applying pipe a force quirk\n");
  6027. }
  6028. /*
  6029. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  6030. */
  6031. static void quirk_ssc_force_disable(struct drm_device *dev)
  6032. {
  6033. struct drm_i915_private *dev_priv = dev->dev_private;
  6034. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  6035. DRM_INFO("applying lvds SSC disable quirk\n");
  6036. }
  6037. /*
  6038. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  6039. * brightness value
  6040. */
  6041. static void quirk_invert_brightness(struct drm_device *dev)
  6042. {
  6043. struct drm_i915_private *dev_priv = dev->dev_private;
  6044. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  6045. DRM_INFO("applying inverted panel brightness quirk\n");
  6046. }
  6047. struct intel_quirk {
  6048. int device;
  6049. int subsystem_vendor;
  6050. int subsystem_device;
  6051. void (*hook)(struct drm_device *dev);
  6052. };
  6053. static struct intel_quirk intel_quirks[] = {
  6054. /* HP Mini needs pipe A force quirk (LP: #322104) */
  6055. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  6056. /* Thinkpad R31 needs pipe A force quirk */
  6057. { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
  6058. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  6059. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  6060. /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
  6061. { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
  6062. /* ThinkPad X40 needs pipe A force quirk */
  6063. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  6064. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  6065. /* 855 & before need to leave pipe A & dpll A up */
  6066. { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  6067. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  6068. /* Lenovo U160 cannot use SSC on LVDS */
  6069. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  6070. /* Sony Vaio Y cannot use SSC on LVDS */
  6071. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  6072. /* Acer Aspire 5734Z must invert backlight brightness */
  6073. { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
  6074. };
  6075. static void intel_init_quirks(struct drm_device *dev)
  6076. {
  6077. struct pci_dev *d = dev->pdev;
  6078. int i;
  6079. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  6080. struct intel_quirk *q = &intel_quirks[i];
  6081. if (d->device == q->device &&
  6082. (d->subsystem_vendor == q->subsystem_vendor ||
  6083. q->subsystem_vendor == PCI_ANY_ID) &&
  6084. (d->subsystem_device == q->subsystem_device ||
  6085. q->subsystem_device == PCI_ANY_ID))
  6086. q->hook(dev);
  6087. }
  6088. }
  6089. /* Disable the VGA plane that we never use */
  6090. static void i915_disable_vga(struct drm_device *dev)
  6091. {
  6092. struct drm_i915_private *dev_priv = dev->dev_private;
  6093. u8 sr1;
  6094. u32 vga_reg;
  6095. if (HAS_PCH_SPLIT(dev))
  6096. vga_reg = CPU_VGACNTRL;
  6097. else
  6098. vga_reg = VGACNTRL;
  6099. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  6100. outb(SR01, VGA_SR_INDEX);
  6101. sr1 = inb(VGA_SR_DATA);
  6102. outb(sr1 | 1<<5, VGA_SR_DATA);
  6103. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  6104. udelay(300);
  6105. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  6106. POSTING_READ(vga_reg);
  6107. }
  6108. void intel_modeset_init_hw(struct drm_device *dev)
  6109. {
  6110. /* We attempt to init the necessary power wells early in the initialization
  6111. * time, so the subsystems that expect power to be enabled can work.
  6112. */
  6113. intel_init_power_wells(dev);
  6114. intel_prepare_ddi(dev);
  6115. intel_init_clock_gating(dev);
  6116. mutex_lock(&dev->struct_mutex);
  6117. intel_enable_gt_powersave(dev);
  6118. mutex_unlock(&dev->struct_mutex);
  6119. }
  6120. void intel_modeset_init(struct drm_device *dev)
  6121. {
  6122. struct drm_i915_private *dev_priv = dev->dev_private;
  6123. int i, ret;
  6124. drm_mode_config_init(dev);
  6125. dev->mode_config.min_width = 0;
  6126. dev->mode_config.min_height = 0;
  6127. dev->mode_config.preferred_depth = 24;
  6128. dev->mode_config.prefer_shadow = 1;
  6129. dev->mode_config.funcs = &intel_mode_funcs;
  6130. intel_init_quirks(dev);
  6131. intel_init_pm(dev);
  6132. intel_init_display(dev);
  6133. if (IS_GEN2(dev)) {
  6134. dev->mode_config.max_width = 2048;
  6135. dev->mode_config.max_height = 2048;
  6136. } else if (IS_GEN3(dev)) {
  6137. dev->mode_config.max_width = 4096;
  6138. dev->mode_config.max_height = 4096;
  6139. } else {
  6140. dev->mode_config.max_width = 8192;
  6141. dev->mode_config.max_height = 8192;
  6142. }
  6143. dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
  6144. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  6145. dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
  6146. for (i = 0; i < dev_priv->num_pipe; i++) {
  6147. intel_crtc_init(dev, i);
  6148. ret = intel_plane_init(dev, i);
  6149. if (ret)
  6150. DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
  6151. }
  6152. intel_pch_pll_init(dev);
  6153. /* Just disable it once at startup */
  6154. i915_disable_vga(dev);
  6155. intel_setup_outputs(dev);
  6156. INIT_WORK(&dev_priv->idle_work, intel_idle_update);
  6157. setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
  6158. (unsigned long)dev);
  6159. }
  6160. void intel_modeset_gem_init(struct drm_device *dev)
  6161. {
  6162. intel_modeset_init_hw(dev);
  6163. intel_setup_overlay(dev);
  6164. }
  6165. void intel_modeset_cleanup(struct drm_device *dev)
  6166. {
  6167. struct drm_i915_private *dev_priv = dev->dev_private;
  6168. struct drm_crtc *crtc;
  6169. struct intel_crtc *intel_crtc;
  6170. drm_kms_helper_poll_fini(dev);
  6171. mutex_lock(&dev->struct_mutex);
  6172. intel_unregister_dsm_handler();
  6173. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6174. /* Skip inactive CRTCs */
  6175. if (!crtc->fb)
  6176. continue;
  6177. intel_crtc = to_intel_crtc(crtc);
  6178. intel_increase_pllclock(crtc);
  6179. }
  6180. intel_disable_fbc(dev);
  6181. intel_disable_gt_powersave(dev);
  6182. ironlake_teardown_rc6(dev);
  6183. if (IS_VALLEYVIEW(dev))
  6184. vlv_init_dpio(dev);
  6185. mutex_unlock(&dev->struct_mutex);
  6186. /* Disable the irq before mode object teardown, for the irq might
  6187. * enqueue unpin/hotplug work. */
  6188. drm_irq_uninstall(dev);
  6189. cancel_work_sync(&dev_priv->hotplug_work);
  6190. cancel_work_sync(&dev_priv->rps_work);
  6191. /* flush any delayed tasks or pending work */
  6192. flush_scheduled_work();
  6193. /* Shut off idle work before the crtcs get freed. */
  6194. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6195. intel_crtc = to_intel_crtc(crtc);
  6196. del_timer_sync(&intel_crtc->idle_timer);
  6197. }
  6198. del_timer_sync(&dev_priv->idle_timer);
  6199. cancel_work_sync(&dev_priv->idle_work);
  6200. drm_mode_config_cleanup(dev);
  6201. }
  6202. /*
  6203. * Return which encoder is currently attached for connector.
  6204. */
  6205. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  6206. {
  6207. return &intel_attached_encoder(connector)->base;
  6208. }
  6209. void intel_connector_attach_encoder(struct intel_connector *connector,
  6210. struct intel_encoder *encoder)
  6211. {
  6212. connector->encoder = encoder;
  6213. drm_mode_connector_attach_encoder(&connector->base,
  6214. &encoder->base);
  6215. }
  6216. /*
  6217. * set vga decode state - true == enable VGA decode
  6218. */
  6219. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  6220. {
  6221. struct drm_i915_private *dev_priv = dev->dev_private;
  6222. u16 gmch_ctrl;
  6223. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  6224. if (state)
  6225. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  6226. else
  6227. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  6228. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  6229. return 0;
  6230. }
  6231. #ifdef CONFIG_DEBUG_FS
  6232. #include <linux/seq_file.h>
  6233. struct intel_display_error_state {
  6234. struct intel_cursor_error_state {
  6235. u32 control;
  6236. u32 position;
  6237. u32 base;
  6238. u32 size;
  6239. } cursor[2];
  6240. struct intel_pipe_error_state {
  6241. u32 conf;
  6242. u32 source;
  6243. u32 htotal;
  6244. u32 hblank;
  6245. u32 hsync;
  6246. u32 vtotal;
  6247. u32 vblank;
  6248. u32 vsync;
  6249. } pipe[2];
  6250. struct intel_plane_error_state {
  6251. u32 control;
  6252. u32 stride;
  6253. u32 size;
  6254. u32 pos;
  6255. u32 addr;
  6256. u32 surface;
  6257. u32 tile_offset;
  6258. } plane[2];
  6259. };
  6260. struct intel_display_error_state *
  6261. intel_display_capture_error_state(struct drm_device *dev)
  6262. {
  6263. drm_i915_private_t *dev_priv = dev->dev_private;
  6264. struct intel_display_error_state *error;
  6265. int i;
  6266. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  6267. if (error == NULL)
  6268. return NULL;
  6269. for (i = 0; i < 2; i++) {
  6270. error->cursor[i].control = I915_READ(CURCNTR(i));
  6271. error->cursor[i].position = I915_READ(CURPOS(i));
  6272. error->cursor[i].base = I915_READ(CURBASE(i));
  6273. error->plane[i].control = I915_READ(DSPCNTR(i));
  6274. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  6275. error->plane[i].size = I915_READ(DSPSIZE(i));
  6276. error->plane[i].pos = I915_READ(DSPPOS(i));
  6277. error->plane[i].addr = I915_READ(DSPADDR(i));
  6278. if (INTEL_INFO(dev)->gen >= 4) {
  6279. error->plane[i].surface = I915_READ(DSPSURF(i));
  6280. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  6281. }
  6282. error->pipe[i].conf = I915_READ(PIPECONF(i));
  6283. error->pipe[i].source = I915_READ(PIPESRC(i));
  6284. error->pipe[i].htotal = I915_READ(HTOTAL(i));
  6285. error->pipe[i].hblank = I915_READ(HBLANK(i));
  6286. error->pipe[i].hsync = I915_READ(HSYNC(i));
  6287. error->pipe[i].vtotal = I915_READ(VTOTAL(i));
  6288. error->pipe[i].vblank = I915_READ(VBLANK(i));
  6289. error->pipe[i].vsync = I915_READ(VSYNC(i));
  6290. }
  6291. return error;
  6292. }
  6293. void
  6294. intel_display_print_error_state(struct seq_file *m,
  6295. struct drm_device *dev,
  6296. struct intel_display_error_state *error)
  6297. {
  6298. int i;
  6299. for (i = 0; i < 2; i++) {
  6300. seq_printf(m, "Pipe [%d]:\n", i);
  6301. seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
  6302. seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
  6303. seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
  6304. seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
  6305. seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
  6306. seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
  6307. seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
  6308. seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
  6309. seq_printf(m, "Plane [%d]:\n", i);
  6310. seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
  6311. seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  6312. seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
  6313. seq_printf(m, " POS: %08x\n", error->plane[i].pos);
  6314. seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  6315. if (INTEL_INFO(dev)->gen >= 4) {
  6316. seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
  6317. seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  6318. }
  6319. seq_printf(m, "Cursor [%d]:\n", i);
  6320. seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  6321. seq_printf(m, " POS: %08x\n", error->cursor[i].position);
  6322. seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
  6323. }
  6324. }
  6325. #endif