haldefs.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. /*
  2. * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
  3. * reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the NetLogic
  9. * license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * 1. Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright
  18. * notice, this list of conditions and the following disclaimer in
  19. * the documentation and/or other materials provided with the
  20. * distribution.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
  23. * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  24. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  25. * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  27. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  28. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  29. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  30. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
  31. * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
  32. * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. #ifndef __NLM_HAL_HALDEFS_H__
  35. #define __NLM_HAL_HALDEFS_H__
  36. /*
  37. * This file contains platform specific memory mapped IO implementation
  38. * and will provide a way to read 32/64 bit memory mapped registers in
  39. * all ABIs
  40. */
  41. /*
  42. * For o32 compilation, we have to disable interrupts and enable KX bit to
  43. * access 64 bit addresses or data.
  44. *
  45. * We need to disable interrupts because we save just the lower 32 bits of
  46. * registers in interrupt handling. So if we get hit by an interrupt while
  47. * using the upper 32 bits of a register, we lose.
  48. */
  49. static inline uint32_t nlm_save_flags_kx(void)
  50. {
  51. return change_c0_status(ST0_KX | ST0_IE, ST0_KX);
  52. }
  53. static inline uint32_t nlm_save_flags_cop2(void)
  54. {
  55. return change_c0_status(ST0_CU2 | ST0_IE, ST0_CU2);
  56. }
  57. static inline void nlm_restore_flags(uint32_t sr)
  58. {
  59. write_c0_status(sr);
  60. }
  61. /*
  62. * The n64 implementations are simple, the o32 implementations when they
  63. * are added, will have to disable interrupts and enable KX before doing
  64. * 64 bit ops.
  65. */
  66. static inline uint32_t
  67. nlm_read_reg(uint64_t base, uint32_t reg)
  68. {
  69. volatile uint32_t *addr = (volatile uint32_t *)(long)base + reg;
  70. return *addr;
  71. }
  72. static inline void
  73. nlm_write_reg(uint64_t base, uint32_t reg, uint32_t val)
  74. {
  75. volatile uint32_t *addr = (volatile uint32_t *)(long)base + reg;
  76. *addr = val;
  77. }
  78. static inline uint64_t
  79. nlm_read_reg64(uint64_t base, uint32_t reg)
  80. {
  81. uint64_t addr = base + (reg >> 1) * sizeof(uint64_t);
  82. volatile uint64_t *ptr = (volatile uint64_t *)(long)addr;
  83. return *ptr;
  84. }
  85. static inline void
  86. nlm_write_reg64(uint64_t base, uint32_t reg, uint64_t val)
  87. {
  88. uint64_t addr = base + (reg >> 1) * sizeof(uint64_t);
  89. volatile uint64_t *ptr = (volatile uint64_t *)(long)addr;
  90. *ptr = val;
  91. }
  92. /*
  93. * Routines to store 32/64 bit values to 64 bit addresses,
  94. * used when going thru XKPHYS to access registers
  95. */
  96. static inline uint32_t
  97. nlm_read_reg_xkphys(uint64_t base, uint32_t reg)
  98. {
  99. return nlm_read_reg(base, reg);
  100. }
  101. static inline void
  102. nlm_write_reg_xkphys(uint64_t base, uint32_t reg, uint32_t val)
  103. {
  104. nlm_write_reg(base, reg, val);
  105. }
  106. static inline uint64_t
  107. nlm_read_reg64_xkphys(uint64_t base, uint32_t reg)
  108. {
  109. return nlm_read_reg64(base, reg);
  110. }
  111. static inline void
  112. nlm_write_reg64_xkphys(uint64_t base, uint32_t reg, uint64_t val)
  113. {
  114. nlm_write_reg64(base, reg, val);
  115. }
  116. /* Location where IO base is mapped */
  117. extern uint64_t nlm_io_base;
  118. static inline uint64_t
  119. nlm_mmio_base(uint32_t devoffset)
  120. {
  121. return nlm_io_base + devoffset;
  122. }
  123. #endif