smc91x.h 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, write to the Free Software
  22. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. .
  24. . Information contained in this file was obtained from the LAN91C111
  25. . manual from SMC. To get a copy, if you really want one, you can find
  26. . information under www.smsc.com.
  27. .
  28. . Authors
  29. . Erik Stahlman <erik@vt.edu>
  30. . Daris A Nevil <dnevil@snmc.com>
  31. . Nicolas Pitre <nico@cam.org>
  32. .
  33. ---------------------------------------------------------------------------*/
  34. #ifndef _SMC91X_H_
  35. #define _SMC91X_H_
  36. /*
  37. * Define your architecture specific bus configuration parameters here.
  38. */
  39. #if defined(CONFIG_ARCH_LUBBOCK)
  40. /* We can only do 16-bit reads and writes in the static memory space. */
  41. #define SMC_CAN_USE_8BIT 0
  42. #define SMC_CAN_USE_16BIT 1
  43. #define SMC_CAN_USE_32BIT 0
  44. #define SMC_NOWAIT 1
  45. /* The first two address lines aren't connected... */
  46. #define SMC_IO_SHIFT 2
  47. #define SMC_inw(a, r) readw((a) + (r))
  48. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  49. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  50. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  51. #elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
  52. /* We can only do 16-bit reads and writes in the static memory space. */
  53. #define SMC_CAN_USE_8BIT 0
  54. #define SMC_CAN_USE_16BIT 1
  55. #define SMC_CAN_USE_32BIT 0
  56. #define SMC_NOWAIT 1
  57. #define SMC_IO_SHIFT 0
  58. #define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
  59. #define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
  60. #define SMC_insw(a, r, p, l) \
  61. do { \
  62. unsigned long __port = (a) + (r); \
  63. u16 *__p = (u16 *)(p); \
  64. int __l = (l); \
  65. insw(__port, __p, __l); \
  66. while (__l > 0) { \
  67. *__p = swab16(*__p); \
  68. __p++; \
  69. __l--; \
  70. } \
  71. } while (0)
  72. #define SMC_outsw(a, r, p, l) \
  73. do { \
  74. unsigned long __port = (a) + (r); \
  75. u16 *__p = (u16 *)(p); \
  76. int __l = (l); \
  77. while (__l > 0) { \
  78. /* Believe it or not, the swab isn't needed. */ \
  79. outw( /* swab16 */ (*__p++), __port); \
  80. __l--; \
  81. } \
  82. } while (0)
  83. #define SMC_IRQ_FLAGS (0)
  84. #elif defined(CONFIG_SA1100_PLEB)
  85. /* We can only do 16-bit reads and writes in the static memory space. */
  86. #define SMC_CAN_USE_8BIT 1
  87. #define SMC_CAN_USE_16BIT 1
  88. #define SMC_CAN_USE_32BIT 0
  89. #define SMC_IO_SHIFT 0
  90. #define SMC_NOWAIT 1
  91. #define SMC_inb(a, r) readb((a) + (r))
  92. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  93. #define SMC_inw(a, r) readw((a) + (r))
  94. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  95. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  96. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  97. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  98. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  99. #define SMC_IRQ_FLAGS (0)
  100. #elif defined(CONFIG_SA1100_ASSABET)
  101. #include <asm/arch/neponset.h>
  102. /* We can only do 8-bit reads and writes in the static memory space. */
  103. #define SMC_CAN_USE_8BIT 1
  104. #define SMC_CAN_USE_16BIT 0
  105. #define SMC_CAN_USE_32BIT 0
  106. #define SMC_NOWAIT 1
  107. /* The first two address lines aren't connected... */
  108. #define SMC_IO_SHIFT 2
  109. #define SMC_inb(a, r) readb((a) + (r))
  110. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  111. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  112. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  113. #elif defined(CONFIG_MACH_LOGICPD_PXA270)
  114. #define SMC_CAN_USE_8BIT 0
  115. #define SMC_CAN_USE_16BIT 1
  116. #define SMC_CAN_USE_32BIT 0
  117. #define SMC_IO_SHIFT 0
  118. #define SMC_NOWAIT 1
  119. #define SMC_inw(a, r) readw((a) + (r))
  120. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  121. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  122. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  123. #elif defined(CONFIG_ARCH_INNOKOM) || \
  124. defined(CONFIG_MACH_MAINSTONE) || \
  125. defined(CONFIG_ARCH_PXA_IDP) || \
  126. defined(CONFIG_ARCH_RAMSES)
  127. #define SMC_CAN_USE_8BIT 1
  128. #define SMC_CAN_USE_16BIT 1
  129. #define SMC_CAN_USE_32BIT 1
  130. #define SMC_IO_SHIFT 0
  131. #define SMC_NOWAIT 1
  132. #define SMC_USE_PXA_DMA 1
  133. #define SMC_inb(a, r) readb((a) + (r))
  134. #define SMC_inw(a, r) readw((a) + (r))
  135. #define SMC_inl(a, r) readl((a) + (r))
  136. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  137. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  138. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  139. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  140. /* We actually can't write halfwords properly if not word aligned */
  141. static inline void
  142. SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  143. {
  144. if (reg & 2) {
  145. unsigned int v = val << 16;
  146. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  147. writel(v, ioaddr + (reg & ~2));
  148. } else {
  149. writew(val, ioaddr + reg);
  150. }
  151. }
  152. #elif defined(CONFIG_ARCH_OMAP)
  153. /* We can only do 16-bit reads and writes in the static memory space. */
  154. #define SMC_CAN_USE_8BIT 0
  155. #define SMC_CAN_USE_16BIT 1
  156. #define SMC_CAN_USE_32BIT 0
  157. #define SMC_IO_SHIFT 0
  158. #define SMC_NOWAIT 1
  159. #define SMC_inb(a, r) readb((a) + (r))
  160. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  161. #define SMC_inw(a, r) readw((a) + (r))
  162. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  163. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  164. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  165. #define SMC_inl(a, r) readl((a) + (r))
  166. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  167. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  168. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  169. #include <asm/mach-types.h>
  170. #include <asm/arch/cpu.h>
  171. #define SMC_IRQ_FLAGS (( \
  172. machine_is_omap_h2() \
  173. || machine_is_omap_h3() \
  174. || (machine_is_omap_innovator() && !cpu_is_omap1510()) \
  175. ) ? IRQF_TRIGGER_FALLING : IRQF_TRIGGER_RISING)
  176. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  177. #define SMC_CAN_USE_8BIT 0
  178. #define SMC_CAN_USE_16BIT 1
  179. #define SMC_CAN_USE_32BIT 0
  180. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  181. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  182. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  183. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  184. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  185. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  186. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  187. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  188. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  189. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  190. #define SMC_IRQ_FLAGS (0)
  191. #elif defined(CONFIG_ISA)
  192. #define SMC_CAN_USE_8BIT 1
  193. #define SMC_CAN_USE_16BIT 1
  194. #define SMC_CAN_USE_32BIT 0
  195. #define SMC_inb(a, r) inb((a) + (r))
  196. #define SMC_inw(a, r) inw((a) + (r))
  197. #define SMC_outb(v, a, r) outb(v, (a) + (r))
  198. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  199. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  200. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  201. #elif defined(CONFIG_M32R)
  202. #define SMC_CAN_USE_8BIT 0
  203. #define SMC_CAN_USE_16BIT 1
  204. #define SMC_CAN_USE_32BIT 0
  205. #define SMC_inb(a, r) inb((u32)a) + (r))
  206. #define SMC_inw(a, r) inw(((u32)a) + (r))
  207. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  208. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  209. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  210. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  211. #define SMC_IRQ_FLAGS (0)
  212. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  213. #define RPC_LSB_DEFAULT RPC_LED_100_10
  214. #elif defined(CONFIG_MACH_LPD79520) \
  215. || defined(CONFIG_MACH_LPD7A400) \
  216. || defined(CONFIG_MACH_LPD7A404)
  217. /* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the
  218. * way that the CPU handles chip selects and the way that the SMC chip
  219. * expects the chip select to operate. Refer to
  220. * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
  221. * IOBARRIER is a byte, in order that we read the least-common
  222. * denominator. It would be wasteful to read 32 bits from an 8-bit
  223. * accessible region.
  224. *
  225. * There is no explicit protection against interrupts intervening
  226. * between the writew and the IOBARRIER. In SMC ISR there is a
  227. * preamble that performs an IOBARRIER in the extremely unlikely event
  228. * that the driver interrupts itself between a writew to the chip an
  229. * the IOBARRIER that follows *and* the cache is large enough that the
  230. * first off-chip access while handing the interrupt is to the SMC
  231. * chip. Other devices in the same address space as the SMC chip must
  232. * be aware of the potential for trouble and perform a similar
  233. * IOBARRIER on entry to their ISR.
  234. */
  235. #include <asm/arch/constants.h> /* IOBARRIER_VIRT */
  236. #define SMC_CAN_USE_8BIT 0
  237. #define SMC_CAN_USE_16BIT 1
  238. #define SMC_CAN_USE_32BIT 0
  239. #define SMC_NOWAIT 0
  240. #define LPD7X_IOBARRIER readb (IOBARRIER_VIRT)
  241. #define SMC_inw(a,r)\
  242. ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; })
  243. #define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; })
  244. #define SMC_insw LPD7_SMC_insw
  245. static inline void LPD7_SMC_insw (unsigned char* a, int r,
  246. unsigned char* p, int l)
  247. {
  248. unsigned short* ps = (unsigned short*) p;
  249. while (l-- > 0) {
  250. *ps++ = readw (a + r);
  251. LPD7X_IOBARRIER;
  252. }
  253. }
  254. #define SMC_outsw LPD7_SMC_outsw
  255. static inline void LPD7_SMC_outsw (unsigned char* a, int r,
  256. unsigned char* p, int l)
  257. {
  258. unsigned short* ps = (unsigned short*) p;
  259. while (l-- > 0) {
  260. writew (*ps++, a + r);
  261. LPD7X_IOBARRIER;
  262. }
  263. }
  264. #define SMC_INTERRUPT_PREAMBLE LPD7X_IOBARRIER
  265. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  266. #define RPC_LSB_DEFAULT RPC_LED_100_10
  267. #elif defined(CONFIG_SOC_AU1X00)
  268. #include <au1xxx.h>
  269. /* We can only do 16-bit reads and writes in the static memory space. */
  270. #define SMC_CAN_USE_8BIT 0
  271. #define SMC_CAN_USE_16BIT 1
  272. #define SMC_CAN_USE_32BIT 0
  273. #define SMC_IO_SHIFT 0
  274. #define SMC_NOWAIT 1
  275. #define SMC_inw(a, r) au_readw((unsigned long)((a) + (r)))
  276. #define SMC_insw(a, r, p, l) \
  277. do { \
  278. unsigned long _a = (unsigned long)((a) + (r)); \
  279. int _l = (l); \
  280. u16 *_p = (u16 *)(p); \
  281. while (_l-- > 0) \
  282. *_p++ = au_readw(_a); \
  283. } while(0)
  284. #define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r)))
  285. #define SMC_outsw(a, r, p, l) \
  286. do { \
  287. unsigned long _a = (unsigned long)((a) + (r)); \
  288. int _l = (l); \
  289. const u16 *_p = (const u16 *)(p); \
  290. while (_l-- > 0) \
  291. au_writew(*_p++ , _a); \
  292. } while(0)
  293. #define SMC_IRQ_FLAGS (0)
  294. #elif defined(CONFIG_ARCH_VERSATILE)
  295. #define SMC_CAN_USE_8BIT 1
  296. #define SMC_CAN_USE_16BIT 1
  297. #define SMC_CAN_USE_32BIT 1
  298. #define SMC_NOWAIT 1
  299. #define SMC_inb(a, r) readb((a) + (r))
  300. #define SMC_inw(a, r) readw((a) + (r))
  301. #define SMC_inl(a, r) readl((a) + (r))
  302. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  303. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  304. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  305. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  306. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  307. #define SMC_IRQ_FLAGS (0)
  308. #else
  309. #define SMC_CAN_USE_8BIT 1
  310. #define SMC_CAN_USE_16BIT 1
  311. #define SMC_CAN_USE_32BIT 1
  312. #define SMC_NOWAIT 1
  313. #define SMC_inb(a, r) readb((a) + (r))
  314. #define SMC_inw(a, r) readw((a) + (r))
  315. #define SMC_inl(a, r) readl((a) + (r))
  316. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  317. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  318. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  319. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  320. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  321. #define RPC_LSA_DEFAULT RPC_LED_100_10
  322. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  323. #endif
  324. #ifdef SMC_USE_PXA_DMA
  325. /*
  326. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  327. * always happening in irq context so no need to worry about races. TX is
  328. * different and probably not worth it for that reason, and not as critical
  329. * as RX which can overrun memory and lose packets.
  330. */
  331. #include <linux/dma-mapping.h>
  332. #include <asm/dma.h>
  333. #include <asm/arch/pxa-regs.h>
  334. #ifdef SMC_insl
  335. #undef SMC_insl
  336. #define SMC_insl(a, r, p, l) \
  337. smc_pxa_dma_insl(a, lp->physaddr, r, dev->dma, p, l)
  338. static inline void
  339. smc_pxa_dma_insl(void __iomem *ioaddr, u_long physaddr, int reg, int dma,
  340. u_char *buf, int len)
  341. {
  342. dma_addr_t dmabuf;
  343. /* fallback if no DMA available */
  344. if (dma == (unsigned char)-1) {
  345. readsl(ioaddr + reg, buf, len);
  346. return;
  347. }
  348. /* 64 bit alignment is required for memory to memory DMA */
  349. if ((long)buf & 4) {
  350. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  351. buf += 4;
  352. len--;
  353. }
  354. len *= 4;
  355. dmabuf = dma_map_single(NULL, buf, len, DMA_FROM_DEVICE);
  356. DCSR(dma) = DCSR_NODESC;
  357. DTADR(dma) = dmabuf;
  358. DSADR(dma) = physaddr + reg;
  359. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  360. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  361. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  362. while (!(DCSR(dma) & DCSR_STOPSTATE))
  363. cpu_relax();
  364. DCSR(dma) = 0;
  365. dma_unmap_single(NULL, dmabuf, len, DMA_FROM_DEVICE);
  366. }
  367. #endif
  368. #ifdef SMC_insw
  369. #undef SMC_insw
  370. #define SMC_insw(a, r, p, l) \
  371. smc_pxa_dma_insw(a, lp->physaddr, r, dev->dma, p, l)
  372. static inline void
  373. smc_pxa_dma_insw(void __iomem *ioaddr, u_long physaddr, int reg, int dma,
  374. u_char *buf, int len)
  375. {
  376. dma_addr_t dmabuf;
  377. /* fallback if no DMA available */
  378. if (dma == (unsigned char)-1) {
  379. readsw(ioaddr + reg, buf, len);
  380. return;
  381. }
  382. /* 64 bit alignment is required for memory to memory DMA */
  383. while ((long)buf & 6) {
  384. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  385. buf += 2;
  386. len--;
  387. }
  388. len *= 2;
  389. dmabuf = dma_map_single(NULL, buf, len, DMA_FROM_DEVICE);
  390. DCSR(dma) = DCSR_NODESC;
  391. DTADR(dma) = dmabuf;
  392. DSADR(dma) = physaddr + reg;
  393. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  394. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  395. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  396. while (!(DCSR(dma) & DCSR_STOPSTATE))
  397. cpu_relax();
  398. DCSR(dma) = 0;
  399. dma_unmap_single(NULL, dmabuf, len, DMA_FROM_DEVICE);
  400. }
  401. #endif
  402. static void
  403. smc_pxa_dma_irq(int dma, void *dummy, struct pt_regs *regs)
  404. {
  405. DCSR(dma) = 0;
  406. }
  407. #endif /* SMC_USE_PXA_DMA */
  408. /*
  409. * Everything a particular hardware setup needs should have been defined
  410. * at this point. Add stubs for the undefined cases, mainly to avoid
  411. * compilation warnings since they'll be optimized away, or to prevent buggy
  412. * use of them.
  413. */
  414. #if ! SMC_CAN_USE_32BIT
  415. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  416. #define SMC_outl(x, ioaddr, reg) BUG()
  417. #define SMC_insl(a, r, p, l) BUG()
  418. #define SMC_outsl(a, r, p, l) BUG()
  419. #endif
  420. #if !defined(SMC_insl) || !defined(SMC_outsl)
  421. #define SMC_insl(a, r, p, l) BUG()
  422. #define SMC_outsl(a, r, p, l) BUG()
  423. #endif
  424. #if ! SMC_CAN_USE_16BIT
  425. /*
  426. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  427. * can't do it directly. Most registers are 16-bit so those are mandatory.
  428. */
  429. #define SMC_outw(x, ioaddr, reg) \
  430. do { \
  431. unsigned int __val16 = (x); \
  432. SMC_outb( __val16, ioaddr, reg ); \
  433. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  434. } while (0)
  435. #define SMC_inw(ioaddr, reg) \
  436. ({ \
  437. unsigned int __val16; \
  438. __val16 = SMC_inb( ioaddr, reg ); \
  439. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  440. __val16; \
  441. })
  442. #define SMC_insw(a, r, p, l) BUG()
  443. #define SMC_outsw(a, r, p, l) BUG()
  444. #endif
  445. #if !defined(SMC_insw) || !defined(SMC_outsw)
  446. #define SMC_insw(a, r, p, l) BUG()
  447. #define SMC_outsw(a, r, p, l) BUG()
  448. #endif
  449. #if ! SMC_CAN_USE_8BIT
  450. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  451. #define SMC_outb(x, ioaddr, reg) BUG()
  452. #define SMC_insb(a, r, p, l) BUG()
  453. #define SMC_outsb(a, r, p, l) BUG()
  454. #endif
  455. #if !defined(SMC_insb) || !defined(SMC_outsb)
  456. #define SMC_insb(a, r, p, l) BUG()
  457. #define SMC_outsb(a, r, p, l) BUG()
  458. #endif
  459. #ifndef SMC_CAN_USE_DATACS
  460. #define SMC_CAN_USE_DATACS 0
  461. #endif
  462. #ifndef SMC_IO_SHIFT
  463. #define SMC_IO_SHIFT 0
  464. #endif
  465. #ifndef SMC_IRQ_FLAGS
  466. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  467. #endif
  468. #ifndef SMC_INTERRUPT_PREAMBLE
  469. #define SMC_INTERRUPT_PREAMBLE
  470. #endif
  471. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  472. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  473. #define SMC_DATA_EXTENT (4)
  474. /*
  475. . Bank Select Register:
  476. .
  477. . yyyy yyyy 0000 00xx
  478. . xx = bank number
  479. . yyyy yyyy = 0x33, for identification purposes.
  480. */
  481. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  482. // Transmit Control Register
  483. /* BANK 0 */
  484. #define TCR_REG SMC_REG(0x0000, 0)
  485. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  486. #define TCR_LOOP 0x0002 // Controls output pin LBK
  487. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  488. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  489. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  490. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  491. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  492. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  493. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  494. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  495. #define TCR_CLEAR 0 /* do NOTHING */
  496. /* the default settings for the TCR register : */
  497. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  498. // EPH Status Register
  499. /* BANK 0 */
  500. #define EPH_STATUS_REG SMC_REG(0x0002, 0)
  501. #define ES_TX_SUC 0x0001 // Last TX was successful
  502. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  503. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  504. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  505. #define ES_16COL 0x0010 // 16 Collisions Reached
  506. #define ES_SQET 0x0020 // Signal Quality Error Test
  507. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  508. #define ES_TXDEFR 0x0080 // Transmit Deferred
  509. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  510. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  511. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  512. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  513. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  514. #define ES_TXUNRN 0x8000 // Tx Underrun
  515. // Receive Control Register
  516. /* BANK 0 */
  517. #define RCR_REG SMC_REG(0x0004, 0)
  518. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  519. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  520. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  521. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  522. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  523. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  524. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  525. #define RCR_SOFTRST 0x8000 // resets the chip
  526. /* the normal settings for the RCR register : */
  527. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  528. #define RCR_CLEAR 0x0 // set it to a base state
  529. // Counter Register
  530. /* BANK 0 */
  531. #define COUNTER_REG SMC_REG(0x0006, 0)
  532. // Memory Information Register
  533. /* BANK 0 */
  534. #define MIR_REG SMC_REG(0x0008, 0)
  535. // Receive/Phy Control Register
  536. /* BANK 0 */
  537. #define RPC_REG SMC_REG(0x000A, 0)
  538. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  539. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  540. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  541. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  542. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  543. #define RPC_LED_100_10 (0x00) // LED = 100Mbps OR's with 10Mbps link detect
  544. #define RPC_LED_RES (0x01) // LED = Reserved
  545. #define RPC_LED_10 (0x02) // LED = 10Mbps link detect
  546. #define RPC_LED_FD (0x03) // LED = Full Duplex Mode
  547. #define RPC_LED_TX_RX (0x04) // LED = TX or RX packet occurred
  548. #define RPC_LED_100 (0x05) // LED = 100Mbps link dectect
  549. #define RPC_LED_TX (0x06) // LED = TX packet occurred
  550. #define RPC_LED_RX (0x07) // LED = RX packet occurred
  551. #ifndef RPC_LSA_DEFAULT
  552. #define RPC_LSA_DEFAULT RPC_LED_100
  553. #endif
  554. #ifndef RPC_LSB_DEFAULT
  555. #define RPC_LSB_DEFAULT RPC_LED_FD
  556. #endif
  557. #define RPC_DEFAULT (RPC_ANEG | (RPC_LSA_DEFAULT << RPC_LSXA_SHFT) | (RPC_LSB_DEFAULT << RPC_LSXB_SHFT) | RPC_SPEED | RPC_DPLX)
  558. /* Bank 0 0x0C is reserved */
  559. // Bank Select Register
  560. /* All Banks */
  561. #define BSR_REG 0x000E
  562. // Configuration Reg
  563. /* BANK 1 */
  564. #define CONFIG_REG SMC_REG(0x0000, 1)
  565. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  566. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  567. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  568. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  569. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  570. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  571. // Base Address Register
  572. /* BANK 1 */
  573. #define BASE_REG SMC_REG(0x0002, 1)
  574. // Individual Address Registers
  575. /* BANK 1 */
  576. #define ADDR0_REG SMC_REG(0x0004, 1)
  577. #define ADDR1_REG SMC_REG(0x0006, 1)
  578. #define ADDR2_REG SMC_REG(0x0008, 1)
  579. // General Purpose Register
  580. /* BANK 1 */
  581. #define GP_REG SMC_REG(0x000A, 1)
  582. // Control Register
  583. /* BANK 1 */
  584. #define CTL_REG SMC_REG(0x000C, 1)
  585. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  586. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  587. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  588. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  589. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  590. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  591. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  592. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  593. // MMU Command Register
  594. /* BANK 2 */
  595. #define MMU_CMD_REG SMC_REG(0x0000, 2)
  596. #define MC_BUSY 1 // When 1 the last release has not completed
  597. #define MC_NOP (0<<5) // No Op
  598. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  599. #define MC_RESET (2<<5) // Reset MMU to initial state
  600. #define MC_REMOVE (3<<5) // Remove the current rx packet
  601. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  602. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  603. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  604. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  605. // Packet Number Register
  606. /* BANK 2 */
  607. #define PN_REG SMC_REG(0x0002, 2)
  608. // Allocation Result Register
  609. /* BANK 2 */
  610. #define AR_REG SMC_REG(0x0003, 2)
  611. #define AR_FAILED 0x80 // Alocation Failed
  612. // TX FIFO Ports Register
  613. /* BANK 2 */
  614. #define TXFIFO_REG SMC_REG(0x0004, 2)
  615. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  616. // RX FIFO Ports Register
  617. /* BANK 2 */
  618. #define RXFIFO_REG SMC_REG(0x0005, 2)
  619. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  620. #define FIFO_REG SMC_REG(0x0004, 2)
  621. // Pointer Register
  622. /* BANK 2 */
  623. #define PTR_REG SMC_REG(0x0006, 2)
  624. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  625. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  626. #define PTR_READ 0x2000 // When 1 the operation is a read
  627. // Data Register
  628. /* BANK 2 */
  629. #define DATA_REG SMC_REG(0x0008, 2)
  630. // Interrupt Status/Acknowledge Register
  631. /* BANK 2 */
  632. #define INT_REG SMC_REG(0x000C, 2)
  633. // Interrupt Mask Register
  634. /* BANK 2 */
  635. #define IM_REG SMC_REG(0x000D, 2)
  636. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  637. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  638. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  639. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  640. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  641. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  642. #define IM_TX_INT 0x02 // Transmit Interrupt
  643. #define IM_RCV_INT 0x01 // Receive Interrupt
  644. // Multicast Table Registers
  645. /* BANK 3 */
  646. #define MCAST_REG1 SMC_REG(0x0000, 3)
  647. #define MCAST_REG2 SMC_REG(0x0002, 3)
  648. #define MCAST_REG3 SMC_REG(0x0004, 3)
  649. #define MCAST_REG4 SMC_REG(0x0006, 3)
  650. // Management Interface Register (MII)
  651. /* BANK 3 */
  652. #define MII_REG SMC_REG(0x0008, 3)
  653. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  654. #define MII_MDOE 0x0008 // MII Output Enable
  655. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  656. #define MII_MDI 0x0002 // MII Input, pin MDI
  657. #define MII_MDO 0x0001 // MII Output, pin MDO
  658. // Revision Register
  659. /* BANK 3 */
  660. /* ( hi: chip id low: rev # ) */
  661. #define REV_REG SMC_REG(0x000A, 3)
  662. // Early RCV Register
  663. /* BANK 3 */
  664. /* this is NOT on SMC9192 */
  665. #define ERCV_REG SMC_REG(0x000C, 3)
  666. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  667. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  668. // External Register
  669. /* BANK 7 */
  670. #define EXT_REG SMC_REG(0x0000, 7)
  671. #define CHIP_9192 3
  672. #define CHIP_9194 4
  673. #define CHIP_9195 5
  674. #define CHIP_9196 6
  675. #define CHIP_91100 7
  676. #define CHIP_91100FD 8
  677. #define CHIP_91111FD 9
  678. static const char * chip_ids[ 16 ] = {
  679. NULL, NULL, NULL,
  680. /* 3 */ "SMC91C90/91C92",
  681. /* 4 */ "SMC91C94",
  682. /* 5 */ "SMC91C95",
  683. /* 6 */ "SMC91C96",
  684. /* 7 */ "SMC91C100",
  685. /* 8 */ "SMC91C100FD",
  686. /* 9 */ "SMC91C11xFD",
  687. NULL, NULL, NULL,
  688. NULL, NULL, NULL};
  689. /*
  690. . Receive status bits
  691. */
  692. #define RS_ALGNERR 0x8000
  693. #define RS_BRODCAST 0x4000
  694. #define RS_BADCRC 0x2000
  695. #define RS_ODDFRAME 0x1000
  696. #define RS_TOOLONG 0x0800
  697. #define RS_TOOSHORT 0x0400
  698. #define RS_MULTICAST 0x0001
  699. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  700. /*
  701. * PHY IDs
  702. * LAN83C183 == LAN91C111 Internal PHY
  703. */
  704. #define PHY_LAN83C183 0x0016f840
  705. #define PHY_LAN83C180 0x02821c50
  706. /*
  707. * PHY Register Addresses (LAN91C111 Internal PHY)
  708. *
  709. * Generic PHY registers can be found in <linux/mii.h>
  710. *
  711. * These phy registers are specific to our on-board phy.
  712. */
  713. // PHY Configuration Register 1
  714. #define PHY_CFG1_REG 0x10
  715. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  716. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  717. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  718. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  719. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  720. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  721. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  722. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  723. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  724. #define PHY_CFG1_TLVL_MASK 0x003C
  725. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  726. // PHY Configuration Register 2
  727. #define PHY_CFG2_REG 0x11
  728. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  729. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  730. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  731. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  732. // PHY Status Output (and Interrupt status) Register
  733. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  734. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  735. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  736. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  737. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  738. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  739. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  740. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  741. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  742. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  743. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  744. // PHY Interrupt/Status Mask Register
  745. #define PHY_MASK_REG 0x13 // Interrupt Mask
  746. // Uses the same bit definitions as PHY_INT_REG
  747. /*
  748. * SMC91C96 ethernet config and status registers.
  749. * These are in the "attribute" space.
  750. */
  751. #define ECOR 0x8000
  752. #define ECOR_RESET 0x80
  753. #define ECOR_LEVEL_IRQ 0x40
  754. #define ECOR_WR_ATTRIB 0x04
  755. #define ECOR_ENABLE 0x01
  756. #define ECSR 0x8002
  757. #define ECSR_IOIS8 0x20
  758. #define ECSR_PWRDWN 0x04
  759. #define ECSR_INT 0x02
  760. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  761. /*
  762. * Macros to abstract register access according to the data bus
  763. * capabilities. Please use those and not the in/out primitives.
  764. * Note: the following macros do *not* select the bank -- this must
  765. * be done separately as needed in the main code. The SMC_REG() macro
  766. * only uses the bank argument for debugging purposes (when enabled).
  767. *
  768. * Note: despite inline functions being safer, everything leading to this
  769. * should preferably be macros to let BUG() display the line number in
  770. * the core source code since we're interested in the top call site
  771. * not in any inline function location.
  772. */
  773. #if SMC_DEBUG > 0
  774. #define SMC_REG(reg, bank) \
  775. ({ \
  776. int __b = SMC_CURRENT_BANK(); \
  777. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  778. printk( "%s: bank reg screwed (0x%04x)\n", \
  779. CARDNAME, __b ); \
  780. BUG(); \
  781. } \
  782. reg<<SMC_IO_SHIFT; \
  783. })
  784. #else
  785. #define SMC_REG(reg, bank) (reg<<SMC_IO_SHIFT)
  786. #endif
  787. /*
  788. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  789. * aligned to a 32 bit boundary. I tell you that does exist!
  790. * Fortunately the affected register accesses can be easily worked around
  791. * since we can write zeroes to the preceeding 16 bits without adverse
  792. * effects and use a 32-bit access.
  793. *
  794. * Enforce it on any 32-bit capable setup for now.
  795. */
  796. #define SMC_MUST_ALIGN_WRITE SMC_CAN_USE_32BIT
  797. #define SMC_GET_PN() \
  798. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, PN_REG)) \
  799. : (SMC_inw(ioaddr, PN_REG) & 0xFF) )
  800. #define SMC_SET_PN(x) \
  801. do { \
  802. if (SMC_MUST_ALIGN_WRITE) \
  803. SMC_outl((x)<<16, ioaddr, SMC_REG(0, 2)); \
  804. else if (SMC_CAN_USE_8BIT) \
  805. SMC_outb(x, ioaddr, PN_REG); \
  806. else \
  807. SMC_outw(x, ioaddr, PN_REG); \
  808. } while (0)
  809. #define SMC_GET_AR() \
  810. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, AR_REG)) \
  811. : (SMC_inw(ioaddr, PN_REG) >> 8) )
  812. #define SMC_GET_TXFIFO() \
  813. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, TXFIFO_REG)) \
  814. : (SMC_inw(ioaddr, TXFIFO_REG) & 0xFF) )
  815. #define SMC_GET_RXFIFO() \
  816. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, RXFIFO_REG)) \
  817. : (SMC_inw(ioaddr, TXFIFO_REG) >> 8) )
  818. #define SMC_GET_INT() \
  819. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, INT_REG)) \
  820. : (SMC_inw(ioaddr, INT_REG) & 0xFF) )
  821. #define SMC_ACK_INT(x) \
  822. do { \
  823. if (SMC_CAN_USE_8BIT) \
  824. SMC_outb(x, ioaddr, INT_REG); \
  825. else { \
  826. unsigned long __flags; \
  827. int __mask; \
  828. local_irq_save(__flags); \
  829. __mask = SMC_inw( ioaddr, INT_REG ) & ~0xff; \
  830. SMC_outw( __mask | (x), ioaddr, INT_REG ); \
  831. local_irq_restore(__flags); \
  832. } \
  833. } while (0)
  834. #define SMC_GET_INT_MASK() \
  835. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, IM_REG)) \
  836. : (SMC_inw( ioaddr, INT_REG ) >> 8) )
  837. #define SMC_SET_INT_MASK(x) \
  838. do { \
  839. if (SMC_CAN_USE_8BIT) \
  840. SMC_outb(x, ioaddr, IM_REG); \
  841. else \
  842. SMC_outw((x) << 8, ioaddr, INT_REG); \
  843. } while (0)
  844. #define SMC_CURRENT_BANK() SMC_inw(ioaddr, BANK_SELECT)
  845. #define SMC_SELECT_BANK(x) \
  846. do { \
  847. if (SMC_MUST_ALIGN_WRITE) \
  848. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  849. else \
  850. SMC_outw(x, ioaddr, BANK_SELECT); \
  851. } while (0)
  852. #define SMC_GET_BASE() SMC_inw(ioaddr, BASE_REG)
  853. #define SMC_SET_BASE(x) SMC_outw(x, ioaddr, BASE_REG)
  854. #define SMC_GET_CONFIG() SMC_inw(ioaddr, CONFIG_REG)
  855. #define SMC_SET_CONFIG(x) SMC_outw(x, ioaddr, CONFIG_REG)
  856. #define SMC_GET_COUNTER() SMC_inw(ioaddr, COUNTER_REG)
  857. #define SMC_GET_CTL() SMC_inw(ioaddr, CTL_REG)
  858. #define SMC_SET_CTL(x) SMC_outw(x, ioaddr, CTL_REG)
  859. #define SMC_GET_MII() SMC_inw(ioaddr, MII_REG)
  860. #define SMC_SET_MII(x) SMC_outw(x, ioaddr, MII_REG)
  861. #define SMC_GET_MIR() SMC_inw(ioaddr, MIR_REG)
  862. #define SMC_SET_MIR(x) SMC_outw(x, ioaddr, MIR_REG)
  863. #define SMC_GET_MMU_CMD() SMC_inw(ioaddr, MMU_CMD_REG)
  864. #define SMC_SET_MMU_CMD(x) SMC_outw(x, ioaddr, MMU_CMD_REG)
  865. #define SMC_GET_FIFO() SMC_inw(ioaddr, FIFO_REG)
  866. #define SMC_GET_PTR() SMC_inw(ioaddr, PTR_REG)
  867. #define SMC_SET_PTR(x) \
  868. do { \
  869. if (SMC_MUST_ALIGN_WRITE) \
  870. SMC_outl((x)<<16, ioaddr, SMC_REG(4, 2)); \
  871. else \
  872. SMC_outw(x, ioaddr, PTR_REG); \
  873. } while (0)
  874. #define SMC_GET_EPH_STATUS() SMC_inw(ioaddr, EPH_STATUS_REG)
  875. #define SMC_GET_RCR() SMC_inw(ioaddr, RCR_REG)
  876. #define SMC_SET_RCR(x) SMC_outw(x, ioaddr, RCR_REG)
  877. #define SMC_GET_REV() SMC_inw(ioaddr, REV_REG)
  878. #define SMC_GET_RPC() SMC_inw(ioaddr, RPC_REG)
  879. #define SMC_SET_RPC(x) \
  880. do { \
  881. if (SMC_MUST_ALIGN_WRITE) \
  882. SMC_outl((x)<<16, ioaddr, SMC_REG(8, 0)); \
  883. else \
  884. SMC_outw(x, ioaddr, RPC_REG); \
  885. } while (0)
  886. #define SMC_GET_TCR() SMC_inw(ioaddr, TCR_REG)
  887. #define SMC_SET_TCR(x) SMC_outw(x, ioaddr, TCR_REG)
  888. #ifndef SMC_GET_MAC_ADDR
  889. #define SMC_GET_MAC_ADDR(addr) \
  890. do { \
  891. unsigned int __v; \
  892. __v = SMC_inw( ioaddr, ADDR0_REG ); \
  893. addr[0] = __v; addr[1] = __v >> 8; \
  894. __v = SMC_inw( ioaddr, ADDR1_REG ); \
  895. addr[2] = __v; addr[3] = __v >> 8; \
  896. __v = SMC_inw( ioaddr, ADDR2_REG ); \
  897. addr[4] = __v; addr[5] = __v >> 8; \
  898. } while (0)
  899. #endif
  900. #define SMC_SET_MAC_ADDR(addr) \
  901. do { \
  902. SMC_outw( addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG ); \
  903. SMC_outw( addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG ); \
  904. SMC_outw( addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG ); \
  905. } while (0)
  906. #define SMC_SET_MCAST(x) \
  907. do { \
  908. const unsigned char *mt = (x); \
  909. SMC_outw( mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1 ); \
  910. SMC_outw( mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2 ); \
  911. SMC_outw( mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3 ); \
  912. SMC_outw( mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4 ); \
  913. } while (0)
  914. #define SMC_PUT_PKT_HDR(status, length) \
  915. do { \
  916. if (SMC_CAN_USE_32BIT) \
  917. SMC_outl((status) | (length)<<16, ioaddr, DATA_REG); \
  918. else { \
  919. SMC_outw(status, ioaddr, DATA_REG); \
  920. SMC_outw(length, ioaddr, DATA_REG); \
  921. } \
  922. } while (0)
  923. #define SMC_GET_PKT_HDR(status, length) \
  924. do { \
  925. if (SMC_CAN_USE_32BIT) { \
  926. unsigned int __val = SMC_inl(ioaddr, DATA_REG); \
  927. (status) = __val & 0xffff; \
  928. (length) = __val >> 16; \
  929. } else { \
  930. (status) = SMC_inw(ioaddr, DATA_REG); \
  931. (length) = SMC_inw(ioaddr, DATA_REG); \
  932. } \
  933. } while (0)
  934. #define SMC_PUSH_DATA(p, l) \
  935. do { \
  936. if (SMC_CAN_USE_32BIT) { \
  937. void *__ptr = (p); \
  938. int __len = (l); \
  939. void *__ioaddr = ioaddr; \
  940. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  941. __len -= 2; \
  942. SMC_outw(*(u16 *)__ptr, ioaddr, DATA_REG); \
  943. __ptr += 2; \
  944. } \
  945. if (SMC_CAN_USE_DATACS && lp->datacs) \
  946. __ioaddr = lp->datacs; \
  947. SMC_outsl(__ioaddr, DATA_REG, __ptr, __len>>2); \
  948. if (__len & 2) { \
  949. __ptr += (__len & ~3); \
  950. SMC_outw(*((u16 *)__ptr), ioaddr, DATA_REG); \
  951. } \
  952. } else if (SMC_CAN_USE_16BIT) \
  953. SMC_outsw(ioaddr, DATA_REG, p, (l) >> 1); \
  954. else if (SMC_CAN_USE_8BIT) \
  955. SMC_outsb(ioaddr, DATA_REG, p, l); \
  956. } while (0)
  957. #define SMC_PULL_DATA(p, l) \
  958. do { \
  959. if (SMC_CAN_USE_32BIT) { \
  960. void *__ptr = (p); \
  961. int __len = (l); \
  962. void *__ioaddr = ioaddr; \
  963. if ((unsigned long)__ptr & 2) { \
  964. /* \
  965. * We want 32bit alignment here. \
  966. * Since some buses perform a full \
  967. * 32bit fetch even for 16bit data \
  968. * we can't use SMC_inw() here. \
  969. * Back both source (on-chip) and \
  970. * destination pointers of 2 bytes. \
  971. * This is possible since the call to \
  972. * SMC_GET_PKT_HDR() already advanced \
  973. * the source pointer of 4 bytes, and \
  974. * the skb_reserve(skb, 2) advanced \
  975. * the destination pointer of 2 bytes. \
  976. */ \
  977. __ptr -= 2; \
  978. __len += 2; \
  979. SMC_SET_PTR(2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  980. } \
  981. if (SMC_CAN_USE_DATACS && lp->datacs) \
  982. __ioaddr = lp->datacs; \
  983. __len += 2; \
  984. SMC_insl(__ioaddr, DATA_REG, __ptr, __len>>2); \
  985. } else if (SMC_CAN_USE_16BIT) \
  986. SMC_insw(ioaddr, DATA_REG, p, (l) >> 1); \
  987. else if (SMC_CAN_USE_8BIT) \
  988. SMC_insb(ioaddr, DATA_REG, p, l); \
  989. } while (0)
  990. #endif /* _SMC91X_H_ */