r852.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139
  1. /*
  2. * Copyright © 2009 - Maxim Levitsky
  3. * driver for Ricoh xD readers
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/jiffies.h>
  12. #include <linux/workqueue.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/pci.h>
  15. #include <linux/pci_ids.h>
  16. #include <linux/delay.h>
  17. #include <asm/byteorder.h>
  18. #include <linux/sched.h>
  19. #include "sm_common.h"
  20. #include "r852.h"
  21. static int r852_enable_dma = 1;
  22. module_param(r852_enable_dma, bool, S_IRUGO);
  23. MODULE_PARM_DESC(r852_enable_dma, "Enable usage of the DMA (default)");
  24. static int debug;
  25. module_param(debug, int, S_IRUGO | S_IWUSR);
  26. MODULE_PARM_DESC(debug, "Debug level (0-2)");
  27. /* read register */
  28. static inline uint8_t r852_read_reg(struct r852_device *dev, int address)
  29. {
  30. uint8_t reg = readb(dev->mmio + address);
  31. return reg;
  32. }
  33. /* write register */
  34. static inline void r852_write_reg(struct r852_device *dev,
  35. int address, uint8_t value)
  36. {
  37. writeb(value, dev->mmio + address);
  38. mmiowb();
  39. }
  40. /* read dword sized register */
  41. static inline uint32_t r852_read_reg_dword(struct r852_device *dev, int address)
  42. {
  43. uint32_t reg = le32_to_cpu(readl(dev->mmio + address));
  44. return reg;
  45. }
  46. /* write dword sized register */
  47. static inline void r852_write_reg_dword(struct r852_device *dev,
  48. int address, uint32_t value)
  49. {
  50. writel(cpu_to_le32(value), dev->mmio + address);
  51. mmiowb();
  52. }
  53. /* returns pointer to our private structure */
  54. static inline struct r852_device *r852_get_dev(struct mtd_info *mtd)
  55. {
  56. struct nand_chip *chip = (struct nand_chip *)mtd->priv;
  57. return (struct r852_device *)chip->priv;
  58. }
  59. /* check if controller supports dma */
  60. static void r852_dma_test(struct r852_device *dev)
  61. {
  62. dev->dma_usable = (r852_read_reg(dev, R852_DMA_CAP) &
  63. (R852_DMA1 | R852_DMA2)) == (R852_DMA1 | R852_DMA2);
  64. if (!dev->dma_usable)
  65. message("Non dma capable device detected, dma disabled");
  66. if (!r852_enable_dma) {
  67. message("disabling dma on user request");
  68. dev->dma_usable = 0;
  69. }
  70. }
  71. /*
  72. * Enable dma. Enables ether first or second stage of the DMA,
  73. * Expects dev->dma_dir and dev->dma_state be set
  74. */
  75. static void r852_dma_enable(struct r852_device *dev)
  76. {
  77. uint8_t dma_reg, dma_irq_reg;
  78. /* Set up dma settings */
  79. dma_reg = r852_read_reg_dword(dev, R852_DMA_SETTINGS);
  80. dma_reg &= ~(R852_DMA_READ | R852_DMA_INTERNAL | R852_DMA_MEMORY);
  81. if (dev->dma_dir)
  82. dma_reg |= R852_DMA_READ;
  83. if (dev->dma_state == DMA_INTERNAL) {
  84. dma_reg |= R852_DMA_INTERNAL;
  85. /* Precaution to make sure HW doesn't write */
  86. /* to random kernel memory */
  87. r852_write_reg_dword(dev, R852_DMA_ADDR,
  88. cpu_to_le32(dev->phys_bounce_buffer));
  89. } else {
  90. dma_reg |= R852_DMA_MEMORY;
  91. r852_write_reg_dword(dev, R852_DMA_ADDR,
  92. cpu_to_le32(dev->phys_dma_addr));
  93. }
  94. /* Precaution: make sure write reached the device */
  95. r852_read_reg_dword(dev, R852_DMA_ADDR);
  96. r852_write_reg_dword(dev, R852_DMA_SETTINGS, dma_reg);
  97. /* Set dma irq */
  98. dma_irq_reg = r852_read_reg_dword(dev, R852_DMA_IRQ_ENABLE);
  99. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE,
  100. dma_irq_reg |
  101. R852_DMA_IRQ_INTERNAL |
  102. R852_DMA_IRQ_ERROR |
  103. R852_DMA_IRQ_MEMORY);
  104. }
  105. /*
  106. * Disable dma, called from the interrupt handler, which specifies
  107. * success of the operation via 'error' argument
  108. */
  109. static void r852_dma_done(struct r852_device *dev, int error)
  110. {
  111. WARN_ON(dev->dma_stage == 0);
  112. r852_write_reg_dword(dev, R852_DMA_IRQ_STA,
  113. r852_read_reg_dword(dev, R852_DMA_IRQ_STA));
  114. r852_write_reg_dword(dev, R852_DMA_SETTINGS, 0);
  115. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE, 0);
  116. /* Precaution to make sure HW doesn't write to random kernel memory */
  117. r852_write_reg_dword(dev, R852_DMA_ADDR,
  118. cpu_to_le32(dev->phys_bounce_buffer));
  119. r852_read_reg_dword(dev, R852_DMA_ADDR);
  120. dev->dma_error = error;
  121. dev->dma_stage = 0;
  122. if (dev->phys_dma_addr && dev->phys_dma_addr != dev->phys_bounce_buffer)
  123. pci_unmap_single(dev->pci_dev, dev->phys_dma_addr, R852_DMA_LEN,
  124. dev->dma_dir ? PCI_DMA_FROMDEVICE : PCI_DMA_TODEVICE);
  125. complete(&dev->dma_done);
  126. }
  127. /*
  128. * Wait, till dma is done, which includes both phases of it
  129. */
  130. static int r852_dma_wait(struct r852_device *dev)
  131. {
  132. long timeout = wait_for_completion_timeout(&dev->dma_done,
  133. msecs_to_jiffies(1000));
  134. if (!timeout) {
  135. dbg("timeout waiting for DMA interrupt");
  136. return -ETIMEDOUT;
  137. }
  138. return 0;
  139. }
  140. /*
  141. * Read/Write one page using dma. Only pages can be read (512 bytes)
  142. */
  143. static void r852_do_dma(struct r852_device *dev, uint8_t *buf, int do_read)
  144. {
  145. int bounce = 0;
  146. unsigned long flags;
  147. int error;
  148. dev->dma_error = 0;
  149. /* Set dma direction */
  150. dev->dma_dir = do_read;
  151. dev->dma_stage = 1;
  152. dbg_verbose("doing dma %s ", do_read ? "read" : "write");
  153. /* Set intial dma state: for reading first fill on board buffer,
  154. from device, for writes first fill the buffer from memory*/
  155. dev->dma_state = do_read ? DMA_INTERNAL : DMA_MEMORY;
  156. /* if incoming buffer is not page aligned, we should do bounce */
  157. if ((unsigned long)buf & (R852_DMA_LEN-1))
  158. bounce = 1;
  159. if (!bounce) {
  160. dev->phys_dma_addr = pci_map_single(dev->pci_dev, (void *)buf,
  161. R852_DMA_LEN,
  162. (do_read ? PCI_DMA_FROMDEVICE : PCI_DMA_TODEVICE));
  163. if (pci_dma_mapping_error(dev->pci_dev, dev->phys_dma_addr))
  164. bounce = 1;
  165. }
  166. if (bounce) {
  167. dbg_verbose("dma: using bounce buffer");
  168. dev->phys_dma_addr = dev->phys_bounce_buffer;
  169. if (!do_read)
  170. memcpy(dev->bounce_buffer, buf, R852_DMA_LEN);
  171. }
  172. /* Enable DMA */
  173. spin_lock_irqsave(&dev->irqlock, flags);
  174. r852_dma_enable(dev);
  175. spin_unlock_irqrestore(&dev->irqlock, flags);
  176. /* Wait till complete */
  177. error = r852_dma_wait(dev);
  178. if (error) {
  179. r852_dma_done(dev, error);
  180. return;
  181. }
  182. if (do_read && bounce)
  183. memcpy((void *)buf, dev->bounce_buffer, R852_DMA_LEN);
  184. }
  185. /*
  186. * Program data lines of the nand chip to send data to it
  187. */
  188. void r852_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
  189. {
  190. struct r852_device *dev = r852_get_dev(mtd);
  191. uint32_t reg;
  192. /* Don't allow any access to hardware if we suspect card removal */
  193. if (dev->card_unstable)
  194. return;
  195. /* Special case for whole sector read */
  196. if (len == R852_DMA_LEN && dev->dma_usable) {
  197. r852_do_dma(dev, (uint8_t *)buf, 0);
  198. return;
  199. }
  200. /* write DWORD chinks - faster */
  201. while (len) {
  202. reg = buf[0] | buf[1] << 8 | buf[2] << 16 | buf[3] << 24;
  203. r852_write_reg_dword(dev, R852_DATALINE, reg);
  204. buf += 4;
  205. len -= 4;
  206. }
  207. /* write rest */
  208. while (len)
  209. r852_write_reg(dev, R852_DATALINE, *buf++);
  210. }
  211. /*
  212. * Read data lines of the nand chip to retrieve data
  213. */
  214. void r852_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
  215. {
  216. struct r852_device *dev = r852_get_dev(mtd);
  217. uint32_t reg;
  218. if (dev->card_unstable) {
  219. /* since we can't signal error here, at least, return
  220. predictable buffer */
  221. memset(buf, 0, len);
  222. return;
  223. }
  224. /* special case for whole sector read */
  225. if (len == R852_DMA_LEN && dev->dma_usable) {
  226. r852_do_dma(dev, buf, 1);
  227. return;
  228. }
  229. /* read in dword sized chunks */
  230. while (len >= 4) {
  231. reg = r852_read_reg_dword(dev, R852_DATALINE);
  232. *buf++ = reg & 0xFF;
  233. *buf++ = (reg >> 8) & 0xFF;
  234. *buf++ = (reg >> 16) & 0xFF;
  235. *buf++ = (reg >> 24) & 0xFF;
  236. len -= 4;
  237. }
  238. /* read the reset by bytes */
  239. while (len--)
  240. *buf++ = r852_read_reg(dev, R852_DATALINE);
  241. }
  242. /*
  243. * Read one byte from nand chip
  244. */
  245. static uint8_t r852_read_byte(struct mtd_info *mtd)
  246. {
  247. struct r852_device *dev = r852_get_dev(mtd);
  248. /* Same problem as in r852_read_buf.... */
  249. if (dev->card_unstable)
  250. return 0;
  251. return r852_read_reg(dev, R852_DATALINE);
  252. }
  253. /*
  254. * Readback the buffer to verify it
  255. */
  256. int r852_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
  257. {
  258. struct r852_device *dev = r852_get_dev(mtd);
  259. /* We can't be sure about anything here... */
  260. if (dev->card_unstable)
  261. return -1;
  262. /* This will never happen, unless you wired up a nand chip
  263. with > 512 bytes page size to the reader */
  264. if (len > SM_SECTOR_SIZE)
  265. return 0;
  266. r852_read_buf(mtd, dev->tmp_buffer, len);
  267. return memcmp(buf, dev->tmp_buffer, len);
  268. }
  269. /*
  270. * Control several chip lines & send commands
  271. */
  272. void r852_cmdctl(struct mtd_info *mtd, int dat, unsigned int ctrl)
  273. {
  274. struct r852_device *dev = r852_get_dev(mtd);
  275. if (dev->card_unstable)
  276. return;
  277. if (ctrl & NAND_CTRL_CHANGE) {
  278. dev->ctlreg &= ~(R852_CTL_DATA | R852_CTL_COMMAND |
  279. R852_CTL_ON | R852_CTL_CARDENABLE);
  280. if (ctrl & NAND_ALE)
  281. dev->ctlreg |= R852_CTL_DATA;
  282. if (ctrl & NAND_CLE)
  283. dev->ctlreg |= R852_CTL_COMMAND;
  284. if (ctrl & NAND_NCE)
  285. dev->ctlreg |= (R852_CTL_CARDENABLE | R852_CTL_ON);
  286. else
  287. dev->ctlreg &= ~R852_CTL_WRITE;
  288. /* when write is stareted, enable write access */
  289. if (dat == NAND_CMD_ERASE1)
  290. dev->ctlreg |= R852_CTL_WRITE;
  291. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  292. }
  293. /* HACK: NAND_CMD_SEQIN is called without NAND_CTRL_CHANGE, but we need
  294. to set write mode */
  295. if (dat == NAND_CMD_SEQIN && (dev->ctlreg & R852_CTL_COMMAND)) {
  296. dev->ctlreg |= R852_CTL_WRITE;
  297. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  298. }
  299. if (dat != NAND_CMD_NONE)
  300. r852_write_reg(dev, R852_DATALINE, dat);
  301. }
  302. /*
  303. * Wait till card is ready.
  304. * based on nand_wait, but returns errors on DMA error
  305. */
  306. int r852_wait(struct mtd_info *mtd, struct nand_chip *chip)
  307. {
  308. struct r852_device *dev = (struct r852_device *)chip->priv;
  309. unsigned long timeout;
  310. int status;
  311. timeout = jiffies + (chip->state == FL_ERASING ?
  312. msecs_to_jiffies(400) : msecs_to_jiffies(20));
  313. while (time_before(jiffies, timeout))
  314. if (chip->dev_ready(mtd))
  315. break;
  316. chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
  317. status = (int)chip->read_byte(mtd);
  318. /* Unfortunelly, no way to send detailed error status... */
  319. if (dev->dma_error) {
  320. status |= NAND_STATUS_FAIL;
  321. dev->dma_error = 0;
  322. }
  323. return status;
  324. }
  325. /*
  326. * Check if card is ready
  327. */
  328. int r852_ready(struct mtd_info *mtd)
  329. {
  330. struct r852_device *dev = r852_get_dev(mtd);
  331. return !(r852_read_reg(dev, R852_CARD_STA) & R852_CARD_STA_BUSY);
  332. }
  333. /*
  334. * Set ECC engine mode
  335. */
  336. void r852_ecc_hwctl(struct mtd_info *mtd, int mode)
  337. {
  338. struct r852_device *dev = r852_get_dev(mtd);
  339. if (dev->card_unstable)
  340. return;
  341. switch (mode) {
  342. case NAND_ECC_READ:
  343. case NAND_ECC_WRITE:
  344. /* enable ecc generation/check*/
  345. dev->ctlreg |= R852_CTL_ECC_ENABLE;
  346. /* flush ecc buffer */
  347. r852_write_reg(dev, R852_CTL,
  348. dev->ctlreg | R852_CTL_ECC_ACCESS);
  349. r852_read_reg_dword(dev, R852_DATALINE);
  350. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  351. return;
  352. case NAND_ECC_READSYN:
  353. /* disable ecc generation */
  354. dev->ctlreg &= ~R852_CTL_ECC_ENABLE;
  355. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  356. }
  357. }
  358. /*
  359. * Calculate ECC, only used for writes
  360. */
  361. int r852_ecc_calculate(struct mtd_info *mtd, const uint8_t *dat,
  362. uint8_t *ecc_code)
  363. {
  364. struct r852_device *dev = r852_get_dev(mtd);
  365. struct sm_oob *oob = (struct sm_oob *)ecc_code;
  366. uint32_t ecc1, ecc2;
  367. if (dev->card_unstable)
  368. return 0;
  369. dev->ctlreg &= ~R852_CTL_ECC_ENABLE;
  370. r852_write_reg(dev, R852_CTL, dev->ctlreg | R852_CTL_ECC_ACCESS);
  371. ecc1 = r852_read_reg_dword(dev, R852_DATALINE);
  372. ecc2 = r852_read_reg_dword(dev, R852_DATALINE);
  373. oob->ecc1[0] = (ecc1) & 0xFF;
  374. oob->ecc1[1] = (ecc1 >> 8) & 0xFF;
  375. oob->ecc1[2] = (ecc1 >> 16) & 0xFF;
  376. oob->ecc2[0] = (ecc2) & 0xFF;
  377. oob->ecc2[1] = (ecc2 >> 8) & 0xFF;
  378. oob->ecc2[2] = (ecc2 >> 16) & 0xFF;
  379. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  380. return 0;
  381. }
  382. /*
  383. * Correct the data using ECC, hw did almost everything for us
  384. */
  385. int r852_ecc_correct(struct mtd_info *mtd, uint8_t *dat,
  386. uint8_t *read_ecc, uint8_t *calc_ecc)
  387. {
  388. uint16_t ecc_reg;
  389. uint8_t ecc_status, err_byte;
  390. int i, error = 0;
  391. struct r852_device *dev = r852_get_dev(mtd);
  392. if (dev->card_unstable)
  393. return 0;
  394. r852_write_reg(dev, R852_CTL, dev->ctlreg | R852_CTL_ECC_ACCESS);
  395. ecc_reg = r852_read_reg_dword(dev, R852_DATALINE);
  396. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  397. for (i = 0 ; i <= 1 ; i++) {
  398. ecc_status = (ecc_reg >> 8) & 0xFF;
  399. /* ecc uncorrectable error */
  400. if (ecc_status & R852_ECC_FAIL) {
  401. dbg("ecc: unrecoverable error, in half %d", i);
  402. error = -1;
  403. goto exit;
  404. }
  405. /* correctable error */
  406. if (ecc_status & R852_ECC_CORRECTABLE) {
  407. err_byte = ecc_reg & 0xFF;
  408. dbg("ecc: recoverable error, "
  409. "in half %d, byte %d, bit %d", i,
  410. err_byte, ecc_status & R852_ECC_ERR_BIT_MSK);
  411. dat[err_byte] ^=
  412. 1 << (ecc_status & R852_ECC_ERR_BIT_MSK);
  413. error++;
  414. }
  415. dat += 256;
  416. ecc_reg >>= 16;
  417. }
  418. exit:
  419. return error;
  420. }
  421. /*
  422. * This is copy of nand_read_oob_std
  423. * nand_read_oob_syndrome assumes we can send column address - we can't
  424. */
  425. static int r852_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
  426. int page, int sndcmd)
  427. {
  428. if (sndcmd) {
  429. chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
  430. sndcmd = 0;
  431. }
  432. chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
  433. return sndcmd;
  434. }
  435. /*
  436. * Start the nand engine
  437. */
  438. void r852_engine_enable(struct r852_device *dev)
  439. {
  440. if (r852_read_reg_dword(dev, R852_HW) & R852_HW_UNKNOWN) {
  441. r852_write_reg(dev, R852_CTL, R852_CTL_RESET | R852_CTL_ON);
  442. r852_write_reg_dword(dev, R852_HW, R852_HW_ENABLED);
  443. } else {
  444. r852_write_reg_dword(dev, R852_HW, R852_HW_ENABLED);
  445. r852_write_reg(dev, R852_CTL, R852_CTL_RESET | R852_CTL_ON);
  446. }
  447. msleep(300);
  448. r852_write_reg(dev, R852_CTL, 0);
  449. }
  450. /*
  451. * Stop the nand engine
  452. */
  453. void r852_engine_disable(struct r852_device *dev)
  454. {
  455. r852_write_reg_dword(dev, R852_HW, 0);
  456. r852_write_reg(dev, R852_CTL, R852_CTL_RESET);
  457. }
  458. /*
  459. * Test if card is present
  460. */
  461. void r852_card_update_present(struct r852_device *dev)
  462. {
  463. unsigned long flags;
  464. uint8_t reg;
  465. spin_lock_irqsave(&dev->irqlock, flags);
  466. reg = r852_read_reg(dev, R852_CARD_STA);
  467. dev->card_detected = !!(reg & R852_CARD_STA_PRESENT);
  468. spin_unlock_irqrestore(&dev->irqlock, flags);
  469. }
  470. /*
  471. * Update card detection IRQ state according to current card state
  472. * which is read in r852_card_update_present
  473. */
  474. void r852_update_card_detect(struct r852_device *dev)
  475. {
  476. int card_detect_reg = r852_read_reg(dev, R852_CARD_IRQ_ENABLE);
  477. dev->card_unstable = 0;
  478. card_detect_reg &= ~(R852_CARD_IRQ_REMOVE | R852_CARD_IRQ_INSERT);
  479. card_detect_reg |= R852_CARD_IRQ_GENABLE;
  480. card_detect_reg |= dev->card_detected ?
  481. R852_CARD_IRQ_REMOVE : R852_CARD_IRQ_INSERT;
  482. r852_write_reg(dev, R852_CARD_IRQ_ENABLE, card_detect_reg);
  483. }
  484. ssize_t r852_media_type_show(struct device *sys_dev,
  485. struct device_attribute *attr, char *buf)
  486. {
  487. struct mtd_info *mtd = container_of(sys_dev, struct mtd_info, dev);
  488. struct r852_device *dev = r852_get_dev(mtd);
  489. char *data = dev->sm ? "smartmedia" : "xd";
  490. strcpy(buf, data);
  491. return strlen(data);
  492. }
  493. DEVICE_ATTR(media_type, S_IRUGO, r852_media_type_show, NULL);
  494. /* Detect properties of card in slot */
  495. void r852_update_media_status(struct r852_device *dev)
  496. {
  497. uint8_t reg;
  498. unsigned long flags;
  499. int readonly;
  500. spin_lock_irqsave(&dev->irqlock, flags);
  501. if (!dev->card_detected) {
  502. message("card removed");
  503. spin_unlock_irqrestore(&dev->irqlock, flags);
  504. return ;
  505. }
  506. readonly = r852_read_reg(dev, R852_CARD_STA) & R852_CARD_STA_RO;
  507. reg = r852_read_reg(dev, R852_DMA_CAP);
  508. dev->sm = (reg & (R852_DMA1 | R852_DMA2)) && (reg & R852_SMBIT);
  509. message("detected %s %s card in slot",
  510. dev->sm ? "SmartMedia" : "xD",
  511. readonly ? "readonly" : "writeable");
  512. dev->readonly = readonly;
  513. spin_unlock_irqrestore(&dev->irqlock, flags);
  514. }
  515. /*
  516. * Register the nand device
  517. * Called when the card is detected
  518. */
  519. int r852_register_nand_device(struct r852_device *dev)
  520. {
  521. dev->mtd = kzalloc(sizeof(struct mtd_info), GFP_KERNEL);
  522. if (!dev->mtd)
  523. goto error1;
  524. WARN_ON(dev->card_registred);
  525. dev->mtd->owner = THIS_MODULE;
  526. dev->mtd->priv = dev->chip;
  527. dev->mtd->dev.parent = &dev->pci_dev->dev;
  528. if (dev->readonly)
  529. dev->chip->options |= NAND_ROM;
  530. r852_engine_enable(dev);
  531. if (sm_register_device(dev->mtd))
  532. goto error2;
  533. if (device_create_file(&dev->mtd->dev, &dev_attr_media_type))
  534. message("can't create media type sysfs attribute");
  535. dev->card_registred = 1;
  536. return 0;
  537. error2:
  538. kfree(dev->mtd);
  539. error1:
  540. /* Force card redetect */
  541. dev->card_detected = 0;
  542. return -1;
  543. }
  544. /*
  545. * Unregister the card
  546. */
  547. void r852_unregister_nand_device(struct r852_device *dev)
  548. {
  549. if (!dev->card_registred)
  550. return;
  551. device_remove_file(&dev->mtd->dev, &dev_attr_media_type);
  552. nand_release(dev->mtd);
  553. r852_engine_disable(dev);
  554. dev->card_registred = 0;
  555. kfree(dev->mtd);
  556. dev->mtd = NULL;
  557. }
  558. /* Card state updater */
  559. void r852_card_detect_work(struct work_struct *work)
  560. {
  561. struct r852_device *dev =
  562. container_of(work, struct r852_device, card_detect_work.work);
  563. r852_card_update_present(dev);
  564. dev->card_unstable = 0;
  565. /* False alarm */
  566. if (dev->card_detected == dev->card_registred)
  567. goto exit;
  568. /* Read media properties */
  569. r852_update_media_status(dev);
  570. /* Register the card */
  571. if (dev->card_detected)
  572. r852_register_nand_device(dev);
  573. else
  574. r852_unregister_nand_device(dev);
  575. exit:
  576. /* Update detection logic */
  577. r852_update_card_detect(dev);
  578. }
  579. /* Ack + disable IRQ generation */
  580. static void r852_disable_irqs(struct r852_device *dev)
  581. {
  582. uint8_t reg;
  583. reg = r852_read_reg(dev, R852_CARD_IRQ_ENABLE);
  584. r852_write_reg(dev, R852_CARD_IRQ_ENABLE, reg & ~R852_CARD_IRQ_MASK);
  585. reg = r852_read_reg_dword(dev, R852_DMA_IRQ_ENABLE);
  586. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE,
  587. reg & ~R852_DMA_IRQ_MASK);
  588. r852_write_reg(dev, R852_CARD_IRQ_STA, R852_CARD_IRQ_MASK);
  589. r852_write_reg_dword(dev, R852_DMA_IRQ_STA, R852_DMA_IRQ_MASK);
  590. }
  591. /* Interrupt handler */
  592. static irqreturn_t r852_irq(int irq, void *data)
  593. {
  594. struct r852_device *dev = (struct r852_device *)data;
  595. uint8_t card_status, dma_status;
  596. unsigned long flags;
  597. irqreturn_t ret = IRQ_NONE;
  598. spin_lock_irqsave(&dev->irqlock, flags);
  599. /* We can recieve shared interrupt while pci is suspended
  600. in that case reads will return 0xFFFFFFFF.... */
  601. if (dev->insuspend)
  602. goto out;
  603. /* handle card detection interrupts first */
  604. card_status = r852_read_reg(dev, R852_CARD_IRQ_STA);
  605. r852_write_reg(dev, R852_CARD_IRQ_STA, card_status);
  606. if (card_status & (R852_CARD_IRQ_INSERT|R852_CARD_IRQ_REMOVE)) {
  607. ret = IRQ_HANDLED;
  608. dev->card_detected = !!(card_status & R852_CARD_IRQ_INSERT);
  609. /* we shouldn't recieve any interrupts if we wait for card
  610. to settle */
  611. WARN_ON(dev->card_unstable);
  612. /* disable irqs while card is unstable */
  613. /* this will timeout DMA if active, but better that garbage */
  614. r852_disable_irqs(dev);
  615. if (dev->card_unstable)
  616. goto out;
  617. /* let, card state to settle a bit, and then do the work */
  618. dev->card_unstable = 1;
  619. queue_delayed_work(dev->card_workqueue,
  620. &dev->card_detect_work, msecs_to_jiffies(100));
  621. goto out;
  622. }
  623. /* Handle dma interrupts */
  624. dma_status = r852_read_reg_dword(dev, R852_DMA_IRQ_STA);
  625. r852_write_reg_dword(dev, R852_DMA_IRQ_STA, dma_status);
  626. if (dma_status & R852_DMA_IRQ_MASK) {
  627. ret = IRQ_HANDLED;
  628. if (dma_status & R852_DMA_IRQ_ERROR) {
  629. dbg("recieved dma error IRQ");
  630. r852_dma_done(dev, -EIO);
  631. goto out;
  632. }
  633. /* recieved DMA interrupt out of nowhere? */
  634. WARN_ON_ONCE(dev->dma_stage == 0);
  635. if (dev->dma_stage == 0)
  636. goto out;
  637. /* done device access */
  638. if (dev->dma_state == DMA_INTERNAL &&
  639. (dma_status & R852_DMA_IRQ_INTERNAL)) {
  640. dev->dma_state = DMA_MEMORY;
  641. dev->dma_stage++;
  642. }
  643. /* done memory DMA */
  644. if (dev->dma_state == DMA_MEMORY &&
  645. (dma_status & R852_DMA_IRQ_MEMORY)) {
  646. dev->dma_state = DMA_INTERNAL;
  647. dev->dma_stage++;
  648. }
  649. /* Enable 2nd half of dma dance */
  650. if (dev->dma_stage == 2)
  651. r852_dma_enable(dev);
  652. /* Operation done */
  653. if (dev->dma_stage == 3)
  654. r852_dma_done(dev, 0);
  655. goto out;
  656. }
  657. /* Handle unknown interrupts */
  658. if (dma_status)
  659. dbg("bad dma IRQ status = %x", dma_status);
  660. if (card_status & ~R852_CARD_STA_CD)
  661. dbg("strange card status = %x", card_status);
  662. out:
  663. spin_unlock_irqrestore(&dev->irqlock, flags);
  664. return ret;
  665. }
  666. int r852_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  667. {
  668. int error;
  669. struct nand_chip *chip;
  670. struct r852_device *dev;
  671. /* pci initialization */
  672. error = pci_enable_device(pci_dev);
  673. if (error)
  674. goto error1;
  675. pci_set_master(pci_dev);
  676. error = pci_set_dma_mask(pci_dev, DMA_BIT_MASK(32));
  677. if (error)
  678. goto error2;
  679. error = pci_request_regions(pci_dev, DRV_NAME);
  680. if (error)
  681. goto error3;
  682. error = -ENOMEM;
  683. /* init nand chip, but register it only on card insert */
  684. chip = kzalloc(sizeof(struct nand_chip), GFP_KERNEL);
  685. if (!chip)
  686. goto error4;
  687. /* commands */
  688. chip->cmd_ctrl = r852_cmdctl;
  689. chip->waitfunc = r852_wait;
  690. chip->dev_ready = r852_ready;
  691. /* I/O */
  692. chip->read_byte = r852_read_byte;
  693. chip->read_buf = r852_read_buf;
  694. chip->write_buf = r852_write_buf;
  695. chip->verify_buf = r852_verify_buf;
  696. /* ecc */
  697. chip->ecc.mode = NAND_ECC_HW_SYNDROME;
  698. chip->ecc.size = R852_DMA_LEN;
  699. chip->ecc.bytes = SM_OOB_SIZE;
  700. chip->ecc.hwctl = r852_ecc_hwctl;
  701. chip->ecc.calculate = r852_ecc_calculate;
  702. chip->ecc.correct = r852_ecc_correct;
  703. /* TODO: hack */
  704. chip->ecc.read_oob = r852_read_oob;
  705. /* init our device structure */
  706. dev = kzalloc(sizeof(struct r852_device), GFP_KERNEL);
  707. if (!dev)
  708. goto error5;
  709. chip->priv = dev;
  710. dev->chip = chip;
  711. dev->pci_dev = pci_dev;
  712. pci_set_drvdata(pci_dev, dev);
  713. dev->bounce_buffer = pci_alloc_consistent(pci_dev, R852_DMA_LEN,
  714. &dev->phys_bounce_buffer);
  715. if (!dev->bounce_buffer)
  716. goto error6;
  717. error = -ENODEV;
  718. dev->mmio = pci_ioremap_bar(pci_dev, 0);
  719. if (!dev->mmio)
  720. goto error7;
  721. error = -ENOMEM;
  722. dev->tmp_buffer = kzalloc(SM_SECTOR_SIZE, GFP_KERNEL);
  723. if (!dev->tmp_buffer)
  724. goto error8;
  725. init_completion(&dev->dma_done);
  726. dev->card_workqueue = create_freezeable_workqueue(DRV_NAME);
  727. if (!dev->card_workqueue)
  728. goto error9;
  729. INIT_DELAYED_WORK(&dev->card_detect_work, r852_card_detect_work);
  730. /* shutdown everything - precation */
  731. r852_engine_disable(dev);
  732. r852_disable_irqs(dev);
  733. r852_dma_test(dev);
  734. /*register irq handler*/
  735. error = -ENODEV;
  736. if (request_irq(pci_dev->irq, &r852_irq, IRQF_SHARED,
  737. DRV_NAME, dev))
  738. goto error10;
  739. dev->irq = pci_dev->irq;
  740. spin_lock_init(&dev->irqlock);
  741. /* kick initial present test */
  742. dev->card_detected = 0;
  743. r852_card_update_present(dev);
  744. queue_delayed_work(dev->card_workqueue,
  745. &dev->card_detect_work, 0);
  746. printk(KERN_NOTICE DRV_NAME ": driver loaded succesfully\n");
  747. return 0;
  748. error10:
  749. destroy_workqueue(dev->card_workqueue);
  750. error9:
  751. kfree(dev->tmp_buffer);
  752. error8:
  753. pci_iounmap(pci_dev, dev->mmio);
  754. error7:
  755. pci_free_consistent(pci_dev, R852_DMA_LEN,
  756. dev->bounce_buffer, dev->phys_bounce_buffer);
  757. error6:
  758. kfree(dev);
  759. error5:
  760. kfree(chip);
  761. error4:
  762. pci_release_regions(pci_dev);
  763. error3:
  764. error2:
  765. pci_disable_device(pci_dev);
  766. error1:
  767. return error;
  768. }
  769. void r852_remove(struct pci_dev *pci_dev)
  770. {
  771. struct r852_device *dev = pci_get_drvdata(pci_dev);
  772. /* Stop detect workqueue -
  773. we are going to unregister the device anyway*/
  774. cancel_delayed_work_sync(&dev->card_detect_work);
  775. destroy_workqueue(dev->card_workqueue);
  776. /* Unregister the device, this might make more IO */
  777. r852_unregister_nand_device(dev);
  778. /* Stop interrupts */
  779. r852_disable_irqs(dev);
  780. synchronize_irq(dev->irq);
  781. free_irq(dev->irq, dev);
  782. /* Cleanup */
  783. kfree(dev->tmp_buffer);
  784. pci_iounmap(pci_dev, dev->mmio);
  785. pci_free_consistent(pci_dev, R852_DMA_LEN,
  786. dev->bounce_buffer, dev->phys_bounce_buffer);
  787. kfree(dev->chip);
  788. kfree(dev);
  789. /* Shutdown the PCI device */
  790. pci_release_regions(pci_dev);
  791. pci_disable_device(pci_dev);
  792. }
  793. void r852_shutdown(struct pci_dev *pci_dev)
  794. {
  795. struct r852_device *dev = pci_get_drvdata(pci_dev);
  796. cancel_delayed_work_sync(&dev->card_detect_work);
  797. r852_disable_irqs(dev);
  798. synchronize_irq(dev->irq);
  799. pci_disable_device(pci_dev);
  800. }
  801. #ifdef CONFIG_PM
  802. int r852_suspend(struct device *device)
  803. {
  804. struct r852_device *dev = pci_get_drvdata(to_pci_dev(device));
  805. unsigned long flags;
  806. if (dev->ctlreg & R852_CTL_CARDENABLE)
  807. return -EBUSY;
  808. /* First make sure the detect work is gone */
  809. cancel_delayed_work_sync(&dev->card_detect_work);
  810. /* Turn off the interrupts and stop the device */
  811. r852_disable_irqs(dev);
  812. r852_engine_disable(dev);
  813. spin_lock_irqsave(&dev->irqlock, flags);
  814. dev->insuspend = 1;
  815. spin_unlock_irqrestore(&dev->irqlock, flags);
  816. /* At that point, even if interrupt handler is running, it will quit */
  817. /* So wait for this to happen explictly */
  818. synchronize_irq(dev->irq);
  819. /* If card was pulled off just during the suspend, which is very
  820. unlikely, we will remove it on resume, it too late now
  821. anyway... */
  822. dev->card_unstable = 0;
  823. pci_save_state(to_pci_dev(device));
  824. return pci_prepare_to_sleep(to_pci_dev(device));
  825. }
  826. int r852_resume(struct device *device)
  827. {
  828. struct r852_device *dev = pci_get_drvdata(to_pci_dev(device));
  829. unsigned long flags;
  830. /* Turn on the hardware */
  831. pci_back_from_sleep(to_pci_dev(device));
  832. pci_restore_state(to_pci_dev(device));
  833. r852_disable_irqs(dev);
  834. r852_card_update_present(dev);
  835. r852_engine_disable(dev);
  836. /* Now its safe for IRQ to run */
  837. spin_lock_irqsave(&dev->irqlock, flags);
  838. dev->insuspend = 0;
  839. spin_unlock_irqrestore(&dev->irqlock, flags);
  840. /* If card status changed, just do the work */
  841. if (dev->card_detected != dev->card_registred) {
  842. dbg("card was %s during low power state",
  843. dev->card_detected ? "added" : "removed");
  844. queue_delayed_work(dev->card_workqueue,
  845. &dev->card_detect_work, 1000);
  846. return 0;
  847. }
  848. /* Otherwise, initialize the card */
  849. if (dev->card_registred) {
  850. r852_engine_enable(dev);
  851. dev->chip->select_chip(dev->mtd, 0);
  852. dev->chip->cmdfunc(dev->mtd, NAND_CMD_RESET, -1, -1);
  853. dev->chip->select_chip(dev->mtd, -1);
  854. }
  855. /* Program card detection IRQ */
  856. r852_update_card_detect(dev);
  857. return 0;
  858. }
  859. #else
  860. #define r852_suspend NULL
  861. #define r852_resume NULL
  862. #endif
  863. static const struct pci_device_id r852_pci_id_tbl[] = {
  864. { PCI_VDEVICE(RICOH, 0x0852), },
  865. { },
  866. };
  867. MODULE_DEVICE_TABLE(pci, r852_pci_id_tbl);
  868. SIMPLE_DEV_PM_OPS(r852_pm_ops, r852_suspend, r852_resume);
  869. static struct pci_driver r852_pci_driver = {
  870. .name = DRV_NAME,
  871. .id_table = r852_pci_id_tbl,
  872. .probe = r852_probe,
  873. .remove = r852_remove,
  874. .shutdown = r852_shutdown,
  875. .driver.pm = &r852_pm_ops,
  876. };
  877. static __init int r852_module_init(void)
  878. {
  879. return pci_register_driver(&r852_pci_driver);
  880. }
  881. static void __exit r852_module_exit(void)
  882. {
  883. pci_unregister_driver(&r852_pci_driver);
  884. }
  885. module_init(r852_module_init);
  886. module_exit(r852_module_exit);
  887. MODULE_LICENSE("GPL");
  888. MODULE_AUTHOR("Maxim Levitsky <maximlevitsky@gmail.com>");
  889. MODULE_DESCRIPTION("Ricoh 85xx xD/smartmedia card reader driver");