mv_udc_core.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239
  1. /*
  2. * Copyright (C) 2011 Marvell International Ltd. All rights reserved.
  3. * Author: Chao Xie <chao.xie@marvell.com>
  4. * Neil Zhang <zhangwm@marvell.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/pci.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/dmapool.h>
  15. #include <linux/kernel.h>
  16. #include <linux/delay.h>
  17. #include <linux/ioport.h>
  18. #include <linux/sched.h>
  19. #include <linux/slab.h>
  20. #include <linux/errno.h>
  21. #include <linux/init.h>
  22. #include <linux/timer.h>
  23. #include <linux/list.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/device.h>
  27. #include <linux/usb/ch9.h>
  28. #include <linux/usb/gadget.h>
  29. #include <linux/usb/otg.h>
  30. #include <linux/pm.h>
  31. #include <linux/io.h>
  32. #include <linux/irq.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/clk.h>
  35. #include <linux/platform_data/mv_usb.h>
  36. #include <asm/system.h>
  37. #include <asm/unaligned.h>
  38. #include "mv_udc.h"
  39. #define DRIVER_DESC "Marvell PXA USB Device Controller driver"
  40. #define DRIVER_VERSION "8 Nov 2010"
  41. #define ep_dir(ep) (((ep)->ep_num == 0) ? \
  42. ((ep)->udc->ep0_dir) : ((ep)->direction))
  43. /* timeout value -- usec */
  44. #define RESET_TIMEOUT 10000
  45. #define FLUSH_TIMEOUT 10000
  46. #define EPSTATUS_TIMEOUT 10000
  47. #define PRIME_TIMEOUT 10000
  48. #define READSAFE_TIMEOUT 1000
  49. #define DTD_TIMEOUT 1000
  50. #define LOOPS_USEC_SHIFT 4
  51. #define LOOPS_USEC (1 << LOOPS_USEC_SHIFT)
  52. #define LOOPS(timeout) ((timeout) >> LOOPS_USEC_SHIFT)
  53. static DECLARE_COMPLETION(release_done);
  54. static const char driver_name[] = "mv_udc";
  55. static const char driver_desc[] = DRIVER_DESC;
  56. /* controller device global variable */
  57. static struct mv_udc *the_controller;
  58. int mv_usb_otgsc;
  59. static void nuke(struct mv_ep *ep, int status);
  60. /* for endpoint 0 operations */
  61. static const struct usb_endpoint_descriptor mv_ep0_desc = {
  62. .bLength = USB_DT_ENDPOINT_SIZE,
  63. .bDescriptorType = USB_DT_ENDPOINT,
  64. .bEndpointAddress = 0,
  65. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  66. .wMaxPacketSize = EP0_MAX_PKT_SIZE,
  67. };
  68. static void ep0_reset(struct mv_udc *udc)
  69. {
  70. struct mv_ep *ep;
  71. u32 epctrlx;
  72. int i = 0;
  73. /* ep0 in and out */
  74. for (i = 0; i < 2; i++) {
  75. ep = &udc->eps[i];
  76. ep->udc = udc;
  77. /* ep0 dQH */
  78. ep->dqh = &udc->ep_dqh[i];
  79. /* configure ep0 endpoint capabilities in dQH */
  80. ep->dqh->max_packet_length =
  81. (EP0_MAX_PKT_SIZE << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  82. | EP_QUEUE_HEAD_IOS;
  83. ep->dqh->next_dtd_ptr = EP_QUEUE_HEAD_NEXT_TERMINATE;
  84. epctrlx = readl(&udc->op_regs->epctrlx[0]);
  85. if (i) { /* TX */
  86. epctrlx |= EPCTRL_TX_ENABLE
  87. | (USB_ENDPOINT_XFER_CONTROL
  88. << EPCTRL_TX_EP_TYPE_SHIFT);
  89. } else { /* RX */
  90. epctrlx |= EPCTRL_RX_ENABLE
  91. | (USB_ENDPOINT_XFER_CONTROL
  92. << EPCTRL_RX_EP_TYPE_SHIFT);
  93. }
  94. writel(epctrlx, &udc->op_regs->epctrlx[0]);
  95. }
  96. }
  97. /* protocol ep0 stall, will automatically be cleared on new transaction */
  98. static void ep0_stall(struct mv_udc *udc)
  99. {
  100. u32 epctrlx;
  101. /* set TX and RX to stall */
  102. epctrlx = readl(&udc->op_regs->epctrlx[0]);
  103. epctrlx |= EPCTRL_RX_EP_STALL | EPCTRL_TX_EP_STALL;
  104. writel(epctrlx, &udc->op_regs->epctrlx[0]);
  105. /* update ep0 state */
  106. udc->ep0_state = WAIT_FOR_SETUP;
  107. udc->ep0_dir = EP_DIR_OUT;
  108. }
  109. static int process_ep_req(struct mv_udc *udc, int index,
  110. struct mv_req *curr_req)
  111. {
  112. struct mv_dtd *curr_dtd;
  113. struct mv_dqh *curr_dqh;
  114. int td_complete, actual, remaining_length;
  115. int i, direction;
  116. int retval = 0;
  117. u32 errors;
  118. curr_dqh = &udc->ep_dqh[index];
  119. direction = index % 2;
  120. curr_dtd = curr_req->head;
  121. td_complete = 0;
  122. actual = curr_req->req.length;
  123. for (i = 0; i < curr_req->dtd_count; i++) {
  124. if (curr_dtd->size_ioc_sts & DTD_STATUS_ACTIVE) {
  125. dev_dbg(&udc->dev->dev, "%s, dTD not completed\n",
  126. udc->eps[index].name);
  127. return 1;
  128. }
  129. errors = curr_dtd->size_ioc_sts & DTD_ERROR_MASK;
  130. if (!errors) {
  131. remaining_length +=
  132. (curr_dtd->size_ioc_sts & DTD_PACKET_SIZE)
  133. >> DTD_LENGTH_BIT_POS;
  134. actual -= remaining_length;
  135. } else {
  136. dev_info(&udc->dev->dev,
  137. "complete_tr error: ep=%d %s: error = 0x%x\n",
  138. index >> 1, direction ? "SEND" : "RECV",
  139. errors);
  140. if (errors & DTD_STATUS_HALTED) {
  141. /* Clear the errors and Halt condition */
  142. curr_dqh->size_ioc_int_sts &= ~errors;
  143. retval = -EPIPE;
  144. } else if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  145. retval = -EPROTO;
  146. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  147. retval = -EILSEQ;
  148. }
  149. }
  150. if (i != curr_req->dtd_count - 1)
  151. curr_dtd = (struct mv_dtd *)curr_dtd->next_dtd_virt;
  152. }
  153. if (retval)
  154. return retval;
  155. curr_req->req.actual = actual;
  156. return 0;
  157. }
  158. /*
  159. * done() - retire a request; caller blocked irqs
  160. * @status : request status to be set, only works when
  161. * request is still in progress.
  162. */
  163. static void done(struct mv_ep *ep, struct mv_req *req, int status)
  164. {
  165. struct mv_udc *udc = NULL;
  166. unsigned char stopped = ep->stopped;
  167. struct mv_dtd *curr_td, *next_td;
  168. int j;
  169. udc = (struct mv_udc *)ep->udc;
  170. /* Removed the req from fsl_ep->queue */
  171. list_del_init(&req->queue);
  172. /* req.status should be set as -EINPROGRESS in ep_queue() */
  173. if (req->req.status == -EINPROGRESS)
  174. req->req.status = status;
  175. else
  176. status = req->req.status;
  177. /* Free dtd for the request */
  178. next_td = req->head;
  179. for (j = 0; j < req->dtd_count; j++) {
  180. curr_td = next_td;
  181. if (j != req->dtd_count - 1)
  182. next_td = curr_td->next_dtd_virt;
  183. dma_pool_free(udc->dtd_pool, curr_td, curr_td->td_dma);
  184. }
  185. if (req->mapped) {
  186. dma_unmap_single(ep->udc->gadget.dev.parent,
  187. req->req.dma, req->req.length,
  188. ((ep_dir(ep) == EP_DIR_IN) ?
  189. DMA_TO_DEVICE : DMA_FROM_DEVICE));
  190. req->req.dma = DMA_ADDR_INVALID;
  191. req->mapped = 0;
  192. } else
  193. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  194. req->req.dma, req->req.length,
  195. ((ep_dir(ep) == EP_DIR_IN) ?
  196. DMA_TO_DEVICE : DMA_FROM_DEVICE));
  197. if (status && (status != -ESHUTDOWN))
  198. dev_info(&udc->dev->dev, "complete %s req %p stat %d len %u/%u",
  199. ep->ep.name, &req->req, status,
  200. req->req.actual, req->req.length);
  201. ep->stopped = 1;
  202. spin_unlock(&ep->udc->lock);
  203. /*
  204. * complete() is from gadget layer,
  205. * eg fsg->bulk_in_complete()
  206. */
  207. if (req->req.complete)
  208. req->req.complete(&ep->ep, &req->req);
  209. spin_lock(&ep->udc->lock);
  210. ep->stopped = stopped;
  211. }
  212. static int queue_dtd(struct mv_ep *ep, struct mv_req *req)
  213. {
  214. u32 tmp, epstatus, bit_pos, direction;
  215. struct mv_udc *udc;
  216. struct mv_dqh *dqh;
  217. unsigned int loops;
  218. int readsafe, retval = 0;
  219. udc = ep->udc;
  220. direction = ep_dir(ep);
  221. dqh = &(udc->ep_dqh[ep->ep_num * 2 + direction]);
  222. bit_pos = 1 << (((direction == EP_DIR_OUT) ? 0 : 16) + ep->ep_num);
  223. /* check if the pipe is empty */
  224. if (!(list_empty(&ep->queue))) {
  225. struct mv_req *lastreq;
  226. lastreq = list_entry(ep->queue.prev, struct mv_req, queue);
  227. lastreq->tail->dtd_next =
  228. req->head->td_dma & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  229. if (readl(&udc->op_regs->epprime) & bit_pos) {
  230. loops = LOOPS(PRIME_TIMEOUT);
  231. while (readl(&udc->op_regs->epprime) & bit_pos) {
  232. if (loops == 0) {
  233. retval = -ETIME;
  234. goto done;
  235. }
  236. udelay(LOOPS_USEC);
  237. loops--;
  238. }
  239. if (readl(&udc->op_regs->epstatus) & bit_pos)
  240. goto done;
  241. }
  242. readsafe = 0;
  243. loops = LOOPS(READSAFE_TIMEOUT);
  244. while (readsafe == 0) {
  245. if (loops == 0) {
  246. retval = -ETIME;
  247. goto done;
  248. }
  249. /* start with setting the semaphores */
  250. tmp = readl(&udc->op_regs->usbcmd);
  251. tmp |= USBCMD_ATDTW_TRIPWIRE_SET;
  252. writel(tmp, &udc->op_regs->usbcmd);
  253. /* read the endpoint status */
  254. epstatus = readl(&udc->op_regs->epstatus) & bit_pos;
  255. /*
  256. * Reread the ATDTW semaphore bit to check if it is
  257. * cleared. When hardware see a hazard, it will clear
  258. * the bit or else we remain set to 1 and we can
  259. * proceed with priming of endpoint if not already
  260. * primed.
  261. */
  262. if (readl(&udc->op_regs->usbcmd)
  263. & USBCMD_ATDTW_TRIPWIRE_SET) {
  264. readsafe = 1;
  265. }
  266. loops--;
  267. udelay(LOOPS_USEC);
  268. }
  269. /* Clear the semaphore */
  270. tmp = readl(&udc->op_regs->usbcmd);
  271. tmp &= USBCMD_ATDTW_TRIPWIRE_CLEAR;
  272. writel(tmp, &udc->op_regs->usbcmd);
  273. /* If endpoint is not active, we activate it now. */
  274. if (!epstatus) {
  275. if (direction == EP_DIR_IN) {
  276. struct mv_dtd *curr_dtd = dma_to_virt(
  277. &udc->dev->dev, dqh->curr_dtd_ptr);
  278. loops = LOOPS(DTD_TIMEOUT);
  279. while (curr_dtd->size_ioc_sts
  280. & DTD_STATUS_ACTIVE) {
  281. if (loops == 0) {
  282. retval = -ETIME;
  283. goto done;
  284. }
  285. loops--;
  286. udelay(LOOPS_USEC);
  287. }
  288. }
  289. /* No other transfers on the queue */
  290. /* Write dQH next pointer and terminate bit to 0 */
  291. dqh->next_dtd_ptr = req->head->td_dma
  292. & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  293. dqh->size_ioc_int_sts = 0;
  294. /*
  295. * Ensure that updates to the QH will
  296. * occur before priming.
  297. */
  298. wmb();
  299. /* Prime the Endpoint */
  300. writel(bit_pos, &udc->op_regs->epprime);
  301. }
  302. } else {
  303. /* Write dQH next pointer and terminate bit to 0 */
  304. dqh->next_dtd_ptr = req->head->td_dma
  305. & EP_QUEUE_HEAD_NEXT_POINTER_MASK;;
  306. dqh->size_ioc_int_sts = 0;
  307. /* Ensure that updates to the QH will occur before priming. */
  308. wmb();
  309. /* Prime the Endpoint */
  310. writel(bit_pos, &udc->op_regs->epprime);
  311. if (direction == EP_DIR_IN) {
  312. /* FIXME add status check after prime the IN ep */
  313. int prime_again;
  314. u32 curr_dtd_ptr = dqh->curr_dtd_ptr;
  315. loops = LOOPS(DTD_TIMEOUT);
  316. prime_again = 0;
  317. while ((curr_dtd_ptr != req->head->td_dma)) {
  318. curr_dtd_ptr = dqh->curr_dtd_ptr;
  319. if (loops == 0) {
  320. dev_err(&udc->dev->dev,
  321. "failed to prime %s\n",
  322. ep->name);
  323. retval = -ETIME;
  324. goto done;
  325. }
  326. loops--;
  327. udelay(LOOPS_USEC);
  328. if (loops == (LOOPS(DTD_TIMEOUT) >> 2)) {
  329. if (prime_again)
  330. goto done;
  331. dev_info(&udc->dev->dev,
  332. "prime again\n");
  333. writel(bit_pos,
  334. &udc->op_regs->epprime);
  335. prime_again = 1;
  336. }
  337. }
  338. }
  339. }
  340. done:
  341. return retval;;
  342. }
  343. static struct mv_dtd *build_dtd(struct mv_req *req, unsigned *length,
  344. dma_addr_t *dma, int *is_last)
  345. {
  346. u32 temp;
  347. struct mv_dtd *dtd;
  348. struct mv_udc *udc;
  349. /* how big will this transfer be? */
  350. *length = min(req->req.length - req->req.actual,
  351. (unsigned)EP_MAX_LENGTH_TRANSFER);
  352. udc = req->ep->udc;
  353. /*
  354. * Be careful that no _GFP_HIGHMEM is set,
  355. * or we can not use dma_to_virt
  356. */
  357. dtd = dma_pool_alloc(udc->dtd_pool, GFP_KERNEL, dma);
  358. if (dtd == NULL)
  359. return dtd;
  360. dtd->td_dma = *dma;
  361. /* initialize buffer page pointers */
  362. temp = (u32)(req->req.dma + req->req.actual);
  363. dtd->buff_ptr0 = cpu_to_le32(temp);
  364. temp &= ~0xFFF;
  365. dtd->buff_ptr1 = cpu_to_le32(temp + 0x1000);
  366. dtd->buff_ptr2 = cpu_to_le32(temp + 0x2000);
  367. dtd->buff_ptr3 = cpu_to_le32(temp + 0x3000);
  368. dtd->buff_ptr4 = cpu_to_le32(temp + 0x4000);
  369. req->req.actual += *length;
  370. /* zlp is needed if req->req.zero is set */
  371. if (req->req.zero) {
  372. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  373. *is_last = 1;
  374. else
  375. *is_last = 0;
  376. } else if (req->req.length == req->req.actual)
  377. *is_last = 1;
  378. else
  379. *is_last = 0;
  380. /* Fill in the transfer size; set active bit */
  381. temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  382. /* Enable interrupt for the last dtd of a request */
  383. if (*is_last && !req->req.no_interrupt)
  384. temp |= DTD_IOC;
  385. dtd->size_ioc_sts = temp;
  386. mb();
  387. return dtd;
  388. }
  389. /* generate dTD linked list for a request */
  390. static int req_to_dtd(struct mv_req *req)
  391. {
  392. unsigned count;
  393. int is_last, is_first = 1;
  394. struct mv_dtd *dtd, *last_dtd = NULL;
  395. struct mv_udc *udc;
  396. dma_addr_t dma;
  397. udc = req->ep->udc;
  398. do {
  399. dtd = build_dtd(req, &count, &dma, &is_last);
  400. if (dtd == NULL)
  401. return -ENOMEM;
  402. if (is_first) {
  403. is_first = 0;
  404. req->head = dtd;
  405. } else {
  406. last_dtd->dtd_next = dma;
  407. last_dtd->next_dtd_virt = dtd;
  408. }
  409. last_dtd = dtd;
  410. req->dtd_count++;
  411. } while (!is_last);
  412. /* set terminate bit to 1 for the last dTD */
  413. dtd->dtd_next = DTD_NEXT_TERMINATE;
  414. req->tail = dtd;
  415. return 0;
  416. }
  417. static int mv_ep_enable(struct usb_ep *_ep,
  418. const struct usb_endpoint_descriptor *desc)
  419. {
  420. struct mv_udc *udc;
  421. struct mv_ep *ep;
  422. struct mv_dqh *dqh;
  423. u16 max = 0;
  424. u32 bit_pos, epctrlx, direction;
  425. unsigned char zlt = 0, ios = 0, mult = 0;
  426. unsigned long flags;
  427. ep = container_of(_ep, struct mv_ep, ep);
  428. udc = ep->udc;
  429. if (!_ep || !desc || ep->desc
  430. || desc->bDescriptorType != USB_DT_ENDPOINT)
  431. return -EINVAL;
  432. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  433. return -ESHUTDOWN;
  434. direction = ep_dir(ep);
  435. max = usb_endpoint_maxp(desc);
  436. /*
  437. * disable HW zero length termination select
  438. * driver handles zero length packet through req->req.zero
  439. */
  440. zlt = 1;
  441. bit_pos = 1 << ((direction == EP_DIR_OUT ? 0 : 16) + ep->ep_num);
  442. /* Check if the Endpoint is Primed */
  443. if ((readl(&udc->op_regs->epprime) & bit_pos)
  444. || (readl(&udc->op_regs->epstatus) & bit_pos)) {
  445. dev_info(&udc->dev->dev,
  446. "ep=%d %s: Init ERROR: ENDPTPRIME=0x%x,"
  447. " ENDPTSTATUS=0x%x, bit_pos=0x%x\n",
  448. (unsigned)ep->ep_num, direction ? "SEND" : "RECV",
  449. (unsigned)readl(&udc->op_regs->epprime),
  450. (unsigned)readl(&udc->op_regs->epstatus),
  451. (unsigned)bit_pos);
  452. goto en_done;
  453. }
  454. /* Set the max packet length, interrupt on Setup and Mult fields */
  455. switch (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) {
  456. case USB_ENDPOINT_XFER_BULK:
  457. zlt = 1;
  458. mult = 0;
  459. break;
  460. case USB_ENDPOINT_XFER_CONTROL:
  461. ios = 1;
  462. case USB_ENDPOINT_XFER_INT:
  463. mult = 0;
  464. break;
  465. case USB_ENDPOINT_XFER_ISOC:
  466. /* Calculate transactions needed for high bandwidth iso */
  467. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  468. max = max & 0x7ff; /* bit 0~10 */
  469. /* 3 transactions at most */
  470. if (mult > 3)
  471. goto en_done;
  472. break;
  473. default:
  474. goto en_done;
  475. }
  476. spin_lock_irqsave(&udc->lock, flags);
  477. /* Get the endpoint queue head address */
  478. dqh = ep->dqh;
  479. dqh->max_packet_length = (max << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  480. | (mult << EP_QUEUE_HEAD_MULT_POS)
  481. | (zlt ? EP_QUEUE_HEAD_ZLT_SEL : 0)
  482. | (ios ? EP_QUEUE_HEAD_IOS : 0);
  483. dqh->next_dtd_ptr = 1;
  484. dqh->size_ioc_int_sts = 0;
  485. ep->ep.maxpacket = max;
  486. ep->desc = desc;
  487. ep->stopped = 0;
  488. /* Enable the endpoint for Rx or Tx and set the endpoint type */
  489. epctrlx = readl(&udc->op_regs->epctrlx[ep->ep_num]);
  490. if (direction == EP_DIR_IN) {
  491. epctrlx &= ~EPCTRL_TX_ALL_MASK;
  492. epctrlx |= EPCTRL_TX_ENABLE | EPCTRL_TX_DATA_TOGGLE_RST
  493. | ((desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK)
  494. << EPCTRL_TX_EP_TYPE_SHIFT);
  495. } else {
  496. epctrlx &= ~EPCTRL_RX_ALL_MASK;
  497. epctrlx |= EPCTRL_RX_ENABLE | EPCTRL_RX_DATA_TOGGLE_RST
  498. | ((desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK)
  499. << EPCTRL_RX_EP_TYPE_SHIFT);
  500. }
  501. writel(epctrlx, &udc->op_regs->epctrlx[ep->ep_num]);
  502. /*
  503. * Implement Guideline (GL# USB-7) The unused endpoint type must
  504. * be programmed to bulk.
  505. */
  506. epctrlx = readl(&udc->op_regs->epctrlx[ep->ep_num]);
  507. if ((epctrlx & EPCTRL_RX_ENABLE) == 0) {
  508. epctrlx |= (USB_ENDPOINT_XFER_BULK
  509. << EPCTRL_RX_EP_TYPE_SHIFT);
  510. writel(epctrlx, &udc->op_regs->epctrlx[ep->ep_num]);
  511. }
  512. epctrlx = readl(&udc->op_regs->epctrlx[ep->ep_num]);
  513. if ((epctrlx & EPCTRL_TX_ENABLE) == 0) {
  514. epctrlx |= (USB_ENDPOINT_XFER_BULK
  515. << EPCTRL_TX_EP_TYPE_SHIFT);
  516. writel(epctrlx, &udc->op_regs->epctrlx[ep->ep_num]);
  517. }
  518. spin_unlock_irqrestore(&udc->lock, flags);
  519. return 0;
  520. en_done:
  521. return -EINVAL;
  522. }
  523. static int mv_ep_disable(struct usb_ep *_ep)
  524. {
  525. struct mv_udc *udc;
  526. struct mv_ep *ep;
  527. struct mv_dqh *dqh;
  528. u32 bit_pos, epctrlx, direction;
  529. unsigned long flags;
  530. ep = container_of(_ep, struct mv_ep, ep);
  531. if ((_ep == NULL) || !ep->desc)
  532. return -EINVAL;
  533. udc = ep->udc;
  534. /* Get the endpoint queue head address */
  535. dqh = ep->dqh;
  536. spin_lock_irqsave(&udc->lock, flags);
  537. direction = ep_dir(ep);
  538. bit_pos = 1 << ((direction == EP_DIR_OUT ? 0 : 16) + ep->ep_num);
  539. /* Reset the max packet length and the interrupt on Setup */
  540. dqh->max_packet_length = 0;
  541. /* Disable the endpoint for Rx or Tx and reset the endpoint type */
  542. epctrlx = readl(&udc->op_regs->epctrlx[ep->ep_num]);
  543. epctrlx &= ~((direction == EP_DIR_IN)
  544. ? (EPCTRL_TX_ENABLE | EPCTRL_TX_TYPE)
  545. : (EPCTRL_RX_ENABLE | EPCTRL_RX_TYPE));
  546. writel(epctrlx, &udc->op_regs->epctrlx[ep->ep_num]);
  547. /* nuke all pending requests (does flush) */
  548. nuke(ep, -ESHUTDOWN);
  549. ep->desc = NULL;
  550. ep->stopped = 1;
  551. spin_unlock_irqrestore(&udc->lock, flags);
  552. return 0;
  553. }
  554. static struct usb_request *
  555. mv_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  556. {
  557. struct mv_req *req = NULL;
  558. req = kzalloc(sizeof *req, gfp_flags);
  559. if (!req)
  560. return NULL;
  561. req->req.dma = DMA_ADDR_INVALID;
  562. INIT_LIST_HEAD(&req->queue);
  563. return &req->req;
  564. }
  565. static void mv_free_request(struct usb_ep *_ep, struct usb_request *_req)
  566. {
  567. struct mv_req *req = NULL;
  568. req = container_of(_req, struct mv_req, req);
  569. if (_req)
  570. kfree(req);
  571. }
  572. static void mv_ep_fifo_flush(struct usb_ep *_ep)
  573. {
  574. struct mv_udc *udc;
  575. u32 bit_pos, direction;
  576. struct mv_ep *ep;
  577. unsigned int loops;
  578. if (!_ep)
  579. return;
  580. ep = container_of(_ep, struct mv_ep, ep);
  581. if (!ep->desc)
  582. return;
  583. udc = ep->udc;
  584. direction = ep_dir(ep);
  585. if (ep->ep_num == 0)
  586. bit_pos = (1 << 16) | 1;
  587. else if (direction == EP_DIR_OUT)
  588. bit_pos = 1 << ep->ep_num;
  589. else
  590. bit_pos = 1 << (16 + ep->ep_num);
  591. loops = LOOPS(EPSTATUS_TIMEOUT);
  592. do {
  593. unsigned int inter_loops;
  594. if (loops == 0) {
  595. dev_err(&udc->dev->dev,
  596. "TIMEOUT for ENDPTSTATUS=0x%x, bit_pos=0x%x\n",
  597. (unsigned)readl(&udc->op_regs->epstatus),
  598. (unsigned)bit_pos);
  599. return;
  600. }
  601. /* Write 1 to the Flush register */
  602. writel(bit_pos, &udc->op_regs->epflush);
  603. /* Wait until flushing completed */
  604. inter_loops = LOOPS(FLUSH_TIMEOUT);
  605. while (readl(&udc->op_regs->epflush)) {
  606. /*
  607. * ENDPTFLUSH bit should be cleared to indicate this
  608. * operation is complete
  609. */
  610. if (inter_loops == 0) {
  611. dev_err(&udc->dev->dev,
  612. "TIMEOUT for ENDPTFLUSH=0x%x,"
  613. "bit_pos=0x%x\n",
  614. (unsigned)readl(&udc->op_regs->epflush),
  615. (unsigned)bit_pos);
  616. return;
  617. }
  618. inter_loops--;
  619. udelay(LOOPS_USEC);
  620. }
  621. loops--;
  622. } while (readl(&udc->op_regs->epstatus) & bit_pos);
  623. }
  624. /* queues (submits) an I/O request to an endpoint */
  625. static int
  626. mv_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  627. {
  628. struct mv_ep *ep = container_of(_ep, struct mv_ep, ep);
  629. struct mv_req *req = container_of(_req, struct mv_req, req);
  630. struct mv_udc *udc = ep->udc;
  631. unsigned long flags;
  632. /* catch various bogus parameters */
  633. if (!_req || !req->req.complete || !req->req.buf
  634. || !list_empty(&req->queue)) {
  635. dev_err(&udc->dev->dev, "%s, bad params", __func__);
  636. return -EINVAL;
  637. }
  638. if (unlikely(!_ep || !ep->desc)) {
  639. dev_err(&udc->dev->dev, "%s, bad ep", __func__);
  640. return -EINVAL;
  641. }
  642. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  643. if (req->req.length > ep->ep.maxpacket)
  644. return -EMSGSIZE;
  645. }
  646. udc = ep->udc;
  647. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  648. return -ESHUTDOWN;
  649. req->ep = ep;
  650. /* map virtual address to hardware */
  651. if (req->req.dma == DMA_ADDR_INVALID) {
  652. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  653. req->req.buf,
  654. req->req.length, ep_dir(ep)
  655. ? DMA_TO_DEVICE
  656. : DMA_FROM_DEVICE);
  657. req->mapped = 1;
  658. } else {
  659. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  660. req->req.dma, req->req.length,
  661. ep_dir(ep)
  662. ? DMA_TO_DEVICE
  663. : DMA_FROM_DEVICE);
  664. req->mapped = 0;
  665. }
  666. req->req.status = -EINPROGRESS;
  667. req->req.actual = 0;
  668. req->dtd_count = 0;
  669. spin_lock_irqsave(&udc->lock, flags);
  670. /* build dtds and push them to device queue */
  671. if (!req_to_dtd(req)) {
  672. int retval;
  673. retval = queue_dtd(ep, req);
  674. if (retval) {
  675. spin_unlock_irqrestore(&udc->lock, flags);
  676. return retval;
  677. }
  678. } else {
  679. spin_unlock_irqrestore(&udc->lock, flags);
  680. return -ENOMEM;
  681. }
  682. /* Update ep0 state */
  683. if (ep->ep_num == 0)
  684. udc->ep0_state = DATA_STATE_XMIT;
  685. /* irq handler advances the queue */
  686. if (req != NULL)
  687. list_add_tail(&req->queue, &ep->queue);
  688. spin_unlock_irqrestore(&udc->lock, flags);
  689. return 0;
  690. }
  691. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  692. static int mv_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  693. {
  694. struct mv_ep *ep = container_of(_ep, struct mv_ep, ep);
  695. struct mv_req *req;
  696. struct mv_udc *udc = ep->udc;
  697. unsigned long flags;
  698. int stopped, ret = 0;
  699. u32 epctrlx;
  700. if (!_ep || !_req)
  701. return -EINVAL;
  702. spin_lock_irqsave(&ep->udc->lock, flags);
  703. stopped = ep->stopped;
  704. /* Stop the ep before we deal with the queue */
  705. ep->stopped = 1;
  706. epctrlx = readl(&udc->op_regs->epctrlx[ep->ep_num]);
  707. if (ep_dir(ep) == EP_DIR_IN)
  708. epctrlx &= ~EPCTRL_TX_ENABLE;
  709. else
  710. epctrlx &= ~EPCTRL_RX_ENABLE;
  711. writel(epctrlx, &udc->op_regs->epctrlx[ep->ep_num]);
  712. /* make sure it's actually queued on this endpoint */
  713. list_for_each_entry(req, &ep->queue, queue) {
  714. if (&req->req == _req)
  715. break;
  716. }
  717. if (&req->req != _req) {
  718. ret = -EINVAL;
  719. goto out;
  720. }
  721. /* The request is in progress, or completed but not dequeued */
  722. if (ep->queue.next == &req->queue) {
  723. _req->status = -ECONNRESET;
  724. mv_ep_fifo_flush(_ep); /* flush current transfer */
  725. /* The request isn't the last request in this ep queue */
  726. if (req->queue.next != &ep->queue) {
  727. struct mv_dqh *qh;
  728. struct mv_req *next_req;
  729. qh = ep->dqh;
  730. next_req = list_entry(req->queue.next, struct mv_req,
  731. queue);
  732. /* Point the QH to the first TD of next request */
  733. writel((u32) next_req->head, &qh->curr_dtd_ptr);
  734. } else {
  735. struct mv_dqh *qh;
  736. qh = ep->dqh;
  737. qh->next_dtd_ptr = 1;
  738. qh->size_ioc_int_sts = 0;
  739. }
  740. /* The request hasn't been processed, patch up the TD chain */
  741. } else {
  742. struct mv_req *prev_req;
  743. prev_req = list_entry(req->queue.prev, struct mv_req, queue);
  744. writel(readl(&req->tail->dtd_next),
  745. &prev_req->tail->dtd_next);
  746. }
  747. done(ep, req, -ECONNRESET);
  748. /* Enable EP */
  749. out:
  750. epctrlx = readl(&udc->op_regs->epctrlx[ep->ep_num]);
  751. if (ep_dir(ep) == EP_DIR_IN)
  752. epctrlx |= EPCTRL_TX_ENABLE;
  753. else
  754. epctrlx |= EPCTRL_RX_ENABLE;
  755. writel(epctrlx, &udc->op_regs->epctrlx[ep->ep_num]);
  756. ep->stopped = stopped;
  757. spin_unlock_irqrestore(&ep->udc->lock, flags);
  758. return ret;
  759. }
  760. static void ep_set_stall(struct mv_udc *udc, u8 ep_num, u8 direction, int stall)
  761. {
  762. u32 epctrlx;
  763. epctrlx = readl(&udc->op_regs->epctrlx[ep_num]);
  764. if (stall) {
  765. if (direction == EP_DIR_IN)
  766. epctrlx |= EPCTRL_TX_EP_STALL;
  767. else
  768. epctrlx |= EPCTRL_RX_EP_STALL;
  769. } else {
  770. if (direction == EP_DIR_IN) {
  771. epctrlx &= ~EPCTRL_TX_EP_STALL;
  772. epctrlx |= EPCTRL_TX_DATA_TOGGLE_RST;
  773. } else {
  774. epctrlx &= ~EPCTRL_RX_EP_STALL;
  775. epctrlx |= EPCTRL_RX_DATA_TOGGLE_RST;
  776. }
  777. }
  778. writel(epctrlx, &udc->op_regs->epctrlx[ep_num]);
  779. }
  780. static int ep_is_stall(struct mv_udc *udc, u8 ep_num, u8 direction)
  781. {
  782. u32 epctrlx;
  783. epctrlx = readl(&udc->op_regs->epctrlx[ep_num]);
  784. if (direction == EP_DIR_OUT)
  785. return (epctrlx & EPCTRL_RX_EP_STALL) ? 1 : 0;
  786. else
  787. return (epctrlx & EPCTRL_TX_EP_STALL) ? 1 : 0;
  788. }
  789. static int mv_ep_set_halt_wedge(struct usb_ep *_ep, int halt, int wedge)
  790. {
  791. struct mv_ep *ep;
  792. unsigned long flags = 0;
  793. int status = 0;
  794. struct mv_udc *udc;
  795. ep = container_of(_ep, struct mv_ep, ep);
  796. udc = ep->udc;
  797. if (!_ep || !ep->desc) {
  798. status = -EINVAL;
  799. goto out;
  800. }
  801. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  802. status = -EOPNOTSUPP;
  803. goto out;
  804. }
  805. /*
  806. * Attempt to halt IN ep will fail if any transfer requests
  807. * are still queue
  808. */
  809. if (halt && (ep_dir(ep) == EP_DIR_IN) && !list_empty(&ep->queue)) {
  810. status = -EAGAIN;
  811. goto out;
  812. }
  813. spin_lock_irqsave(&ep->udc->lock, flags);
  814. ep_set_stall(udc, ep->ep_num, ep_dir(ep), halt);
  815. if (halt && wedge)
  816. ep->wedge = 1;
  817. else if (!halt)
  818. ep->wedge = 0;
  819. spin_unlock_irqrestore(&ep->udc->lock, flags);
  820. if (ep->ep_num == 0) {
  821. udc->ep0_state = WAIT_FOR_SETUP;
  822. udc->ep0_dir = EP_DIR_OUT;
  823. }
  824. out:
  825. return status;
  826. }
  827. static int mv_ep_set_halt(struct usb_ep *_ep, int halt)
  828. {
  829. return mv_ep_set_halt_wedge(_ep, halt, 0);
  830. }
  831. static int mv_ep_set_wedge(struct usb_ep *_ep)
  832. {
  833. return mv_ep_set_halt_wedge(_ep, 1, 1);
  834. }
  835. static struct usb_ep_ops mv_ep_ops = {
  836. .enable = mv_ep_enable,
  837. .disable = mv_ep_disable,
  838. .alloc_request = mv_alloc_request,
  839. .free_request = mv_free_request,
  840. .queue = mv_ep_queue,
  841. .dequeue = mv_ep_dequeue,
  842. .set_wedge = mv_ep_set_wedge,
  843. .set_halt = mv_ep_set_halt,
  844. .fifo_flush = mv_ep_fifo_flush, /* flush fifo */
  845. };
  846. static void udc_clock_enable(struct mv_udc *udc)
  847. {
  848. unsigned int i;
  849. for (i = 0; i < udc->clknum; i++)
  850. clk_enable(udc->clk[i]);
  851. }
  852. static void udc_clock_disable(struct mv_udc *udc)
  853. {
  854. unsigned int i;
  855. for (i = 0; i < udc->clknum; i++)
  856. clk_disable(udc->clk[i]);
  857. }
  858. static void udc_stop(struct mv_udc *udc)
  859. {
  860. u32 tmp;
  861. /* Disable interrupts */
  862. tmp = readl(&udc->op_regs->usbintr);
  863. tmp &= ~(USBINTR_INT_EN | USBINTR_ERR_INT_EN |
  864. USBINTR_PORT_CHANGE_DETECT_EN | USBINTR_RESET_EN);
  865. writel(tmp, &udc->op_regs->usbintr);
  866. /* Reset the Run the bit in the command register to stop VUSB */
  867. tmp = readl(&udc->op_regs->usbcmd);
  868. tmp &= ~USBCMD_RUN_STOP;
  869. writel(tmp, &udc->op_regs->usbcmd);
  870. }
  871. static void udc_start(struct mv_udc *udc)
  872. {
  873. u32 usbintr;
  874. usbintr = USBINTR_INT_EN | USBINTR_ERR_INT_EN
  875. | USBINTR_PORT_CHANGE_DETECT_EN
  876. | USBINTR_RESET_EN | USBINTR_DEVICE_SUSPEND;
  877. /* Enable interrupts */
  878. writel(usbintr, &udc->op_regs->usbintr);
  879. /* Set the Run bit in the command register */
  880. writel(USBCMD_RUN_STOP, &udc->op_regs->usbcmd);
  881. }
  882. static int udc_reset(struct mv_udc *udc)
  883. {
  884. unsigned int loops;
  885. u32 tmp, portsc;
  886. /* Stop the controller */
  887. tmp = readl(&udc->op_regs->usbcmd);
  888. tmp &= ~USBCMD_RUN_STOP;
  889. writel(tmp, &udc->op_regs->usbcmd);
  890. /* Reset the controller to get default values */
  891. writel(USBCMD_CTRL_RESET, &udc->op_regs->usbcmd);
  892. /* wait for reset to complete */
  893. loops = LOOPS(RESET_TIMEOUT);
  894. while (readl(&udc->op_regs->usbcmd) & USBCMD_CTRL_RESET) {
  895. if (loops == 0) {
  896. dev_err(&udc->dev->dev,
  897. "Wait for RESET completed TIMEOUT\n");
  898. return -ETIMEDOUT;
  899. }
  900. loops--;
  901. udelay(LOOPS_USEC);
  902. }
  903. /* set controller to device mode */
  904. tmp = readl(&udc->op_regs->usbmode);
  905. tmp |= USBMODE_CTRL_MODE_DEVICE;
  906. /* turn setup lockout off, require setup tripwire in usbcmd */
  907. tmp |= USBMODE_SETUP_LOCK_OFF | USBMODE_STREAM_DISABLE;
  908. writel(tmp, &udc->op_regs->usbmode);
  909. writel(0x0, &udc->op_regs->epsetupstat);
  910. /* Configure the Endpoint List Address */
  911. writel(udc->ep_dqh_dma & USB_EP_LIST_ADDRESS_MASK,
  912. &udc->op_regs->eplistaddr);
  913. portsc = readl(&udc->op_regs->portsc[0]);
  914. if (readl(&udc->cap_regs->hcsparams) & HCSPARAMS_PPC)
  915. portsc &= (~PORTSCX_W1C_BITS | ~PORTSCX_PORT_POWER);
  916. if (udc->force_fs)
  917. portsc |= PORTSCX_FORCE_FULL_SPEED_CONNECT;
  918. else
  919. portsc &= (~PORTSCX_FORCE_FULL_SPEED_CONNECT);
  920. writel(portsc, &udc->op_regs->portsc[0]);
  921. tmp = readl(&udc->op_regs->epctrlx[0]);
  922. tmp &= ~(EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL);
  923. writel(tmp, &udc->op_regs->epctrlx[0]);
  924. return 0;
  925. }
  926. static int mv_udc_get_frame(struct usb_gadget *gadget)
  927. {
  928. struct mv_udc *udc;
  929. u16 retval;
  930. if (!gadget)
  931. return -ENODEV;
  932. udc = container_of(gadget, struct mv_udc, gadget);
  933. retval = readl(udc->op_regs->frindex) & USB_FRINDEX_MASKS;
  934. return retval;
  935. }
  936. /* Tries to wake up the host connected to this gadget */
  937. static int mv_udc_wakeup(struct usb_gadget *gadget)
  938. {
  939. struct mv_udc *udc = container_of(gadget, struct mv_udc, gadget);
  940. u32 portsc;
  941. /* Remote wakeup feature not enabled by host */
  942. if (!udc->remote_wakeup)
  943. return -ENOTSUPP;
  944. portsc = readl(&udc->op_regs->portsc);
  945. /* not suspended? */
  946. if (!(portsc & PORTSCX_PORT_SUSPEND))
  947. return 0;
  948. /* trigger force resume */
  949. portsc |= PORTSCX_PORT_FORCE_RESUME;
  950. writel(portsc, &udc->op_regs->portsc[0]);
  951. return 0;
  952. }
  953. static int mv_udc_pullup(struct usb_gadget *gadget, int is_on)
  954. {
  955. struct mv_udc *udc;
  956. unsigned long flags;
  957. udc = container_of(gadget, struct mv_udc, gadget);
  958. spin_lock_irqsave(&udc->lock, flags);
  959. udc->softconnect = (is_on != 0);
  960. if (udc->driver && udc->softconnect)
  961. udc_start(udc);
  962. else
  963. udc_stop(udc);
  964. spin_unlock_irqrestore(&udc->lock, flags);
  965. return 0;
  966. }
  967. static int mv_udc_start(struct usb_gadget_driver *driver,
  968. int (*bind)(struct usb_gadget *));
  969. static int mv_udc_stop(struct usb_gadget_driver *driver);
  970. /* device controller usb_gadget_ops structure */
  971. static const struct usb_gadget_ops mv_ops = {
  972. /* returns the current frame number */
  973. .get_frame = mv_udc_get_frame,
  974. /* tries to wake up the host connected to this gadget */
  975. .wakeup = mv_udc_wakeup,
  976. /* D+ pullup, software-controlled connect/disconnect to USB host */
  977. .pullup = mv_udc_pullup,
  978. .start = mv_udc_start,
  979. .stop = mv_udc_stop,
  980. };
  981. static void mv_udc_testmode(struct mv_udc *udc, u16 index, bool enter)
  982. {
  983. dev_info(&udc->dev->dev, "Test Mode is not support yet\n");
  984. }
  985. static int eps_init(struct mv_udc *udc)
  986. {
  987. struct mv_ep *ep;
  988. char name[14];
  989. int i;
  990. /* initialize ep0 */
  991. ep = &udc->eps[0];
  992. ep->udc = udc;
  993. strncpy(ep->name, "ep0", sizeof(ep->name));
  994. ep->ep.name = ep->name;
  995. ep->ep.ops = &mv_ep_ops;
  996. ep->wedge = 0;
  997. ep->stopped = 0;
  998. ep->ep.maxpacket = EP0_MAX_PKT_SIZE;
  999. ep->ep_num = 0;
  1000. ep->desc = &mv_ep0_desc;
  1001. INIT_LIST_HEAD(&ep->queue);
  1002. ep->ep_type = USB_ENDPOINT_XFER_CONTROL;
  1003. /* initialize other endpoints */
  1004. for (i = 2; i < udc->max_eps * 2; i++) {
  1005. ep = &udc->eps[i];
  1006. if (i % 2) {
  1007. snprintf(name, sizeof(name), "ep%din", i / 2);
  1008. ep->direction = EP_DIR_IN;
  1009. } else {
  1010. snprintf(name, sizeof(name), "ep%dout", i / 2);
  1011. ep->direction = EP_DIR_OUT;
  1012. }
  1013. ep->udc = udc;
  1014. strncpy(ep->name, name, sizeof(ep->name));
  1015. ep->ep.name = ep->name;
  1016. ep->ep.ops = &mv_ep_ops;
  1017. ep->stopped = 0;
  1018. ep->ep.maxpacket = (unsigned short) ~0;
  1019. ep->ep_num = i / 2;
  1020. INIT_LIST_HEAD(&ep->queue);
  1021. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1022. ep->dqh = &udc->ep_dqh[i];
  1023. }
  1024. return 0;
  1025. }
  1026. /* delete all endpoint requests, called with spinlock held */
  1027. static void nuke(struct mv_ep *ep, int status)
  1028. {
  1029. /* called with spinlock held */
  1030. ep->stopped = 1;
  1031. /* endpoint fifo flush */
  1032. mv_ep_fifo_flush(&ep->ep);
  1033. while (!list_empty(&ep->queue)) {
  1034. struct mv_req *req = NULL;
  1035. req = list_entry(ep->queue.next, struct mv_req, queue);
  1036. done(ep, req, status);
  1037. }
  1038. }
  1039. /* stop all USB activities */
  1040. static void stop_activity(struct mv_udc *udc, struct usb_gadget_driver *driver)
  1041. {
  1042. struct mv_ep *ep;
  1043. nuke(&udc->eps[0], -ESHUTDOWN);
  1044. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1045. nuke(ep, -ESHUTDOWN);
  1046. }
  1047. /* report disconnect; the driver is already quiesced */
  1048. if (driver) {
  1049. spin_unlock(&udc->lock);
  1050. driver->disconnect(&udc->gadget);
  1051. spin_lock(&udc->lock);
  1052. }
  1053. }
  1054. static int mv_udc_start(struct usb_gadget_driver *driver,
  1055. int (*bind)(struct usb_gadget *))
  1056. {
  1057. struct mv_udc *udc = the_controller;
  1058. int retval = 0;
  1059. unsigned long flags;
  1060. if (!udc)
  1061. return -ENODEV;
  1062. if (udc->driver)
  1063. return -EBUSY;
  1064. spin_lock_irqsave(&udc->lock, flags);
  1065. /* hook up the driver ... */
  1066. driver->driver.bus = NULL;
  1067. udc->driver = driver;
  1068. udc->gadget.dev.driver = &driver->driver;
  1069. udc->usb_state = USB_STATE_ATTACHED;
  1070. udc->ep0_state = WAIT_FOR_SETUP;
  1071. udc->ep0_dir = USB_DIR_OUT;
  1072. spin_unlock_irqrestore(&udc->lock, flags);
  1073. retval = bind(&udc->gadget);
  1074. if (retval) {
  1075. dev_err(&udc->dev->dev, "bind to driver %s --> %d\n",
  1076. driver->driver.name, retval);
  1077. udc->driver = NULL;
  1078. udc->gadget.dev.driver = NULL;
  1079. return retval;
  1080. }
  1081. udc_reset(udc);
  1082. ep0_reset(udc);
  1083. udc_start(udc);
  1084. return 0;
  1085. }
  1086. static int mv_udc_stop(struct usb_gadget_driver *driver)
  1087. {
  1088. struct mv_udc *udc = the_controller;
  1089. unsigned long flags;
  1090. if (!udc)
  1091. return -ENODEV;
  1092. udc_stop(udc);
  1093. spin_lock_irqsave(&udc->lock, flags);
  1094. /* stop all usb activities */
  1095. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1096. stop_activity(udc, driver);
  1097. spin_unlock_irqrestore(&udc->lock, flags);
  1098. /* unbind gadget driver */
  1099. driver->unbind(&udc->gadget);
  1100. udc->gadget.dev.driver = NULL;
  1101. udc->driver = NULL;
  1102. return 0;
  1103. }
  1104. static int
  1105. udc_prime_status(struct mv_udc *udc, u8 direction, u16 status, bool empty)
  1106. {
  1107. int retval = 0;
  1108. struct mv_req *req;
  1109. struct mv_ep *ep;
  1110. ep = &udc->eps[0];
  1111. udc->ep0_dir = direction;
  1112. req = udc->status_req;
  1113. /* fill in the reqest structure */
  1114. if (empty == false) {
  1115. *((u16 *) req->req.buf) = cpu_to_le16(status);
  1116. req->req.length = 2;
  1117. } else
  1118. req->req.length = 0;
  1119. req->ep = ep;
  1120. req->req.status = -EINPROGRESS;
  1121. req->req.actual = 0;
  1122. req->req.complete = NULL;
  1123. req->dtd_count = 0;
  1124. /* prime the data phase */
  1125. if (!req_to_dtd(req))
  1126. retval = queue_dtd(ep, req);
  1127. else{ /* no mem */
  1128. retval = -ENOMEM;
  1129. goto out;
  1130. }
  1131. if (retval) {
  1132. dev_err(&udc->dev->dev, "response error on GET_STATUS request\n");
  1133. goto out;
  1134. }
  1135. list_add_tail(&req->queue, &ep->queue);
  1136. return 0;
  1137. out:
  1138. return retval;
  1139. }
  1140. static void ch9setaddress(struct mv_udc *udc, struct usb_ctrlrequest *setup)
  1141. {
  1142. udc->dev_addr = (u8)setup->wValue;
  1143. /* update usb state */
  1144. udc->usb_state = USB_STATE_ADDRESS;
  1145. if (udc_prime_status(udc, EP_DIR_IN, 0, true))
  1146. ep0_stall(udc);
  1147. }
  1148. static void ch9getstatus(struct mv_udc *udc, u8 ep_num,
  1149. struct usb_ctrlrequest *setup)
  1150. {
  1151. u16 status;
  1152. int retval;
  1153. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1154. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1155. return;
  1156. if ((setup->bRequestType & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1157. status = 1 << USB_DEVICE_SELF_POWERED;
  1158. status |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1159. } else if ((setup->bRequestType & USB_RECIP_MASK)
  1160. == USB_RECIP_INTERFACE) {
  1161. /* get interface status */
  1162. status = 0;
  1163. } else if ((setup->bRequestType & USB_RECIP_MASK)
  1164. == USB_RECIP_ENDPOINT) {
  1165. u8 ep_num, direction;
  1166. ep_num = setup->wIndex & USB_ENDPOINT_NUMBER_MASK;
  1167. direction = (setup->wIndex & USB_ENDPOINT_DIR_MASK)
  1168. ? EP_DIR_IN : EP_DIR_OUT;
  1169. status = ep_is_stall(udc, ep_num, direction)
  1170. << USB_ENDPOINT_HALT;
  1171. }
  1172. retval = udc_prime_status(udc, EP_DIR_IN, status, false);
  1173. if (retval)
  1174. ep0_stall(udc);
  1175. }
  1176. static void ch9clearfeature(struct mv_udc *udc, struct usb_ctrlrequest *setup)
  1177. {
  1178. u8 ep_num;
  1179. u8 direction;
  1180. struct mv_ep *ep;
  1181. if ((setup->bRequestType & (USB_TYPE_MASK | USB_RECIP_MASK))
  1182. == ((USB_TYPE_STANDARD | USB_RECIP_DEVICE))) {
  1183. switch (setup->wValue) {
  1184. case USB_DEVICE_REMOTE_WAKEUP:
  1185. udc->remote_wakeup = 0;
  1186. break;
  1187. case USB_DEVICE_TEST_MODE:
  1188. mv_udc_testmode(udc, 0, false);
  1189. break;
  1190. default:
  1191. goto out;
  1192. }
  1193. } else if ((setup->bRequestType & (USB_TYPE_MASK | USB_RECIP_MASK))
  1194. == ((USB_TYPE_STANDARD | USB_RECIP_ENDPOINT))) {
  1195. switch (setup->wValue) {
  1196. case USB_ENDPOINT_HALT:
  1197. ep_num = setup->wIndex & USB_ENDPOINT_NUMBER_MASK;
  1198. direction = (setup->wIndex & USB_ENDPOINT_DIR_MASK)
  1199. ? EP_DIR_IN : EP_DIR_OUT;
  1200. if (setup->wValue != 0 || setup->wLength != 0
  1201. || ep_num > udc->max_eps)
  1202. goto out;
  1203. ep = &udc->eps[ep_num * 2 + direction];
  1204. if (ep->wedge == 1)
  1205. break;
  1206. spin_unlock(&udc->lock);
  1207. ep_set_stall(udc, ep_num, direction, 0);
  1208. spin_lock(&udc->lock);
  1209. break;
  1210. default:
  1211. goto out;
  1212. }
  1213. } else
  1214. goto out;
  1215. if (udc_prime_status(udc, EP_DIR_IN, 0, true))
  1216. ep0_stall(udc);
  1217. else
  1218. udc->ep0_state = DATA_STATE_XMIT;
  1219. out:
  1220. return;
  1221. }
  1222. static void ch9setfeature(struct mv_udc *udc, struct usb_ctrlrequest *setup)
  1223. {
  1224. u8 ep_num;
  1225. u8 direction;
  1226. if ((setup->bRequestType & (USB_TYPE_MASK | USB_RECIP_MASK))
  1227. == ((USB_TYPE_STANDARD | USB_RECIP_DEVICE))) {
  1228. switch (setup->wValue) {
  1229. case USB_DEVICE_REMOTE_WAKEUP:
  1230. udc->remote_wakeup = 1;
  1231. break;
  1232. case USB_DEVICE_TEST_MODE:
  1233. if (setup->wIndex & 0xFF
  1234. && udc->gadget.speed != USB_SPEED_HIGH)
  1235. goto out;
  1236. if (udc->usb_state == USB_STATE_CONFIGURED
  1237. || udc->usb_state == USB_STATE_ADDRESS
  1238. || udc->usb_state == USB_STATE_DEFAULT)
  1239. mv_udc_testmode(udc,
  1240. setup->wIndex & 0xFF00, true);
  1241. else
  1242. goto out;
  1243. break;
  1244. default:
  1245. goto out;
  1246. }
  1247. } else if ((setup->bRequestType & (USB_TYPE_MASK | USB_RECIP_MASK))
  1248. == ((USB_TYPE_STANDARD | USB_RECIP_ENDPOINT))) {
  1249. switch (setup->wValue) {
  1250. case USB_ENDPOINT_HALT:
  1251. ep_num = setup->wIndex & USB_ENDPOINT_NUMBER_MASK;
  1252. direction = (setup->wIndex & USB_ENDPOINT_DIR_MASK)
  1253. ? EP_DIR_IN : EP_DIR_OUT;
  1254. if (setup->wValue != 0 || setup->wLength != 0
  1255. || ep_num > udc->max_eps)
  1256. goto out;
  1257. spin_unlock(&udc->lock);
  1258. ep_set_stall(udc, ep_num, direction, 1);
  1259. spin_lock(&udc->lock);
  1260. break;
  1261. default:
  1262. goto out;
  1263. }
  1264. } else
  1265. goto out;
  1266. if (udc_prime_status(udc, EP_DIR_IN, 0, true))
  1267. ep0_stall(udc);
  1268. out:
  1269. return;
  1270. }
  1271. static void handle_setup_packet(struct mv_udc *udc, u8 ep_num,
  1272. struct usb_ctrlrequest *setup)
  1273. {
  1274. bool delegate = false;
  1275. nuke(&udc->eps[ep_num * 2 + EP_DIR_OUT], -ESHUTDOWN);
  1276. dev_dbg(&udc->dev->dev, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1277. setup->bRequestType, setup->bRequest,
  1278. setup->wValue, setup->wIndex, setup->wLength);
  1279. /* We process some stardard setup requests here */
  1280. if ((setup->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
  1281. switch (setup->bRequest) {
  1282. case USB_REQ_GET_STATUS:
  1283. ch9getstatus(udc, ep_num, setup);
  1284. break;
  1285. case USB_REQ_SET_ADDRESS:
  1286. ch9setaddress(udc, setup);
  1287. break;
  1288. case USB_REQ_CLEAR_FEATURE:
  1289. ch9clearfeature(udc, setup);
  1290. break;
  1291. case USB_REQ_SET_FEATURE:
  1292. ch9setfeature(udc, setup);
  1293. break;
  1294. default:
  1295. delegate = true;
  1296. }
  1297. } else
  1298. delegate = true;
  1299. /* delegate USB standard requests to the gadget driver */
  1300. if (delegate == true) {
  1301. /* USB requests handled by gadget */
  1302. if (setup->wLength) {
  1303. /* DATA phase from gadget, STATUS phase from udc */
  1304. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1305. ? EP_DIR_IN : EP_DIR_OUT;
  1306. spin_unlock(&udc->lock);
  1307. if (udc->driver->setup(&udc->gadget,
  1308. &udc->local_setup_buff) < 0)
  1309. ep0_stall(udc);
  1310. spin_lock(&udc->lock);
  1311. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1312. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1313. } else {
  1314. /* no DATA phase, IN STATUS phase from gadget */
  1315. udc->ep0_dir = EP_DIR_IN;
  1316. spin_unlock(&udc->lock);
  1317. if (udc->driver->setup(&udc->gadget,
  1318. &udc->local_setup_buff) < 0)
  1319. ep0_stall(udc);
  1320. spin_lock(&udc->lock);
  1321. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1322. }
  1323. }
  1324. }
  1325. /* complete DATA or STATUS phase of ep0 prime status phase if needed */
  1326. static void ep0_req_complete(struct mv_udc *udc,
  1327. struct mv_ep *ep0, struct mv_req *req)
  1328. {
  1329. u32 new_addr;
  1330. if (udc->usb_state == USB_STATE_ADDRESS) {
  1331. /* set the new address */
  1332. new_addr = (u32)udc->dev_addr;
  1333. writel(new_addr << USB_DEVICE_ADDRESS_BIT_SHIFT,
  1334. &udc->op_regs->deviceaddr);
  1335. }
  1336. done(ep0, req, 0);
  1337. switch (udc->ep0_state) {
  1338. case DATA_STATE_XMIT:
  1339. /* receive status phase */
  1340. if (udc_prime_status(udc, EP_DIR_OUT, 0, true))
  1341. ep0_stall(udc);
  1342. break;
  1343. case DATA_STATE_RECV:
  1344. /* send status phase */
  1345. if (udc_prime_status(udc, EP_DIR_IN, 0 , true))
  1346. ep0_stall(udc);
  1347. break;
  1348. case WAIT_FOR_OUT_STATUS:
  1349. udc->ep0_state = WAIT_FOR_SETUP;
  1350. break;
  1351. case WAIT_FOR_SETUP:
  1352. dev_err(&udc->dev->dev, "unexpect ep0 packets\n");
  1353. break;
  1354. default:
  1355. ep0_stall(udc);
  1356. break;
  1357. }
  1358. }
  1359. static void get_setup_data(struct mv_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1360. {
  1361. u32 temp;
  1362. struct mv_dqh *dqh;
  1363. dqh = &udc->ep_dqh[ep_num * 2 + EP_DIR_OUT];
  1364. /* Clear bit in ENDPTSETUPSTAT */
  1365. writel((1 << ep_num), &udc->op_regs->epsetupstat);
  1366. /* while a hazard exists when setup package arrives */
  1367. do {
  1368. /* Set Setup Tripwire */
  1369. temp = readl(&udc->op_regs->usbcmd);
  1370. writel(temp | USBCMD_SETUP_TRIPWIRE_SET, &udc->op_regs->usbcmd);
  1371. /* Copy the setup packet to local buffer */
  1372. memcpy(buffer_ptr, (u8 *) dqh->setup_buffer, 8);
  1373. } while (!(readl(&udc->op_regs->usbcmd) & USBCMD_SETUP_TRIPWIRE_SET));
  1374. /* Clear Setup Tripwire */
  1375. temp = readl(&udc->op_regs->usbcmd);
  1376. writel(temp & ~USBCMD_SETUP_TRIPWIRE_SET, &udc->op_regs->usbcmd);
  1377. }
  1378. static void irq_process_tr_complete(struct mv_udc *udc)
  1379. {
  1380. u32 tmp, bit_pos;
  1381. int i, ep_num = 0, direction = 0;
  1382. struct mv_ep *curr_ep;
  1383. struct mv_req *curr_req, *temp_req;
  1384. int status;
  1385. /*
  1386. * We use separate loops for ENDPTSETUPSTAT and ENDPTCOMPLETE
  1387. * because the setup packets are to be read ASAP
  1388. */
  1389. /* Process all Setup packet received interrupts */
  1390. tmp = readl(&udc->op_regs->epsetupstat);
  1391. if (tmp) {
  1392. for (i = 0; i < udc->max_eps; i++) {
  1393. if (tmp & (1 << i)) {
  1394. get_setup_data(udc, i,
  1395. (u8 *)(&udc->local_setup_buff));
  1396. handle_setup_packet(udc, i,
  1397. &udc->local_setup_buff);
  1398. }
  1399. }
  1400. }
  1401. /* Don't clear the endpoint setup status register here.
  1402. * It is cleared as a setup packet is read out of the buffer
  1403. */
  1404. /* Process non-setup transaction complete interrupts */
  1405. tmp = readl(&udc->op_regs->epcomplete);
  1406. if (!tmp)
  1407. return;
  1408. writel(tmp, &udc->op_regs->epcomplete);
  1409. for (i = 0; i < udc->max_eps * 2; i++) {
  1410. ep_num = i >> 1;
  1411. direction = i % 2;
  1412. bit_pos = 1 << (ep_num + 16 * direction);
  1413. if (!(bit_pos & tmp))
  1414. continue;
  1415. if (i == 1)
  1416. curr_ep = &udc->eps[0];
  1417. else
  1418. curr_ep = &udc->eps[i];
  1419. /* process the req queue until an uncomplete request */
  1420. list_for_each_entry_safe(curr_req, temp_req,
  1421. &curr_ep->queue, queue) {
  1422. status = process_ep_req(udc, i, curr_req);
  1423. if (status)
  1424. break;
  1425. /* write back status to req */
  1426. curr_req->req.status = status;
  1427. /* ep0 request completion */
  1428. if (ep_num == 0) {
  1429. ep0_req_complete(udc, curr_ep, curr_req);
  1430. break;
  1431. } else {
  1432. done(curr_ep, curr_req, status);
  1433. }
  1434. }
  1435. }
  1436. }
  1437. void irq_process_reset(struct mv_udc *udc)
  1438. {
  1439. u32 tmp;
  1440. unsigned int loops;
  1441. udc->ep0_dir = EP_DIR_OUT;
  1442. udc->ep0_state = WAIT_FOR_SETUP;
  1443. udc->remote_wakeup = 0; /* default to 0 on reset */
  1444. /* The address bits are past bit 25-31. Set the address */
  1445. tmp = readl(&udc->op_regs->deviceaddr);
  1446. tmp &= ~(USB_DEVICE_ADDRESS_MASK);
  1447. writel(tmp, &udc->op_regs->deviceaddr);
  1448. /* Clear all the setup token semaphores */
  1449. tmp = readl(&udc->op_regs->epsetupstat);
  1450. writel(tmp, &udc->op_regs->epsetupstat);
  1451. /* Clear all the endpoint complete status bits */
  1452. tmp = readl(&udc->op_regs->epcomplete);
  1453. writel(tmp, &udc->op_regs->epcomplete);
  1454. /* wait until all endptprime bits cleared */
  1455. loops = LOOPS(PRIME_TIMEOUT);
  1456. while (readl(&udc->op_regs->epprime) & 0xFFFFFFFF) {
  1457. if (loops == 0) {
  1458. dev_err(&udc->dev->dev,
  1459. "Timeout for ENDPTPRIME = 0x%x\n",
  1460. readl(&udc->op_regs->epprime));
  1461. break;
  1462. }
  1463. loops--;
  1464. udelay(LOOPS_USEC);
  1465. }
  1466. /* Write 1s to the Flush register */
  1467. writel((u32)~0, &udc->op_regs->epflush);
  1468. if (readl(&udc->op_regs->portsc[0]) & PORTSCX_PORT_RESET) {
  1469. dev_info(&udc->dev->dev, "usb bus reset\n");
  1470. udc->usb_state = USB_STATE_DEFAULT;
  1471. /* reset all the queues, stop all USB activities */
  1472. stop_activity(udc, udc->driver);
  1473. } else {
  1474. dev_info(&udc->dev->dev, "USB reset portsc 0x%x\n",
  1475. readl(&udc->op_regs->portsc));
  1476. /*
  1477. * re-initialize
  1478. * controller reset
  1479. */
  1480. udc_reset(udc);
  1481. /* reset all the queues, stop all USB activities */
  1482. stop_activity(udc, udc->driver);
  1483. /* reset ep0 dQH and endptctrl */
  1484. ep0_reset(udc);
  1485. /* enable interrupt and set controller to run state */
  1486. udc_start(udc);
  1487. udc->usb_state = USB_STATE_ATTACHED;
  1488. }
  1489. }
  1490. static void handle_bus_resume(struct mv_udc *udc)
  1491. {
  1492. udc->usb_state = udc->resume_state;
  1493. udc->resume_state = 0;
  1494. /* report resume to the driver */
  1495. if (udc->driver) {
  1496. if (udc->driver->resume) {
  1497. spin_unlock(&udc->lock);
  1498. udc->driver->resume(&udc->gadget);
  1499. spin_lock(&udc->lock);
  1500. }
  1501. }
  1502. }
  1503. static void irq_process_suspend(struct mv_udc *udc)
  1504. {
  1505. udc->resume_state = udc->usb_state;
  1506. udc->usb_state = USB_STATE_SUSPENDED;
  1507. if (udc->driver->suspend) {
  1508. spin_unlock(&udc->lock);
  1509. udc->driver->suspend(&udc->gadget);
  1510. spin_lock(&udc->lock);
  1511. }
  1512. }
  1513. static void irq_process_port_change(struct mv_udc *udc)
  1514. {
  1515. u32 portsc;
  1516. portsc = readl(&udc->op_regs->portsc[0]);
  1517. if (!(portsc & PORTSCX_PORT_RESET)) {
  1518. /* Get the speed */
  1519. u32 speed = portsc & PORTSCX_PORT_SPEED_MASK;
  1520. switch (speed) {
  1521. case PORTSCX_PORT_SPEED_HIGH:
  1522. udc->gadget.speed = USB_SPEED_HIGH;
  1523. break;
  1524. case PORTSCX_PORT_SPEED_FULL:
  1525. udc->gadget.speed = USB_SPEED_FULL;
  1526. break;
  1527. case PORTSCX_PORT_SPEED_LOW:
  1528. udc->gadget.speed = USB_SPEED_LOW;
  1529. break;
  1530. default:
  1531. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1532. break;
  1533. }
  1534. }
  1535. if (portsc & PORTSCX_PORT_SUSPEND) {
  1536. udc->resume_state = udc->usb_state;
  1537. udc->usb_state = USB_STATE_SUSPENDED;
  1538. if (udc->driver->suspend) {
  1539. spin_unlock(&udc->lock);
  1540. udc->driver->suspend(&udc->gadget);
  1541. spin_lock(&udc->lock);
  1542. }
  1543. }
  1544. if (!(portsc & PORTSCX_PORT_SUSPEND)
  1545. && udc->usb_state == USB_STATE_SUSPENDED) {
  1546. handle_bus_resume(udc);
  1547. }
  1548. if (!udc->resume_state)
  1549. udc->usb_state = USB_STATE_DEFAULT;
  1550. }
  1551. static void irq_process_error(struct mv_udc *udc)
  1552. {
  1553. /* Increment the error count */
  1554. udc->errors++;
  1555. }
  1556. static irqreturn_t mv_udc_irq(int irq, void *dev)
  1557. {
  1558. struct mv_udc *udc = (struct mv_udc *)dev;
  1559. u32 status, intr;
  1560. spin_lock(&udc->lock);
  1561. status = readl(&udc->op_regs->usbsts);
  1562. intr = readl(&udc->op_regs->usbintr);
  1563. status &= intr;
  1564. if (status == 0) {
  1565. spin_unlock(&udc->lock);
  1566. return IRQ_NONE;
  1567. }
  1568. /* Clear all the interrupts occurred */
  1569. writel(status, &udc->op_regs->usbsts);
  1570. if (status & USBSTS_ERR)
  1571. irq_process_error(udc);
  1572. if (status & USBSTS_RESET)
  1573. irq_process_reset(udc);
  1574. if (status & USBSTS_PORT_CHANGE)
  1575. irq_process_port_change(udc);
  1576. if (status & USBSTS_INT)
  1577. irq_process_tr_complete(udc);
  1578. if (status & USBSTS_SUSPEND)
  1579. irq_process_suspend(udc);
  1580. spin_unlock(&udc->lock);
  1581. return IRQ_HANDLED;
  1582. }
  1583. /* release device structure */
  1584. static void gadget_release(struct device *_dev)
  1585. {
  1586. struct mv_udc *udc = the_controller;
  1587. complete(udc->done);
  1588. }
  1589. static int __devexit mv_udc_remove(struct platform_device *dev)
  1590. {
  1591. struct mv_udc *udc = the_controller;
  1592. int clk_i;
  1593. usb_del_gadget_udc(&udc->gadget);
  1594. /* free memory allocated in probe */
  1595. if (udc->dtd_pool)
  1596. dma_pool_destroy(udc->dtd_pool);
  1597. if (udc->ep_dqh)
  1598. dma_free_coherent(&dev->dev, udc->ep_dqh_size,
  1599. udc->ep_dqh, udc->ep_dqh_dma);
  1600. kfree(udc->eps);
  1601. if (udc->irq)
  1602. free_irq(udc->irq, &dev->dev);
  1603. if (udc->cap_regs)
  1604. iounmap(udc->cap_regs);
  1605. udc->cap_regs = NULL;
  1606. if (udc->phy_regs)
  1607. iounmap((void *)udc->phy_regs);
  1608. udc->phy_regs = 0;
  1609. if (udc->status_req) {
  1610. kfree(udc->status_req->req.buf);
  1611. kfree(udc->status_req);
  1612. }
  1613. for (clk_i = 0; clk_i <= udc->clknum; clk_i++)
  1614. clk_put(udc->clk[clk_i]);
  1615. device_unregister(&udc->gadget.dev);
  1616. /* free dev, wait for the release() finished */
  1617. wait_for_completion(udc->done);
  1618. kfree(udc);
  1619. the_controller = NULL;
  1620. return 0;
  1621. }
  1622. static int __devinit mv_udc_probe(struct platform_device *dev)
  1623. {
  1624. struct mv_usb_platform_data *pdata = dev->dev.platform_data;
  1625. struct mv_udc *udc;
  1626. int retval = 0;
  1627. int clk_i = 0;
  1628. struct resource *r;
  1629. size_t size;
  1630. if (pdata == NULL) {
  1631. dev_err(&dev->dev, "missing platform_data\n");
  1632. return -ENODEV;
  1633. }
  1634. size = sizeof(*udc) + sizeof(struct clk *) * pdata->clknum;
  1635. udc = kzalloc(size, GFP_KERNEL);
  1636. if (udc == NULL) {
  1637. dev_err(&dev->dev, "failed to allocate memory for udc\n");
  1638. return -ENOMEM;
  1639. }
  1640. the_controller = udc;
  1641. udc->done = &release_done;
  1642. udc->pdata = dev->dev.platform_data;
  1643. spin_lock_init(&udc->lock);
  1644. udc->dev = dev;
  1645. udc->clknum = pdata->clknum;
  1646. for (clk_i = 0; clk_i < udc->clknum; clk_i++) {
  1647. udc->clk[clk_i] = clk_get(&dev->dev, pdata->clkname[clk_i]);
  1648. if (IS_ERR(udc->clk[clk_i])) {
  1649. retval = PTR_ERR(udc->clk[clk_i]);
  1650. goto err_put_clk;
  1651. }
  1652. }
  1653. r = platform_get_resource_byname(udc->dev, IORESOURCE_MEM, "capregs");
  1654. if (r == NULL) {
  1655. dev_err(&dev->dev, "no I/O memory resource defined\n");
  1656. retval = -ENODEV;
  1657. goto err_put_clk;
  1658. }
  1659. udc->cap_regs = (struct mv_cap_regs __iomem *)
  1660. ioremap(r->start, resource_size(r));
  1661. if (udc->cap_regs == NULL) {
  1662. dev_err(&dev->dev, "failed to map I/O memory\n");
  1663. retval = -EBUSY;
  1664. goto err_put_clk;
  1665. }
  1666. r = platform_get_resource_byname(udc->dev, IORESOURCE_MEM, "phyregs");
  1667. if (r == NULL) {
  1668. dev_err(&dev->dev, "no phy I/O memory resource defined\n");
  1669. retval = -ENODEV;
  1670. goto err_iounmap_capreg;
  1671. }
  1672. udc->phy_regs = (unsigned int)ioremap(r->start, resource_size(r));
  1673. if (udc->phy_regs == 0) {
  1674. dev_err(&dev->dev, "failed to map phy I/O memory\n");
  1675. retval = -EBUSY;
  1676. goto err_iounmap_capreg;
  1677. }
  1678. /* we will acces controller register, so enable the clk */
  1679. udc_clock_enable(udc);
  1680. if (pdata->phy_init) {
  1681. retval = pdata->phy_init(udc->phy_regs);
  1682. if (retval) {
  1683. dev_err(&dev->dev, "phy init error %d\n", retval);
  1684. goto err_iounmap_phyreg;
  1685. }
  1686. }
  1687. udc->op_regs = (struct mv_op_regs __iomem *)((u32)udc->cap_regs
  1688. + (readl(&udc->cap_regs->caplength_hciversion)
  1689. & CAPLENGTH_MASK));
  1690. udc->max_eps = readl(&udc->cap_regs->dccparams) & DCCPARAMS_DEN_MASK;
  1691. /*
  1692. * some platform will use usb to download image, it may not disconnect
  1693. * usb gadget before loading kernel. So first stop udc here.
  1694. */
  1695. udc_stop(udc);
  1696. writel(0xFFFFFFFF, &udc->op_regs->usbsts);
  1697. size = udc->max_eps * sizeof(struct mv_dqh) *2;
  1698. size = (size + DQH_ALIGNMENT - 1) & ~(DQH_ALIGNMENT - 1);
  1699. udc->ep_dqh = dma_alloc_coherent(&dev->dev, size,
  1700. &udc->ep_dqh_dma, GFP_KERNEL);
  1701. if (udc->ep_dqh == NULL) {
  1702. dev_err(&dev->dev, "allocate dQH memory failed\n");
  1703. retval = -ENOMEM;
  1704. goto err_disable_clock;
  1705. }
  1706. udc->ep_dqh_size = size;
  1707. /* create dTD dma_pool resource */
  1708. udc->dtd_pool = dma_pool_create("mv_dtd",
  1709. &dev->dev,
  1710. sizeof(struct mv_dtd),
  1711. DTD_ALIGNMENT,
  1712. DMA_BOUNDARY);
  1713. if (!udc->dtd_pool) {
  1714. retval = -ENOMEM;
  1715. goto err_free_dma;
  1716. }
  1717. size = udc->max_eps * sizeof(struct mv_ep) *2;
  1718. udc->eps = kzalloc(size, GFP_KERNEL);
  1719. if (udc->eps == NULL) {
  1720. dev_err(&dev->dev, "allocate ep memory failed\n");
  1721. retval = -ENOMEM;
  1722. goto err_destroy_dma;
  1723. }
  1724. /* initialize ep0 status request structure */
  1725. udc->status_req = kzalloc(sizeof(struct mv_req), GFP_KERNEL);
  1726. if (!udc->status_req) {
  1727. dev_err(&dev->dev, "allocate status_req memory failed\n");
  1728. retval = -ENOMEM;
  1729. goto err_free_eps;
  1730. }
  1731. INIT_LIST_HEAD(&udc->status_req->queue);
  1732. /* allocate a small amount of memory to get valid address */
  1733. udc->status_req->req.buf = kzalloc(8, GFP_KERNEL);
  1734. udc->status_req->req.dma = virt_to_phys(udc->status_req->req.buf);
  1735. udc->resume_state = USB_STATE_NOTATTACHED;
  1736. udc->usb_state = USB_STATE_POWERED;
  1737. udc->ep0_dir = EP_DIR_OUT;
  1738. udc->remote_wakeup = 0;
  1739. r = platform_get_resource(udc->dev, IORESOURCE_IRQ, 0);
  1740. if (r == NULL) {
  1741. dev_err(&dev->dev, "no IRQ resource defined\n");
  1742. retval = -ENODEV;
  1743. goto err_free_status_req;
  1744. }
  1745. udc->irq = r->start;
  1746. if (request_irq(udc->irq, mv_udc_irq,
  1747. IRQF_SHARED, driver_name, udc)) {
  1748. dev_err(&dev->dev, "Request irq %d for UDC failed\n",
  1749. udc->irq);
  1750. retval = -ENODEV;
  1751. goto err_free_status_req;
  1752. }
  1753. /* initialize gadget structure */
  1754. udc->gadget.ops = &mv_ops; /* usb_gadget_ops */
  1755. udc->gadget.ep0 = &udc->eps[0].ep; /* gadget ep0 */
  1756. INIT_LIST_HEAD(&udc->gadget.ep_list); /* ep_list */
  1757. udc->gadget.speed = USB_SPEED_UNKNOWN; /* speed */
  1758. udc->gadget.is_dualspeed = 1; /* support dual speed */
  1759. /* the "gadget" abstracts/virtualizes the controller */
  1760. dev_set_name(&udc->gadget.dev, "gadget");
  1761. udc->gadget.dev.parent = &dev->dev;
  1762. udc->gadget.dev.dma_mask = dev->dev.dma_mask;
  1763. udc->gadget.dev.release = gadget_release;
  1764. udc->gadget.name = driver_name; /* gadget name */
  1765. retval = device_register(&udc->gadget.dev);
  1766. if (retval)
  1767. goto err_free_irq;
  1768. eps_init(udc);
  1769. retval = usb_add_gadget_udc(&dev->dev, &udc->gadget);
  1770. if (retval)
  1771. goto err_unregister;
  1772. return 0;
  1773. err_unregister:
  1774. device_unregister(&udc->gadget.dev);
  1775. err_free_irq:
  1776. free_irq(udc->irq, &dev->dev);
  1777. err_free_status_req:
  1778. kfree(udc->status_req->req.buf);
  1779. kfree(udc->status_req);
  1780. err_free_eps:
  1781. kfree(udc->eps);
  1782. err_destroy_dma:
  1783. dma_pool_destroy(udc->dtd_pool);
  1784. err_free_dma:
  1785. dma_free_coherent(&dev->dev, udc->ep_dqh_size,
  1786. udc->ep_dqh, udc->ep_dqh_dma);
  1787. err_disable_clock:
  1788. if (udc->pdata->phy_deinit)
  1789. udc->pdata->phy_deinit(udc->phy_regs);
  1790. udc_clock_disable(udc);
  1791. err_iounmap_phyreg:
  1792. iounmap((void *)udc->phy_regs);
  1793. err_iounmap_capreg:
  1794. iounmap(udc->cap_regs);
  1795. err_put_clk:
  1796. for (clk_i--; clk_i >= 0; clk_i--)
  1797. clk_put(udc->clk[clk_i]);
  1798. the_controller = NULL;
  1799. kfree(udc);
  1800. return retval;
  1801. }
  1802. #ifdef CONFIG_PM
  1803. static int mv_udc_suspend(struct device *_dev)
  1804. {
  1805. struct mv_udc *udc = the_controller;
  1806. udc_stop(udc);
  1807. return 0;
  1808. }
  1809. static int mv_udc_resume(struct device *_dev)
  1810. {
  1811. struct mv_udc *udc = the_controller;
  1812. int retval;
  1813. if (udc->pdata->phy_init) {
  1814. retval = udc->pdata->phy_init(udc->phy_regs);
  1815. if (retval) {
  1816. dev_err(&udc->dev->dev,
  1817. "init phy error %d when resume back\n",
  1818. retval);
  1819. return retval;
  1820. }
  1821. }
  1822. udc_reset(udc);
  1823. ep0_reset(udc);
  1824. udc_start(udc);
  1825. return 0;
  1826. }
  1827. static const struct dev_pm_ops mv_udc_pm_ops = {
  1828. .suspend = mv_udc_suspend,
  1829. .resume = mv_udc_resume,
  1830. };
  1831. #endif
  1832. static struct platform_driver udc_driver = {
  1833. .probe = mv_udc_probe,
  1834. .remove = __exit_p(mv_udc_remove),
  1835. .driver = {
  1836. .owner = THIS_MODULE,
  1837. .name = "pxa-u2o",
  1838. #ifdef CONFIG_PM
  1839. .pm = &mv_udc_pm_ops,
  1840. #endif
  1841. },
  1842. };
  1843. MODULE_ALIAS("platform:pxa-u2o");
  1844. MODULE_DESCRIPTION(DRIVER_DESC);
  1845. MODULE_AUTHOR("Chao Xie <chao.xie@marvell.com>");
  1846. MODULE_VERSION(DRIVER_VERSION);
  1847. MODULE_LICENSE("GPL");
  1848. static int __init init(void)
  1849. {
  1850. return platform_driver_register(&udc_driver);
  1851. }
  1852. module_init(init);
  1853. static void __exit cleanup(void)
  1854. {
  1855. platform_driver_unregister(&udc_driver);
  1856. }
  1857. module_exit(cleanup);