nouveau_drv.h 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. struct nouveau_grctx;
  49. #define MAX_NUM_DCB_ENTRIES 16
  50. #define NOUVEAU_MAX_CHANNEL_NR 128
  51. #define NOUVEAU_MAX_TILE_NR 15
  52. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  53. #define NV50_VM_BLOCK (512*1024*1024ULL)
  54. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  55. struct nouveau_tile_reg {
  56. struct nouveau_fence *fence;
  57. uint32_t addr;
  58. uint32_t size;
  59. bool used;
  60. };
  61. struct nouveau_bo {
  62. struct ttm_buffer_object bo;
  63. struct ttm_placement placement;
  64. u32 placements[3];
  65. u32 busy_placements[3];
  66. struct ttm_bo_kmap_obj kmap;
  67. struct list_head head;
  68. /* protected by ttm_bo_reserve() */
  69. struct drm_file *reserved_by;
  70. struct list_head entry;
  71. int pbbo_index;
  72. bool validate_mapped;
  73. struct nouveau_channel *channel;
  74. bool mappable;
  75. bool no_vm;
  76. uint32_t tile_mode;
  77. uint32_t tile_flags;
  78. struct nouveau_tile_reg *tile;
  79. struct drm_gem_object *gem;
  80. struct drm_file *cpu_filp;
  81. int pin_refcnt;
  82. };
  83. static inline struct nouveau_bo *
  84. nouveau_bo(struct ttm_buffer_object *bo)
  85. {
  86. return container_of(bo, struct nouveau_bo, bo);
  87. }
  88. static inline struct nouveau_bo *
  89. nouveau_gem_object(struct drm_gem_object *gem)
  90. {
  91. return gem ? gem->driver_private : NULL;
  92. }
  93. /* TODO: submit equivalent to TTM generic API upstream? */
  94. static inline void __iomem *
  95. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  96. {
  97. bool is_iomem;
  98. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  99. &nvbo->kmap, &is_iomem);
  100. WARN_ON_ONCE(ioptr && !is_iomem);
  101. return ioptr;
  102. }
  103. enum nouveau_flags {
  104. NV_NFORCE = 0x10000000,
  105. NV_NFORCE2 = 0x20000000
  106. };
  107. #define NVOBJ_ENGINE_SW 0
  108. #define NVOBJ_ENGINE_GR 1
  109. #define NVOBJ_ENGINE_DISPLAY 2
  110. #define NVOBJ_ENGINE_INT 0xdeadbeef
  111. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  112. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  113. struct nouveau_gpuobj {
  114. struct drm_device *dev;
  115. struct kref refcount;
  116. struct list_head list;
  117. struct drm_mm_node *im_pramin;
  118. struct nouveau_bo *im_backing;
  119. uint32_t *im_backing_suspend;
  120. int im_bound;
  121. uint32_t flags;
  122. u32 size;
  123. u32 pinst;
  124. u32 cinst;
  125. u64 vinst;
  126. uint32_t engine;
  127. uint32_t class;
  128. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  129. void *priv;
  130. };
  131. struct nouveau_channel {
  132. struct drm_device *dev;
  133. int id;
  134. /* owner of this fifo */
  135. struct drm_file *file_priv;
  136. /* mapping of the fifo itself */
  137. struct drm_local_map *map;
  138. /* mapping of the regs controling the fifo */
  139. void __iomem *user;
  140. uint32_t user_get;
  141. uint32_t user_put;
  142. /* Fencing */
  143. struct {
  144. /* lock protects the pending list only */
  145. spinlock_t lock;
  146. struct list_head pending;
  147. uint32_t sequence;
  148. uint32_t sequence_ack;
  149. atomic_t last_sequence_irq;
  150. } fence;
  151. /* DMA push buffer */
  152. struct nouveau_gpuobj *pushbuf;
  153. struct nouveau_bo *pushbuf_bo;
  154. uint32_t pushbuf_base;
  155. /* Notifier memory */
  156. struct nouveau_bo *notifier_bo;
  157. struct drm_mm notifier_heap;
  158. /* PFIFO context */
  159. struct nouveau_gpuobj *ramfc;
  160. struct nouveau_gpuobj *cache;
  161. /* PGRAPH context */
  162. /* XXX may be merge 2 pointers as private data ??? */
  163. struct nouveau_gpuobj *ramin_grctx;
  164. void *pgraph_ctx;
  165. /* NV50 VM */
  166. struct nouveau_gpuobj *vm_pd;
  167. struct nouveau_gpuobj *vm_gart_pt;
  168. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  169. /* Objects */
  170. struct nouveau_gpuobj *ramin; /* Private instmem */
  171. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  172. struct nouveau_ramht *ramht; /* Hash table */
  173. /* GPU object info for stuff used in-kernel (mm_enabled) */
  174. uint32_t m2mf_ntfy;
  175. uint32_t vram_handle;
  176. uint32_t gart_handle;
  177. bool accel_done;
  178. /* Push buffer state (only for drm's channel on !mm_enabled) */
  179. struct {
  180. int max;
  181. int free;
  182. int cur;
  183. int put;
  184. /* access via pushbuf_bo */
  185. int ib_base;
  186. int ib_max;
  187. int ib_free;
  188. int ib_put;
  189. } dma;
  190. uint32_t sw_subchannel[8];
  191. struct {
  192. struct nouveau_gpuobj *vblsem;
  193. uint32_t vblsem_offset;
  194. uint32_t vblsem_rval;
  195. struct list_head vbl_wait;
  196. } nvsw;
  197. struct {
  198. bool active;
  199. char name[32];
  200. struct drm_info_list info;
  201. } debugfs;
  202. };
  203. struct nouveau_instmem_engine {
  204. void *priv;
  205. int (*init)(struct drm_device *dev);
  206. void (*takedown)(struct drm_device *dev);
  207. int (*suspend)(struct drm_device *dev);
  208. void (*resume)(struct drm_device *dev);
  209. int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
  210. uint32_t *size);
  211. void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
  212. int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
  213. int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
  214. void (*flush)(struct drm_device *);
  215. };
  216. struct nouveau_mc_engine {
  217. int (*init)(struct drm_device *dev);
  218. void (*takedown)(struct drm_device *dev);
  219. };
  220. struct nouveau_timer_engine {
  221. int (*init)(struct drm_device *dev);
  222. void (*takedown)(struct drm_device *dev);
  223. uint64_t (*read)(struct drm_device *dev);
  224. };
  225. struct nouveau_fb_engine {
  226. int num_tiles;
  227. int (*init)(struct drm_device *dev);
  228. void (*takedown)(struct drm_device *dev);
  229. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  230. uint32_t size, uint32_t pitch);
  231. };
  232. struct nouveau_fifo_engine {
  233. int channels;
  234. struct nouveau_gpuobj *playlist[2];
  235. int cur_playlist;
  236. int (*init)(struct drm_device *);
  237. void (*takedown)(struct drm_device *);
  238. void (*disable)(struct drm_device *);
  239. void (*enable)(struct drm_device *);
  240. bool (*reassign)(struct drm_device *, bool enable);
  241. bool (*cache_pull)(struct drm_device *dev, bool enable);
  242. int (*channel_id)(struct drm_device *);
  243. int (*create_context)(struct nouveau_channel *);
  244. void (*destroy_context)(struct nouveau_channel *);
  245. int (*load_context)(struct nouveau_channel *);
  246. int (*unload_context)(struct drm_device *);
  247. };
  248. struct nouveau_pgraph_object_method {
  249. int id;
  250. int (*exec)(struct nouveau_channel *chan, int grclass, int mthd,
  251. uint32_t data);
  252. };
  253. struct nouveau_pgraph_object_class {
  254. int id;
  255. bool software;
  256. struct nouveau_pgraph_object_method *methods;
  257. };
  258. struct nouveau_pgraph_engine {
  259. struct nouveau_pgraph_object_class *grclass;
  260. bool accel_blocked;
  261. int grctx_size;
  262. /* NV2x/NV3x context table (0x400780) */
  263. struct nouveau_gpuobj *ctx_table;
  264. int (*init)(struct drm_device *);
  265. void (*takedown)(struct drm_device *);
  266. void (*fifo_access)(struct drm_device *, bool);
  267. struct nouveau_channel *(*channel)(struct drm_device *);
  268. int (*create_context)(struct nouveau_channel *);
  269. void (*destroy_context)(struct nouveau_channel *);
  270. int (*load_context)(struct nouveau_channel *);
  271. int (*unload_context)(struct drm_device *);
  272. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  273. uint32_t size, uint32_t pitch);
  274. };
  275. struct nouveau_display_engine {
  276. int (*early_init)(struct drm_device *);
  277. void (*late_takedown)(struct drm_device *);
  278. int (*create)(struct drm_device *);
  279. int (*init)(struct drm_device *);
  280. void (*destroy)(struct drm_device *);
  281. };
  282. struct nouveau_gpio_engine {
  283. int (*init)(struct drm_device *);
  284. void (*takedown)(struct drm_device *);
  285. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  286. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  287. void (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  288. };
  289. struct nouveau_pm_voltage_level {
  290. u8 voltage;
  291. u8 vid;
  292. };
  293. struct nouveau_pm_voltage {
  294. bool supported;
  295. u8 vid_mask;
  296. struct nouveau_pm_voltage_level *level;
  297. int nr_level;
  298. };
  299. #define NOUVEAU_PM_MAX_LEVEL 8
  300. struct nouveau_pm_level {
  301. struct device_attribute dev_attr;
  302. char name[32];
  303. int id;
  304. u32 core;
  305. u32 memory;
  306. u32 shader;
  307. u32 unk05;
  308. u8 voltage;
  309. u8 fanspeed;
  310. u16 memscript;
  311. };
  312. struct nouveau_pm_temp_sensor_constants {
  313. u16 offset_constant;
  314. s16 offset_mult;
  315. u16 offset_div;
  316. u16 slope_mult;
  317. u16 slope_div;
  318. };
  319. struct nouveau_pm_threshold_temp {
  320. s16 critical;
  321. s16 down_clock;
  322. s16 fan_boost;
  323. };
  324. struct nouveau_pm_memtiming {
  325. u32 reg_100220;
  326. u32 reg_100224;
  327. u32 reg_100228;
  328. u32 reg_10022c;
  329. u32 reg_100230;
  330. u32 reg_100234;
  331. u32 reg_100238;
  332. u32 reg_10023c;
  333. };
  334. struct nouveau_pm_memtimings {
  335. bool supported;
  336. struct nouveau_pm_memtiming *timing;
  337. int nr_timing;
  338. };
  339. struct nouveau_pm_engine {
  340. struct nouveau_pm_voltage voltage;
  341. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  342. int nr_perflvl;
  343. struct nouveau_pm_memtimings memtimings;
  344. struct nouveau_pm_temp_sensor_constants sensor_constants;
  345. struct nouveau_pm_threshold_temp threshold_temp;
  346. struct nouveau_pm_level boot;
  347. struct nouveau_pm_level *cur;
  348. struct device *hwmon;
  349. int (*clock_get)(struct drm_device *, u32 id);
  350. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  351. u32 id, int khz);
  352. void (*clock_set)(struct drm_device *, void *);
  353. int (*voltage_get)(struct drm_device *);
  354. int (*voltage_set)(struct drm_device *, int voltage);
  355. int (*fanspeed_get)(struct drm_device *);
  356. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  357. int (*temp_get)(struct drm_device *);
  358. };
  359. struct nouveau_engine {
  360. struct nouveau_instmem_engine instmem;
  361. struct nouveau_mc_engine mc;
  362. struct nouveau_timer_engine timer;
  363. struct nouveau_fb_engine fb;
  364. struct nouveau_pgraph_engine graph;
  365. struct nouveau_fifo_engine fifo;
  366. struct nouveau_display_engine display;
  367. struct nouveau_gpio_engine gpio;
  368. struct nouveau_pm_engine pm;
  369. };
  370. struct nouveau_pll_vals {
  371. union {
  372. struct {
  373. #ifdef __BIG_ENDIAN
  374. uint8_t N1, M1, N2, M2;
  375. #else
  376. uint8_t M1, N1, M2, N2;
  377. #endif
  378. };
  379. struct {
  380. uint16_t NM1, NM2;
  381. } __attribute__((packed));
  382. };
  383. int log2P;
  384. int refclk;
  385. };
  386. enum nv04_fp_display_regs {
  387. FP_DISPLAY_END,
  388. FP_TOTAL,
  389. FP_CRTC,
  390. FP_SYNC_START,
  391. FP_SYNC_END,
  392. FP_VALID_START,
  393. FP_VALID_END
  394. };
  395. struct nv04_crtc_reg {
  396. unsigned char MiscOutReg; /* */
  397. uint8_t CRTC[0xa0];
  398. uint8_t CR58[0x10];
  399. uint8_t Sequencer[5];
  400. uint8_t Graphics[9];
  401. uint8_t Attribute[21];
  402. unsigned char DAC[768]; /* Internal Colorlookuptable */
  403. /* PCRTC regs */
  404. uint32_t fb_start;
  405. uint32_t crtc_cfg;
  406. uint32_t cursor_cfg;
  407. uint32_t gpio_ext;
  408. uint32_t crtc_830;
  409. uint32_t crtc_834;
  410. uint32_t crtc_850;
  411. uint32_t crtc_eng_ctrl;
  412. /* PRAMDAC regs */
  413. uint32_t nv10_cursync;
  414. struct nouveau_pll_vals pllvals;
  415. uint32_t ramdac_gen_ctrl;
  416. uint32_t ramdac_630;
  417. uint32_t ramdac_634;
  418. uint32_t tv_setup;
  419. uint32_t tv_vtotal;
  420. uint32_t tv_vskew;
  421. uint32_t tv_vsync_delay;
  422. uint32_t tv_htotal;
  423. uint32_t tv_hskew;
  424. uint32_t tv_hsync_delay;
  425. uint32_t tv_hsync_delay2;
  426. uint32_t fp_horiz_regs[7];
  427. uint32_t fp_vert_regs[7];
  428. uint32_t dither;
  429. uint32_t fp_control;
  430. uint32_t dither_regs[6];
  431. uint32_t fp_debug_0;
  432. uint32_t fp_debug_1;
  433. uint32_t fp_debug_2;
  434. uint32_t fp_margin_color;
  435. uint32_t ramdac_8c0;
  436. uint32_t ramdac_a20;
  437. uint32_t ramdac_a24;
  438. uint32_t ramdac_a34;
  439. uint32_t ctv_regs[38];
  440. };
  441. struct nv04_output_reg {
  442. uint32_t output;
  443. int head;
  444. };
  445. struct nv04_mode_state {
  446. uint32_t bpp;
  447. uint32_t width;
  448. uint32_t height;
  449. uint32_t interlace;
  450. uint32_t repaint0;
  451. uint32_t repaint1;
  452. uint32_t screen;
  453. uint32_t scale;
  454. uint32_t dither;
  455. uint32_t extra;
  456. uint32_t fifo;
  457. uint32_t pixel;
  458. uint32_t horiz;
  459. int arbitration0;
  460. int arbitration1;
  461. uint32_t pll;
  462. uint32_t pllB;
  463. uint32_t vpll;
  464. uint32_t vpll2;
  465. uint32_t vpllB;
  466. uint32_t vpll2B;
  467. uint32_t pllsel;
  468. uint32_t sel_clk;
  469. uint32_t general;
  470. uint32_t crtcOwner;
  471. uint32_t head;
  472. uint32_t head2;
  473. uint32_t cursorConfig;
  474. uint32_t cursor0;
  475. uint32_t cursor1;
  476. uint32_t cursor2;
  477. uint32_t timingH;
  478. uint32_t timingV;
  479. uint32_t displayV;
  480. uint32_t crtcSync;
  481. struct nv04_crtc_reg crtc_reg[2];
  482. };
  483. enum nouveau_card_type {
  484. NV_04 = 0x00,
  485. NV_10 = 0x10,
  486. NV_20 = 0x20,
  487. NV_30 = 0x30,
  488. NV_40 = 0x40,
  489. NV_50 = 0x50,
  490. NV_C0 = 0xc0,
  491. };
  492. struct drm_nouveau_private {
  493. struct drm_device *dev;
  494. /* the card type, takes NV_* as values */
  495. enum nouveau_card_type card_type;
  496. /* exact chipset, derived from NV_PMC_BOOT_0 */
  497. int chipset;
  498. int flags;
  499. void __iomem *mmio;
  500. spinlock_t ramin_lock;
  501. void __iomem *ramin;
  502. u32 ramin_size;
  503. u32 ramin_base;
  504. bool ramin_available;
  505. struct drm_mm ramin_heap;
  506. struct list_head gpuobj_list;
  507. struct nouveau_bo *vga_ram;
  508. struct workqueue_struct *wq;
  509. struct work_struct irq_work;
  510. struct work_struct hpd_work;
  511. struct list_head vbl_waiting;
  512. struct {
  513. struct drm_global_reference mem_global_ref;
  514. struct ttm_bo_global_ref bo_global_ref;
  515. struct ttm_bo_device bdev;
  516. atomic_t validate_sequence;
  517. } ttm;
  518. struct {
  519. spinlock_t lock;
  520. struct drm_mm heap;
  521. struct nouveau_bo *bo;
  522. } fence;
  523. int fifo_alloc_count;
  524. struct nouveau_channel *fifos[NOUVEAU_MAX_CHANNEL_NR];
  525. struct nouveau_engine engine;
  526. struct nouveau_channel *channel;
  527. /* For PFIFO and PGRAPH. */
  528. spinlock_t context_switch_lock;
  529. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  530. struct nouveau_ramht *ramht;
  531. struct nouveau_gpuobj *ramfc;
  532. struct nouveau_gpuobj *ramro;
  533. uint32_t ramin_rsvd_vram;
  534. struct {
  535. enum {
  536. NOUVEAU_GART_NONE = 0,
  537. NOUVEAU_GART_AGP,
  538. NOUVEAU_GART_SGDMA
  539. } type;
  540. uint64_t aper_base;
  541. uint64_t aper_size;
  542. uint64_t aper_free;
  543. struct nouveau_gpuobj *sg_ctxdma;
  544. struct page *sg_dummy_page;
  545. dma_addr_t sg_dummy_bus;
  546. } gart_info;
  547. /* nv10-nv40 tiling regions */
  548. struct nouveau_tile_reg tile[NOUVEAU_MAX_TILE_NR];
  549. /* VRAM/fb configuration */
  550. uint64_t vram_size;
  551. uint64_t vram_sys_base;
  552. u32 vram_rblock_size;
  553. uint64_t fb_phys;
  554. uint64_t fb_available_size;
  555. uint64_t fb_mappable_pages;
  556. uint64_t fb_aper_free;
  557. int fb_mtrr;
  558. /* G8x/G9x virtual address space */
  559. uint64_t vm_gart_base;
  560. uint64_t vm_gart_size;
  561. uint64_t vm_vram_base;
  562. uint64_t vm_vram_size;
  563. uint64_t vm_end;
  564. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  565. int vm_vram_pt_nr;
  566. struct nvbios vbios;
  567. struct nv04_mode_state mode_reg;
  568. struct nv04_mode_state saved_reg;
  569. uint32_t saved_vga_font[4][16384];
  570. uint32_t crtc_owner;
  571. uint32_t dac_users[4];
  572. struct nouveau_suspend_resume {
  573. uint32_t *ramin_copy;
  574. } susres;
  575. struct backlight_device *backlight;
  576. struct nouveau_channel *evo;
  577. struct {
  578. struct dcb_entry *dcb;
  579. u16 script;
  580. u32 pclk;
  581. } evo_irq;
  582. struct {
  583. struct dentry *channel_root;
  584. } debugfs;
  585. struct nouveau_fbdev *nfbdev;
  586. struct apertures_struct *apertures;
  587. };
  588. static inline struct drm_nouveau_private *
  589. nouveau_private(struct drm_device *dev)
  590. {
  591. return dev->dev_private;
  592. }
  593. static inline struct drm_nouveau_private *
  594. nouveau_bdev(struct ttm_bo_device *bd)
  595. {
  596. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  597. }
  598. static inline int
  599. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  600. {
  601. struct nouveau_bo *prev;
  602. if (!pnvbo)
  603. return -EINVAL;
  604. prev = *pnvbo;
  605. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  606. if (prev) {
  607. struct ttm_buffer_object *bo = &prev->bo;
  608. ttm_bo_unref(&bo);
  609. }
  610. return 0;
  611. }
  612. #define NOUVEAU_GET_USER_CHANNEL_WITH_RETURN(id, cl, ch) do { \
  613. struct drm_nouveau_private *nv = dev->dev_private; \
  614. if (!nouveau_channel_owner(dev, (cl), (id))) { \
  615. NV_ERROR(dev, "pid %d doesn't own channel %d\n", \
  616. DRM_CURRENTPID, (id)); \
  617. return -EPERM; \
  618. } \
  619. (ch) = nv->fifos[(id)]; \
  620. } while (0)
  621. /* nouveau_drv.c */
  622. extern int nouveau_agpmode;
  623. extern int nouveau_duallink;
  624. extern int nouveau_uscript_lvds;
  625. extern int nouveau_uscript_tmds;
  626. extern int nouveau_vram_pushbuf;
  627. extern int nouveau_vram_notify;
  628. extern int nouveau_fbpercrtc;
  629. extern int nouveau_tv_disable;
  630. extern char *nouveau_tv_norm;
  631. extern int nouveau_reg_debug;
  632. extern char *nouveau_vbios;
  633. extern int nouveau_ignorelid;
  634. extern int nouveau_nofbaccel;
  635. extern int nouveau_noaccel;
  636. extern int nouveau_force_post;
  637. extern int nouveau_override_conntype;
  638. extern char *nouveau_perflvl;
  639. extern int nouveau_perflvl_wr;
  640. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  641. extern int nouveau_pci_resume(struct pci_dev *pdev);
  642. /* nouveau_state.c */
  643. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  644. extern int nouveau_load(struct drm_device *, unsigned long flags);
  645. extern int nouveau_firstopen(struct drm_device *);
  646. extern void nouveau_lastclose(struct drm_device *);
  647. extern int nouveau_unload(struct drm_device *);
  648. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  649. struct drm_file *);
  650. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  651. struct drm_file *);
  652. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  653. uint32_t reg, uint32_t mask, uint32_t val);
  654. extern bool nouveau_wait_for_idle(struct drm_device *);
  655. extern int nouveau_card_init(struct drm_device *);
  656. /* nouveau_mem.c */
  657. extern int nouveau_mem_vram_init(struct drm_device *);
  658. extern void nouveau_mem_vram_fini(struct drm_device *);
  659. extern int nouveau_mem_gart_init(struct drm_device *);
  660. extern void nouveau_mem_gart_fini(struct drm_device *);
  661. extern int nouveau_mem_init_agp(struct drm_device *);
  662. extern int nouveau_mem_reset_agp(struct drm_device *);
  663. extern void nouveau_mem_close(struct drm_device *);
  664. extern struct nouveau_tile_reg *nv10_mem_set_tiling(struct drm_device *dev,
  665. uint32_t addr,
  666. uint32_t size,
  667. uint32_t pitch);
  668. extern void nv10_mem_expire_tiling(struct drm_device *dev,
  669. struct nouveau_tile_reg *tile,
  670. struct nouveau_fence *fence);
  671. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  672. uint32_t size, uint32_t flags,
  673. uint64_t phys);
  674. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  675. uint32_t size);
  676. /* nouveau_notifier.c */
  677. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  678. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  679. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  680. int cout, uint32_t *offset);
  681. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  682. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  683. struct drm_file *);
  684. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  685. struct drm_file *);
  686. /* nouveau_channel.c */
  687. extern struct drm_ioctl_desc nouveau_ioctls[];
  688. extern int nouveau_max_ioctl;
  689. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  690. extern int nouveau_channel_owner(struct drm_device *, struct drm_file *,
  691. int channel);
  692. extern int nouveau_channel_alloc(struct drm_device *dev,
  693. struct nouveau_channel **chan,
  694. struct drm_file *file_priv,
  695. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  696. extern void nouveau_channel_free(struct nouveau_channel *);
  697. /* nouveau_object.c */
  698. extern int nouveau_gpuobj_early_init(struct drm_device *);
  699. extern int nouveau_gpuobj_init(struct drm_device *);
  700. extern void nouveau_gpuobj_takedown(struct drm_device *);
  701. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  702. extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
  703. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  704. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  705. uint32_t vram_h, uint32_t tt_h);
  706. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  707. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  708. uint32_t size, int align, uint32_t flags,
  709. struct nouveau_gpuobj **);
  710. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  711. struct nouveau_gpuobj **);
  712. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  713. u32 size, u32 flags,
  714. struct nouveau_gpuobj **);
  715. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  716. uint64_t offset, uint64_t size, int access,
  717. int target, struct nouveau_gpuobj **);
  718. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  719. uint64_t offset, uint64_t size,
  720. int access, struct nouveau_gpuobj **,
  721. uint32_t *o_ret);
  722. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  723. struct nouveau_gpuobj **);
  724. extern int nouveau_gpuobj_sw_new(struct nouveau_channel *, int class,
  725. struct nouveau_gpuobj **);
  726. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  727. struct drm_file *);
  728. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  729. struct drm_file *);
  730. /* nouveau_irq.c */
  731. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  732. extern void nouveau_irq_preinstall(struct drm_device *);
  733. extern int nouveau_irq_postinstall(struct drm_device *);
  734. extern void nouveau_irq_uninstall(struct drm_device *);
  735. /* nouveau_sgdma.c */
  736. extern int nouveau_sgdma_init(struct drm_device *);
  737. extern void nouveau_sgdma_takedown(struct drm_device *);
  738. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  739. uint32_t *page);
  740. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  741. /* nouveau_debugfs.c */
  742. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  743. extern int nouveau_debugfs_init(struct drm_minor *);
  744. extern void nouveau_debugfs_takedown(struct drm_minor *);
  745. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  746. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  747. #else
  748. static inline int
  749. nouveau_debugfs_init(struct drm_minor *minor)
  750. {
  751. return 0;
  752. }
  753. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  754. {
  755. }
  756. static inline int
  757. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  758. {
  759. return 0;
  760. }
  761. static inline void
  762. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  763. {
  764. }
  765. #endif
  766. /* nouveau_dma.c */
  767. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  768. extern int nouveau_dma_init(struct nouveau_channel *);
  769. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  770. /* nouveau_acpi.c */
  771. #define ROM_BIOS_PAGE 4096
  772. #if defined(CONFIG_ACPI)
  773. void nouveau_register_dsm_handler(void);
  774. void nouveau_unregister_dsm_handler(void);
  775. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  776. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  777. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  778. #else
  779. static inline void nouveau_register_dsm_handler(void) {}
  780. static inline void nouveau_unregister_dsm_handler(void) {}
  781. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  782. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  783. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  784. #endif
  785. /* nouveau_backlight.c */
  786. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  787. extern int nouveau_backlight_init(struct drm_device *);
  788. extern void nouveau_backlight_exit(struct drm_device *);
  789. #else
  790. static inline int nouveau_backlight_init(struct drm_device *dev)
  791. {
  792. return 0;
  793. }
  794. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  795. #endif
  796. /* nouveau_bios.c */
  797. extern int nouveau_bios_init(struct drm_device *);
  798. extern void nouveau_bios_takedown(struct drm_device *dev);
  799. extern int nouveau_run_vbios_init(struct drm_device *);
  800. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  801. struct dcb_entry *);
  802. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  803. enum dcb_gpio_tag);
  804. extern struct dcb_connector_table_entry *
  805. nouveau_bios_connector_entry(struct drm_device *, int index);
  806. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  807. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  808. struct pll_lims *);
  809. extern int nouveau_bios_run_display_table(struct drm_device *,
  810. struct dcb_entry *,
  811. uint32_t script, int pxclk);
  812. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  813. int *length);
  814. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  815. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  816. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  817. bool *dl, bool *if_is_24bit);
  818. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  819. int head, int pxclk);
  820. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  821. enum LVDS_script, int pxclk);
  822. /* nouveau_ttm.c */
  823. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  824. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  825. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  826. /* nouveau_dp.c */
  827. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  828. uint8_t *data, int data_nr);
  829. bool nouveau_dp_detect(struct drm_encoder *);
  830. bool nouveau_dp_link_train(struct drm_encoder *);
  831. /* nv04_fb.c */
  832. extern int nv04_fb_init(struct drm_device *);
  833. extern void nv04_fb_takedown(struct drm_device *);
  834. /* nv10_fb.c */
  835. extern int nv10_fb_init(struct drm_device *);
  836. extern void nv10_fb_takedown(struct drm_device *);
  837. extern void nv10_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  838. uint32_t, uint32_t);
  839. /* nv30_fb.c */
  840. extern int nv30_fb_init(struct drm_device *);
  841. extern void nv30_fb_takedown(struct drm_device *);
  842. /* nv40_fb.c */
  843. extern int nv40_fb_init(struct drm_device *);
  844. extern void nv40_fb_takedown(struct drm_device *);
  845. extern void nv40_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  846. uint32_t, uint32_t);
  847. /* nv50_fb.c */
  848. extern int nv50_fb_init(struct drm_device *);
  849. extern void nv50_fb_takedown(struct drm_device *);
  850. extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
  851. /* nvc0_fb.c */
  852. extern int nvc0_fb_init(struct drm_device *);
  853. extern void nvc0_fb_takedown(struct drm_device *);
  854. /* nv04_fifo.c */
  855. extern int nv04_fifo_init(struct drm_device *);
  856. extern void nv04_fifo_disable(struct drm_device *);
  857. extern void nv04_fifo_enable(struct drm_device *);
  858. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  859. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  860. extern int nv04_fifo_channel_id(struct drm_device *);
  861. extern int nv04_fifo_create_context(struct nouveau_channel *);
  862. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  863. extern int nv04_fifo_load_context(struct nouveau_channel *);
  864. extern int nv04_fifo_unload_context(struct drm_device *);
  865. /* nv10_fifo.c */
  866. extern int nv10_fifo_init(struct drm_device *);
  867. extern int nv10_fifo_channel_id(struct drm_device *);
  868. extern int nv10_fifo_create_context(struct nouveau_channel *);
  869. extern void nv10_fifo_destroy_context(struct nouveau_channel *);
  870. extern int nv10_fifo_load_context(struct nouveau_channel *);
  871. extern int nv10_fifo_unload_context(struct drm_device *);
  872. /* nv40_fifo.c */
  873. extern int nv40_fifo_init(struct drm_device *);
  874. extern int nv40_fifo_create_context(struct nouveau_channel *);
  875. extern void nv40_fifo_destroy_context(struct nouveau_channel *);
  876. extern int nv40_fifo_load_context(struct nouveau_channel *);
  877. extern int nv40_fifo_unload_context(struct drm_device *);
  878. /* nv50_fifo.c */
  879. extern int nv50_fifo_init(struct drm_device *);
  880. extern void nv50_fifo_takedown(struct drm_device *);
  881. extern int nv50_fifo_channel_id(struct drm_device *);
  882. extern int nv50_fifo_create_context(struct nouveau_channel *);
  883. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  884. extern int nv50_fifo_load_context(struct nouveau_channel *);
  885. extern int nv50_fifo_unload_context(struct drm_device *);
  886. /* nvc0_fifo.c */
  887. extern int nvc0_fifo_init(struct drm_device *);
  888. extern void nvc0_fifo_takedown(struct drm_device *);
  889. extern void nvc0_fifo_disable(struct drm_device *);
  890. extern void nvc0_fifo_enable(struct drm_device *);
  891. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  892. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  893. extern int nvc0_fifo_channel_id(struct drm_device *);
  894. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  895. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  896. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  897. extern int nvc0_fifo_unload_context(struct drm_device *);
  898. /* nv04_graph.c */
  899. extern struct nouveau_pgraph_object_class nv04_graph_grclass[];
  900. extern int nv04_graph_init(struct drm_device *);
  901. extern void nv04_graph_takedown(struct drm_device *);
  902. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  903. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  904. extern int nv04_graph_create_context(struct nouveau_channel *);
  905. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  906. extern int nv04_graph_load_context(struct nouveau_channel *);
  907. extern int nv04_graph_unload_context(struct drm_device *);
  908. extern void nv04_graph_context_switch(struct drm_device *);
  909. /* nv10_graph.c */
  910. extern struct nouveau_pgraph_object_class nv10_graph_grclass[];
  911. extern int nv10_graph_init(struct drm_device *);
  912. extern void nv10_graph_takedown(struct drm_device *);
  913. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  914. extern int nv10_graph_create_context(struct nouveau_channel *);
  915. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  916. extern int nv10_graph_load_context(struct nouveau_channel *);
  917. extern int nv10_graph_unload_context(struct drm_device *);
  918. extern void nv10_graph_context_switch(struct drm_device *);
  919. extern void nv10_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  920. uint32_t, uint32_t);
  921. /* nv20_graph.c */
  922. extern struct nouveau_pgraph_object_class nv20_graph_grclass[];
  923. extern struct nouveau_pgraph_object_class nv30_graph_grclass[];
  924. extern int nv20_graph_create_context(struct nouveau_channel *);
  925. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  926. extern int nv20_graph_load_context(struct nouveau_channel *);
  927. extern int nv20_graph_unload_context(struct drm_device *);
  928. extern int nv20_graph_init(struct drm_device *);
  929. extern void nv20_graph_takedown(struct drm_device *);
  930. extern int nv30_graph_init(struct drm_device *);
  931. extern void nv20_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  932. uint32_t, uint32_t);
  933. /* nv40_graph.c */
  934. extern struct nouveau_pgraph_object_class nv40_graph_grclass[];
  935. extern int nv40_graph_init(struct drm_device *);
  936. extern void nv40_graph_takedown(struct drm_device *);
  937. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  938. extern int nv40_graph_create_context(struct nouveau_channel *);
  939. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  940. extern int nv40_graph_load_context(struct nouveau_channel *);
  941. extern int nv40_graph_unload_context(struct drm_device *);
  942. extern void nv40_grctx_init(struct nouveau_grctx *);
  943. extern void nv40_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  944. uint32_t, uint32_t);
  945. /* nv50_graph.c */
  946. extern struct nouveau_pgraph_object_class nv50_graph_grclass[];
  947. extern int nv50_graph_init(struct drm_device *);
  948. extern void nv50_graph_takedown(struct drm_device *);
  949. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  950. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  951. extern int nv50_graph_create_context(struct nouveau_channel *);
  952. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  953. extern int nv50_graph_load_context(struct nouveau_channel *);
  954. extern int nv50_graph_unload_context(struct drm_device *);
  955. extern void nv50_graph_context_switch(struct drm_device *);
  956. extern int nv50_grctx_init(struct nouveau_grctx *);
  957. /* nvc0_graph.c */
  958. extern int nvc0_graph_init(struct drm_device *);
  959. extern void nvc0_graph_takedown(struct drm_device *);
  960. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  961. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  962. extern int nvc0_graph_create_context(struct nouveau_channel *);
  963. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  964. extern int nvc0_graph_load_context(struct nouveau_channel *);
  965. extern int nvc0_graph_unload_context(struct drm_device *);
  966. /* nv04_instmem.c */
  967. extern int nv04_instmem_init(struct drm_device *);
  968. extern void nv04_instmem_takedown(struct drm_device *);
  969. extern int nv04_instmem_suspend(struct drm_device *);
  970. extern void nv04_instmem_resume(struct drm_device *);
  971. extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  972. uint32_t *size);
  973. extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  974. extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  975. extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  976. extern void nv04_instmem_flush(struct drm_device *);
  977. /* nv50_instmem.c */
  978. extern int nv50_instmem_init(struct drm_device *);
  979. extern void nv50_instmem_takedown(struct drm_device *);
  980. extern int nv50_instmem_suspend(struct drm_device *);
  981. extern void nv50_instmem_resume(struct drm_device *);
  982. extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  983. uint32_t *size);
  984. extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  985. extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  986. extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  987. extern void nv50_instmem_flush(struct drm_device *);
  988. extern void nv84_instmem_flush(struct drm_device *);
  989. extern void nv50_vm_flush(struct drm_device *, int engine);
  990. /* nvc0_instmem.c */
  991. extern int nvc0_instmem_init(struct drm_device *);
  992. extern void nvc0_instmem_takedown(struct drm_device *);
  993. extern int nvc0_instmem_suspend(struct drm_device *);
  994. extern void nvc0_instmem_resume(struct drm_device *);
  995. extern int nvc0_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  996. uint32_t *size);
  997. extern void nvc0_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  998. extern int nvc0_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  999. extern int nvc0_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  1000. extern void nvc0_instmem_flush(struct drm_device *);
  1001. /* nv04_mc.c */
  1002. extern int nv04_mc_init(struct drm_device *);
  1003. extern void nv04_mc_takedown(struct drm_device *);
  1004. /* nv40_mc.c */
  1005. extern int nv40_mc_init(struct drm_device *);
  1006. extern void nv40_mc_takedown(struct drm_device *);
  1007. /* nv50_mc.c */
  1008. extern int nv50_mc_init(struct drm_device *);
  1009. extern void nv50_mc_takedown(struct drm_device *);
  1010. /* nv04_timer.c */
  1011. extern int nv04_timer_init(struct drm_device *);
  1012. extern uint64_t nv04_timer_read(struct drm_device *);
  1013. extern void nv04_timer_takedown(struct drm_device *);
  1014. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1015. unsigned long arg);
  1016. /* nv04_dac.c */
  1017. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1018. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1019. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1020. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1021. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1022. /* nv04_dfp.c */
  1023. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1024. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1025. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1026. int head, bool dl);
  1027. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1028. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1029. /* nv04_tv.c */
  1030. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1031. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1032. /* nv17_tv.c */
  1033. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1034. /* nv04_display.c */
  1035. extern int nv04_display_early_init(struct drm_device *);
  1036. extern void nv04_display_late_takedown(struct drm_device *);
  1037. extern int nv04_display_create(struct drm_device *);
  1038. extern int nv04_display_init(struct drm_device *);
  1039. extern void nv04_display_destroy(struct drm_device *);
  1040. /* nv04_crtc.c */
  1041. extern int nv04_crtc_create(struct drm_device *, int index);
  1042. /* nouveau_bo.c */
  1043. extern struct ttm_bo_driver nouveau_bo_driver;
  1044. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1045. int size, int align, uint32_t flags,
  1046. uint32_t tile_mode, uint32_t tile_flags,
  1047. bool no_vm, bool mappable, struct nouveau_bo **);
  1048. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1049. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1050. extern int nouveau_bo_map(struct nouveau_bo *);
  1051. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1052. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1053. uint32_t busy);
  1054. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1055. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1056. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1057. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1058. extern int nouveau_bo_sync_gpu(struct nouveau_bo *, struct nouveau_channel *);
  1059. /* nouveau_fence.c */
  1060. struct nouveau_fence;
  1061. extern int nouveau_fence_init(struct drm_device *);
  1062. extern void nouveau_fence_fini(struct drm_device *);
  1063. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1064. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1065. extern void nouveau_fence_update(struct nouveau_channel *);
  1066. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1067. bool emit);
  1068. extern int nouveau_fence_emit(struct nouveau_fence *);
  1069. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1070. void (*work)(void *priv, bool signalled),
  1071. void *priv);
  1072. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1073. extern bool nouveau_fence_signalled(void *obj, void *arg);
  1074. extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1075. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1076. extern int nouveau_fence_flush(void *obj, void *arg);
  1077. extern void nouveau_fence_unref(void **obj);
  1078. extern void *nouveau_fence_ref(void *obj);
  1079. /* nouveau_gem.c */
  1080. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1081. int size, int align, uint32_t flags,
  1082. uint32_t tile_mode, uint32_t tile_flags,
  1083. bool no_vm, bool mappable, struct nouveau_bo **);
  1084. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1085. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1086. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1087. struct drm_file *);
  1088. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1089. struct drm_file *);
  1090. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1091. struct drm_file *);
  1092. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1093. struct drm_file *);
  1094. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1095. struct drm_file *);
  1096. /* nv10_gpio.c */
  1097. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1098. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1099. /* nv50_gpio.c */
  1100. int nv50_gpio_init(struct drm_device *dev);
  1101. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1102. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1103. void nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1104. /* nv50_calc. */
  1105. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1106. int *N1, int *M1, int *N2, int *M2, int *P);
  1107. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1108. int clk, int *N, int *fN, int *M, int *P);
  1109. #ifndef ioread32_native
  1110. #ifdef __BIG_ENDIAN
  1111. #define ioread16_native ioread16be
  1112. #define iowrite16_native iowrite16be
  1113. #define ioread32_native ioread32be
  1114. #define iowrite32_native iowrite32be
  1115. #else /* def __BIG_ENDIAN */
  1116. #define ioread16_native ioread16
  1117. #define iowrite16_native iowrite16
  1118. #define ioread32_native ioread32
  1119. #define iowrite32_native iowrite32
  1120. #endif /* def __BIG_ENDIAN else */
  1121. #endif /* !ioread32_native */
  1122. /* channel control reg access */
  1123. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1124. {
  1125. return ioread32_native(chan->user + reg);
  1126. }
  1127. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1128. unsigned reg, u32 val)
  1129. {
  1130. iowrite32_native(val, chan->user + reg);
  1131. }
  1132. /* register access */
  1133. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1134. {
  1135. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1136. return ioread32_native(dev_priv->mmio + reg);
  1137. }
  1138. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1139. {
  1140. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1141. iowrite32_native(val, dev_priv->mmio + reg);
  1142. }
  1143. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1144. {
  1145. u32 tmp = nv_rd32(dev, reg);
  1146. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1147. return tmp;
  1148. }
  1149. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1150. {
  1151. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1152. return ioread8(dev_priv->mmio + reg);
  1153. }
  1154. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1155. {
  1156. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1157. iowrite8(val, dev_priv->mmio + reg);
  1158. }
  1159. #define nv_wait(dev, reg, mask, val) \
  1160. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1161. /* PRAMIN access */
  1162. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1163. {
  1164. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1165. return ioread32_native(dev_priv->ramin + offset);
  1166. }
  1167. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1168. {
  1169. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1170. iowrite32_native(val, dev_priv->ramin + offset);
  1171. }
  1172. /* object access */
  1173. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1174. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1175. /*
  1176. * Logging
  1177. * Argument d is (struct drm_device *).
  1178. */
  1179. #define NV_PRINTK(level, d, fmt, arg...) \
  1180. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1181. pci_name(d->pdev), ##arg)
  1182. #ifndef NV_DEBUG_NOTRACE
  1183. #define NV_DEBUG(d, fmt, arg...) do { \
  1184. if (drm_debug & DRM_UT_DRIVER) { \
  1185. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1186. __LINE__, ##arg); \
  1187. } \
  1188. } while (0)
  1189. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1190. if (drm_debug & DRM_UT_KMS) { \
  1191. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1192. __LINE__, ##arg); \
  1193. } \
  1194. } while (0)
  1195. #else
  1196. #define NV_DEBUG(d, fmt, arg...) do { \
  1197. if (drm_debug & DRM_UT_DRIVER) \
  1198. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1199. } while (0)
  1200. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1201. if (drm_debug & DRM_UT_KMS) \
  1202. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1203. } while (0)
  1204. #endif
  1205. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1206. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1207. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1208. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1209. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1210. /* nouveau_reg_debug bitmask */
  1211. enum {
  1212. NOUVEAU_REG_DEBUG_MC = 0x1,
  1213. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1214. NOUVEAU_REG_DEBUG_FB = 0x4,
  1215. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1216. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1217. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1218. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1219. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1220. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1221. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1222. };
  1223. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1224. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1225. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1226. } while (0)
  1227. static inline bool
  1228. nv_two_heads(struct drm_device *dev)
  1229. {
  1230. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1231. const int impl = dev->pci_device & 0x0ff0;
  1232. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1233. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1234. return true;
  1235. return false;
  1236. }
  1237. static inline bool
  1238. nv_gf4_disp_arch(struct drm_device *dev)
  1239. {
  1240. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1241. }
  1242. static inline bool
  1243. nv_two_reg_pll(struct drm_device *dev)
  1244. {
  1245. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1246. const int impl = dev->pci_device & 0x0ff0;
  1247. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1248. return true;
  1249. return false;
  1250. }
  1251. static inline bool
  1252. nv_match_device(struct drm_device *dev, unsigned device,
  1253. unsigned sub_vendor, unsigned sub_device)
  1254. {
  1255. return dev->pdev->device == device &&
  1256. dev->pdev->subsystem_vendor == sub_vendor &&
  1257. dev->pdev->subsystem_device == sub_device;
  1258. }
  1259. #define NV_SW 0x0000506e
  1260. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1261. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1262. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1263. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1264. #define NV_SW_DMA_VBLSEM 0x0000018c
  1265. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1266. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1267. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1268. #endif /* __NOUVEAU_DRV_H__ */