clk-exynos-audss.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133
  1. /*
  2. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  3. * Author: Padmavathi Venna <padma.v@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * Common Clock Framework support for Audio Subsystem Clock Controller.
  10. */
  11. #include <linux/clkdev.h>
  12. #include <linux/io.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/of_address.h>
  15. #include <linux/syscore_ops.h>
  16. #include <dt-bindings/clk/exynos-audss-clk.h>
  17. static DEFINE_SPINLOCK(lock);
  18. static struct clk **clk_table;
  19. static void __iomem *reg_base;
  20. static struct clk_onecell_data clk_data;
  21. #define ASS_CLK_SRC 0x0
  22. #define ASS_CLK_DIV 0x4
  23. #define ASS_CLK_GATE 0x8
  24. static unsigned long reg_save[][2] = {
  25. {ASS_CLK_SRC, 0},
  26. {ASS_CLK_DIV, 0},
  27. {ASS_CLK_GATE, 0},
  28. };
  29. /* list of all parent clock list */
  30. static const char *mout_audss_p[] = { "fin_pll", "fout_epll" };
  31. static const char *mout_i2s_p[] = { "mout_audss", "cdclk0", "sclk_audio0" };
  32. #ifdef CONFIG_PM_SLEEP
  33. static int exynos_audss_clk_suspend(void)
  34. {
  35. int i;
  36. for (i = 0; i < ARRAY_SIZE(reg_save); i++)
  37. reg_save[i][1] = readl(reg_base + reg_save[i][0]);
  38. return 0;
  39. }
  40. static void exynos_audss_clk_resume(void)
  41. {
  42. int i;
  43. for (i = 0; i < ARRAY_SIZE(reg_save); i++)
  44. writel(reg_save[i][1], reg_base + reg_save[i][0]);
  45. }
  46. static struct syscore_ops exynos_audss_clk_syscore_ops = {
  47. .suspend = exynos_audss_clk_suspend,
  48. .resume = exynos_audss_clk_resume,
  49. };
  50. #endif /* CONFIG_PM_SLEEP */
  51. /* register exynos_audss clocks */
  52. void __init exynos_audss_clk_init(struct device_node *np)
  53. {
  54. reg_base = of_iomap(np, 0);
  55. if (!reg_base) {
  56. pr_err("%s: failed to map audss registers\n", __func__);
  57. return;
  58. }
  59. clk_table = kzalloc(sizeof(struct clk *) * EXYNOS_AUDSS_MAX_CLKS,
  60. GFP_KERNEL);
  61. if (!clk_table) {
  62. pr_err("%s: could not allocate clk lookup table\n", __func__);
  63. return;
  64. }
  65. clk_data.clks = clk_table;
  66. clk_data.clk_num = EXYNOS_AUDSS_MAX_CLKS;
  67. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  68. clk_table[EXYNOS_MOUT_AUDSS] = clk_register_mux(NULL, "mout_audss",
  69. mout_audss_p, ARRAY_SIZE(mout_audss_p), 0,
  70. reg_base + ASS_CLK_SRC, 0, 1, 0, &lock);
  71. clk_table[EXYNOS_MOUT_I2S] = clk_register_mux(NULL, "mout_i2s",
  72. mout_i2s_p, ARRAY_SIZE(mout_i2s_p), 0,
  73. reg_base + ASS_CLK_SRC, 2, 2, 0, &lock);
  74. clk_table[EXYNOS_DOUT_SRP] = clk_register_divider(NULL, "dout_srp",
  75. "mout_audss", 0, reg_base + ASS_CLK_DIV, 0, 4,
  76. 0, &lock);
  77. clk_table[EXYNOS_DOUT_AUD_BUS] = clk_register_divider(NULL,
  78. "dout_aud_bus", "dout_srp", 0,
  79. reg_base + ASS_CLK_DIV, 4, 4, 0, &lock);
  80. clk_table[EXYNOS_DOUT_I2S] = clk_register_divider(NULL, "dout_i2s",
  81. "mout_i2s", 0, reg_base + ASS_CLK_DIV, 8, 4, 0,
  82. &lock);
  83. clk_table[EXYNOS_SRP_CLK] = clk_register_gate(NULL, "srp_clk",
  84. "dout_srp", CLK_SET_RATE_PARENT,
  85. reg_base + ASS_CLK_GATE, 0, 0, &lock);
  86. clk_table[EXYNOS_I2S_BUS] = clk_register_gate(NULL, "i2s_bus",
  87. "dout_aud_bus", CLK_SET_RATE_PARENT,
  88. reg_base + ASS_CLK_GATE, 2, 0, &lock);
  89. clk_table[EXYNOS_SCLK_I2S] = clk_register_gate(NULL, "sclk_i2s",
  90. "dout_i2s", CLK_SET_RATE_PARENT,
  91. reg_base + ASS_CLK_GATE, 3, 0, &lock);
  92. clk_table[EXYNOS_PCM_BUS] = clk_register_gate(NULL, "pcm_bus",
  93. "sclk_pcm", CLK_SET_RATE_PARENT,
  94. reg_base + ASS_CLK_GATE, 4, 0, &lock);
  95. clk_table[EXYNOS_SCLK_PCM] = clk_register_gate(NULL, "sclk_pcm",
  96. "div_pcm0", CLK_SET_RATE_PARENT,
  97. reg_base + ASS_CLK_GATE, 5, 0, &lock);
  98. #ifdef CONFIG_PM_SLEEP
  99. register_syscore_ops(&exynos_audss_clk_syscore_ops);
  100. #endif
  101. pr_info("Exynos: Audss: clock setup completed\n");
  102. }
  103. CLK_OF_DECLARE(exynos4210_audss_clk, "samsung,exynos4210-audss-clock",
  104. exynos_audss_clk_init);
  105. CLK_OF_DECLARE(exynos5250_audss_clk, "samsung,exynos5250-audss-clock",
  106. exynos_audss_clk_init);