exynos5250.dtsi 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690
  1. /*
  2. * SAMSUNG EXYNOS5250 SoC device tree source
  3. *
  4. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. *
  7. * SAMSUNG EXYNOS5250 SoC device nodes are listed in this file.
  8. * EXYNOS5250 based board files can include this file and provide
  9. * values for board specfic bindings.
  10. *
  11. * Note: This file does not include device nodes for all the controllers in
  12. * EXYNOS5250 SoC. As device tree coverage for EXYNOS5250 increases,
  13. * additional nodes can be added to this file.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #include "skeleton.dtsi"
  20. #include "exynos5250-pinctrl.dtsi"
  21. #include <dt-bindings/clk/exynos-audss-clk.h>
  22. / {
  23. compatible = "samsung,exynos5250";
  24. interrupt-parent = <&gic>;
  25. aliases {
  26. spi0 = &spi_0;
  27. spi1 = &spi_1;
  28. spi2 = &spi_2;
  29. gsc0 = &gsc_0;
  30. gsc1 = &gsc_1;
  31. gsc2 = &gsc_2;
  32. gsc3 = &gsc_3;
  33. mshc0 = &dwmmc_0;
  34. mshc1 = &dwmmc_1;
  35. mshc2 = &dwmmc_2;
  36. mshc3 = &dwmmc_3;
  37. i2c0 = &i2c_0;
  38. i2c1 = &i2c_1;
  39. i2c2 = &i2c_2;
  40. i2c3 = &i2c_3;
  41. i2c4 = &i2c_4;
  42. i2c5 = &i2c_5;
  43. i2c6 = &i2c_6;
  44. i2c7 = &i2c_7;
  45. i2c8 = &i2c_8;
  46. pinctrl0 = &pinctrl_0;
  47. pinctrl1 = &pinctrl_1;
  48. pinctrl2 = &pinctrl_2;
  49. pinctrl3 = &pinctrl_3;
  50. };
  51. chipid@10000000 {
  52. compatible = "samsung,exynos4210-chipid";
  53. reg = <0x10000000 0x100>;
  54. };
  55. pd_gsc: gsc-power-domain@0x10044000 {
  56. compatible = "samsung,exynos4210-pd";
  57. reg = <0x10044000 0x20>;
  58. };
  59. pd_mfc: mfc-power-domain@0x10044040 {
  60. compatible = "samsung,exynos4210-pd";
  61. reg = <0x10044040 0x20>;
  62. };
  63. clock: clock-controller@0x10010000 {
  64. compatible = "samsung,exynos5250-clock";
  65. reg = <0x10010000 0x30000>;
  66. #clock-cells = <1>;
  67. };
  68. clock_audss: audss-clock-controller@3810000 {
  69. compatible = "samsung,exynos5250-audss-clock";
  70. reg = <0x03810000 0x0C>;
  71. #clock-cells = <1>;
  72. };
  73. gic:interrupt-controller@10481000 {
  74. compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
  75. #interrupt-cells = <3>;
  76. interrupt-controller;
  77. reg = <0x10481000 0x1000>,
  78. <0x10482000 0x1000>,
  79. <0x10484000 0x2000>,
  80. <0x10486000 0x2000>;
  81. interrupts = <1 9 0xf04>;
  82. };
  83. timer {
  84. compatible = "arm,armv7-timer";
  85. interrupts = <1 13 0xf08>,
  86. <1 14 0xf08>,
  87. <1 11 0xf08>,
  88. <1 10 0xf08>;
  89. };
  90. combiner:interrupt-controller@10440000 {
  91. compatible = "samsung,exynos4210-combiner";
  92. #interrupt-cells = <2>;
  93. interrupt-controller;
  94. samsung,combiner-nr = <32>;
  95. reg = <0x10440000 0x1000>;
  96. interrupts = <0 0 0>, <0 1 0>, <0 2 0>, <0 3 0>,
  97. <0 4 0>, <0 5 0>, <0 6 0>, <0 7 0>,
  98. <0 8 0>, <0 9 0>, <0 10 0>, <0 11 0>,
  99. <0 12 0>, <0 13 0>, <0 14 0>, <0 15 0>,
  100. <0 16 0>, <0 17 0>, <0 18 0>, <0 19 0>,
  101. <0 20 0>, <0 21 0>, <0 22 0>, <0 23 0>,
  102. <0 24 0>, <0 25 0>, <0 26 0>, <0 27 0>,
  103. <0 28 0>, <0 29 0>, <0 30 0>, <0 31 0>;
  104. };
  105. mct@101C0000 {
  106. compatible = "samsung,exynos4210-mct";
  107. reg = <0x101C0000 0x800>;
  108. interrupt-controller;
  109. #interrups-cells = <2>;
  110. interrupt-parent = <&mct_map>;
  111. interrupts = <0 0>, <1 0>, <2 0>, <3 0>,
  112. <4 0>, <5 0>;
  113. clocks = <&clock 1>, <&clock 335>;
  114. clock-names = "fin_pll", "mct";
  115. mct_map: mct-map {
  116. #interrupt-cells = <2>;
  117. #address-cells = <0>;
  118. #size-cells = <0>;
  119. interrupt-map = <0x0 0 &combiner 23 3>,
  120. <0x1 0 &combiner 23 4>,
  121. <0x2 0 &combiner 25 2>,
  122. <0x3 0 &combiner 25 3>,
  123. <0x4 0 &gic 0 120 0>,
  124. <0x5 0 &gic 0 121 0>;
  125. };
  126. };
  127. pmu {
  128. compatible = "arm,cortex-a15-pmu";
  129. interrupt-parent = <&combiner>;
  130. interrupts = <1 2>, <22 4>;
  131. };
  132. pinctrl_0: pinctrl@11400000 {
  133. compatible = "samsung,exynos5250-pinctrl";
  134. reg = <0x11400000 0x1000>;
  135. interrupts = <0 46 0>;
  136. wakup_eint: wakeup-interrupt-controller {
  137. compatible = "samsung,exynos4210-wakeup-eint";
  138. interrupt-parent = <&gic>;
  139. interrupts = <0 32 0>;
  140. };
  141. };
  142. pinctrl_1: pinctrl@13400000 {
  143. compatible = "samsung,exynos5250-pinctrl";
  144. reg = <0x13400000 0x1000>;
  145. interrupts = <0 45 0>;
  146. };
  147. pinctrl_2: pinctrl@10d10000 {
  148. compatible = "samsung,exynos5250-pinctrl";
  149. reg = <0x10d10000 0x1000>;
  150. interrupts = <0 50 0>;
  151. };
  152. pinctrl_3: pinctrl@03680000 {
  153. compatible = "samsung,exynos5250-pinctrl";
  154. reg = <0x0368000 0x1000>;
  155. interrupts = <0 47 0>;
  156. };
  157. watchdog {
  158. compatible = "samsung,s3c2410-wdt";
  159. reg = <0x101D0000 0x100>;
  160. interrupts = <0 42 0>;
  161. clocks = <&clock 336>;
  162. clock-names = "watchdog";
  163. };
  164. codec@11000000 {
  165. compatible = "samsung,mfc-v6";
  166. reg = <0x11000000 0x10000>;
  167. interrupts = <0 96 0>;
  168. samsung,power-domain = <&pd_mfc>;
  169. };
  170. rtc {
  171. compatible = "samsung,s3c6410-rtc";
  172. reg = <0x101E0000 0x100>;
  173. interrupts = <0 43 0>, <0 44 0>;
  174. clocks = <&clock 337>;
  175. clock-names = "rtc";
  176. status = "disabled";
  177. };
  178. tmu@10060000 {
  179. compatible = "samsung,exynos5250-tmu";
  180. reg = <0x10060000 0x100>;
  181. interrupts = <0 65 0>;
  182. clocks = <&clock 338>;
  183. clock-names = "tmu_apbif";
  184. };
  185. serial@12C00000 {
  186. compatible = "samsung,exynos4210-uart";
  187. reg = <0x12C00000 0x100>;
  188. interrupts = <0 51 0>;
  189. clocks = <&clock 289>, <&clock 146>;
  190. clock-names = "uart", "clk_uart_baud0";
  191. };
  192. serial@12C10000 {
  193. compatible = "samsung,exynos4210-uart";
  194. reg = <0x12C10000 0x100>;
  195. interrupts = <0 52 0>;
  196. clocks = <&clock 290>, <&clock 147>;
  197. clock-names = "uart", "clk_uart_baud0";
  198. };
  199. serial@12C20000 {
  200. compatible = "samsung,exynos4210-uart";
  201. reg = <0x12C20000 0x100>;
  202. interrupts = <0 53 0>;
  203. clocks = <&clock 291>, <&clock 148>;
  204. clock-names = "uart", "clk_uart_baud0";
  205. };
  206. serial@12C30000 {
  207. compatible = "samsung,exynos4210-uart";
  208. reg = <0x12C30000 0x100>;
  209. interrupts = <0 54 0>;
  210. clocks = <&clock 292>, <&clock 149>;
  211. clock-names = "uart", "clk_uart_baud0";
  212. };
  213. sata@122F0000 {
  214. compatible = "samsung,exynos5-sata-ahci";
  215. reg = <0x122F0000 0x1ff>;
  216. interrupts = <0 115 0>;
  217. clocks = <&clock 277>, <&clock 143>;
  218. clock-names = "sata", "sclk_sata";
  219. };
  220. sata-phy@12170000 {
  221. compatible = "samsung,exynos5-sata-phy";
  222. reg = <0x12170000 0x1ff>;
  223. };
  224. i2c_0: i2c@12C60000 {
  225. compatible = "samsung,s3c2440-i2c";
  226. reg = <0x12C60000 0x100>;
  227. interrupts = <0 56 0>;
  228. #address-cells = <1>;
  229. #size-cells = <0>;
  230. clocks = <&clock 294>;
  231. clock-names = "i2c";
  232. pinctrl-names = "default";
  233. pinctrl-0 = <&i2c0_bus>;
  234. };
  235. i2c_1: i2c@12C70000 {
  236. compatible = "samsung,s3c2440-i2c";
  237. reg = <0x12C70000 0x100>;
  238. interrupts = <0 57 0>;
  239. #address-cells = <1>;
  240. #size-cells = <0>;
  241. clocks = <&clock 295>;
  242. clock-names = "i2c";
  243. pinctrl-names = "default";
  244. pinctrl-0 = <&i2c1_bus>;
  245. };
  246. i2c_2: i2c@12C80000 {
  247. compatible = "samsung,s3c2440-i2c";
  248. reg = <0x12C80000 0x100>;
  249. interrupts = <0 58 0>;
  250. #address-cells = <1>;
  251. #size-cells = <0>;
  252. clocks = <&clock 296>;
  253. clock-names = "i2c";
  254. pinctrl-names = "default";
  255. pinctrl-0 = <&i2c2_bus>;
  256. };
  257. i2c_3: i2c@12C90000 {
  258. compatible = "samsung,s3c2440-i2c";
  259. reg = <0x12C90000 0x100>;
  260. interrupts = <0 59 0>;
  261. #address-cells = <1>;
  262. #size-cells = <0>;
  263. clocks = <&clock 297>;
  264. clock-names = "i2c";
  265. pinctrl-names = "default";
  266. pinctrl-0 = <&i2c3_bus>;
  267. };
  268. i2c_4: i2c@12CA0000 {
  269. compatible = "samsung,s3c2440-i2c";
  270. reg = <0x12CA0000 0x100>;
  271. interrupts = <0 60 0>;
  272. #address-cells = <1>;
  273. #size-cells = <0>;
  274. clocks = <&clock 298>;
  275. clock-names = "i2c";
  276. pinctrl-names = "default";
  277. pinctrl-0 = <&i2c4_bus>;
  278. };
  279. i2c_5: i2c@12CB0000 {
  280. compatible = "samsung,s3c2440-i2c";
  281. reg = <0x12CB0000 0x100>;
  282. interrupts = <0 61 0>;
  283. #address-cells = <1>;
  284. #size-cells = <0>;
  285. clocks = <&clock 299>;
  286. clock-names = "i2c";
  287. pinctrl-names = "default";
  288. pinctrl-0 = <&i2c5_bus>;
  289. };
  290. i2c_6: i2c@12CC0000 {
  291. compatible = "samsung,s3c2440-i2c";
  292. reg = <0x12CC0000 0x100>;
  293. interrupts = <0 62 0>;
  294. #address-cells = <1>;
  295. #size-cells = <0>;
  296. clocks = <&clock 300>;
  297. clock-names = "i2c";
  298. pinctrl-names = "default";
  299. pinctrl-0 = <&i2c6_bus>;
  300. };
  301. i2c_7: i2c@12CD0000 {
  302. compatible = "samsung,s3c2440-i2c";
  303. reg = <0x12CD0000 0x100>;
  304. interrupts = <0 63 0>;
  305. #address-cells = <1>;
  306. #size-cells = <0>;
  307. clocks = <&clock 301>;
  308. clock-names = "i2c";
  309. pinctrl-names = "default";
  310. pinctrl-0 = <&i2c7_bus>;
  311. };
  312. i2c_8: i2c@12CE0000 {
  313. compatible = "samsung,s3c2440-hdmiphy-i2c";
  314. reg = <0x12CE0000 0x1000>;
  315. interrupts = <0 64 0>;
  316. #address-cells = <1>;
  317. #size-cells = <0>;
  318. clocks = <&clock 302>;
  319. clock-names = "i2c";
  320. };
  321. i2c@121D0000 {
  322. compatible = "samsung,exynos5-sata-phy-i2c";
  323. reg = <0x121D0000 0x100>;
  324. #address-cells = <1>;
  325. #size-cells = <0>;
  326. clocks = <&clock 288>;
  327. clock-names = "i2c";
  328. };
  329. spi_0: spi@12d20000 {
  330. compatible = "samsung,exynos4210-spi";
  331. reg = <0x12d20000 0x100>;
  332. interrupts = <0 66 0>;
  333. dmas = <&pdma0 5
  334. &pdma0 4>;
  335. dma-names = "tx", "rx";
  336. #address-cells = <1>;
  337. #size-cells = <0>;
  338. clocks = <&clock 304>, <&clock 154>;
  339. clock-names = "spi", "spi_busclk0";
  340. pinctrl-names = "default";
  341. pinctrl-0 = <&spi0_bus>;
  342. };
  343. spi_1: spi@12d30000 {
  344. compatible = "samsung,exynos4210-spi";
  345. reg = <0x12d30000 0x100>;
  346. interrupts = <0 67 0>;
  347. dmas = <&pdma1 5
  348. &pdma1 4>;
  349. dma-names = "tx", "rx";
  350. #address-cells = <1>;
  351. #size-cells = <0>;
  352. clocks = <&clock 305>, <&clock 155>;
  353. clock-names = "spi", "spi_busclk0";
  354. pinctrl-names = "default";
  355. pinctrl-0 = <&spi1_bus>;
  356. };
  357. spi_2: spi@12d40000 {
  358. compatible = "samsung,exynos4210-spi";
  359. reg = <0x12d40000 0x100>;
  360. interrupts = <0 68 0>;
  361. dmas = <&pdma0 7
  362. &pdma0 6>;
  363. dma-names = "tx", "rx";
  364. #address-cells = <1>;
  365. #size-cells = <0>;
  366. clocks = <&clock 306>, <&clock 156>;
  367. clock-names = "spi", "spi_busclk0";
  368. pinctrl-names = "default";
  369. pinctrl-0 = <&spi2_bus>;
  370. };
  371. dwmmc_0: dwmmc0@12200000 {
  372. compatible = "samsung,exynos5250-dw-mshc";
  373. reg = <0x12200000 0x1000>;
  374. interrupts = <0 75 0>;
  375. #address-cells = <1>;
  376. #size-cells = <0>;
  377. clocks = <&clock 280>, <&clock 139>;
  378. clock-names = "biu", "ciu";
  379. };
  380. dwmmc_1: dwmmc1@12210000 {
  381. compatible = "samsung,exynos5250-dw-mshc";
  382. reg = <0x12210000 0x1000>;
  383. interrupts = <0 76 0>;
  384. #address-cells = <1>;
  385. #size-cells = <0>;
  386. clocks = <&clock 281>, <&clock 140>;
  387. clock-names = "biu", "ciu";
  388. };
  389. dwmmc_2: dwmmc2@12220000 {
  390. compatible = "samsung,exynos5250-dw-mshc";
  391. reg = <0x12220000 0x1000>;
  392. interrupts = <0 77 0>;
  393. #address-cells = <1>;
  394. #size-cells = <0>;
  395. clocks = <&clock 282>, <&clock 141>;
  396. clock-names = "biu", "ciu";
  397. };
  398. dwmmc_3: dwmmc3@12230000 {
  399. compatible = "samsung,exynos5250-dw-mshc";
  400. reg = <0x12230000 0x1000>;
  401. interrupts = <0 78 0>;
  402. #address-cells = <1>;
  403. #size-cells = <0>;
  404. clocks = <&clock 283>, <&clock 142>;
  405. clock-names = "biu", "ciu";
  406. };
  407. i2s0: i2s@03830000 {
  408. compatible = "samsung,i2s-v5";
  409. reg = <0x03830000 0x100>;
  410. dmas = <&pdma0 10
  411. &pdma0 9
  412. &pdma0 8>;
  413. dma-names = "tx", "rx", "tx-sec";
  414. clocks = <&clock_audss EXYNOS_I2S_BUS>,
  415. <&clock_audss EXYNOS_I2S_BUS>,
  416. <&clock_audss EXYNOS_SCLK_I2S>;
  417. clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
  418. samsung,supports-6ch;
  419. samsung,supports-rstclr;
  420. samsung,supports-secdai;
  421. samsung,idma-addr = <0x03000000>;
  422. pinctrl-names = "default";
  423. pinctrl-0 = <&i2s0_bus>;
  424. };
  425. i2s1: i2s@12D60000 {
  426. compatible = "samsung,i2s-v5";
  427. reg = <0x12D60000 0x100>;
  428. dmas = <&pdma1 12
  429. &pdma1 11>;
  430. dma-names = "tx", "rx";
  431. clocks = <&clock 307>, <&clock 157>;
  432. clock-names = "iis", "i2s_opclk0";
  433. pinctrl-names = "default";
  434. pinctrl-0 = <&i2s1_bus>;
  435. };
  436. i2s2: i2s@12D70000 {
  437. compatible = "samsung,i2s-v5";
  438. reg = <0x12D70000 0x100>;
  439. dmas = <&pdma0 12
  440. &pdma0 11>;
  441. dma-names = "tx", "rx";
  442. clocks = <&clock 308>, <&clock 158>;
  443. clock-names = "iis", "i2s_opclk0";
  444. pinctrl-names = "default";
  445. pinctrl-0 = <&i2s2_bus>;
  446. };
  447. usb@12000000 {
  448. compatible = "samsung,exynos5250-dwusb3";
  449. clocks = <&clock 286>;
  450. clock-names = "usbdrd30";
  451. #address-cells = <1>;
  452. #size-cells = <1>;
  453. ranges;
  454. dwc3 {
  455. compatible = "synopsys,dwc3";
  456. reg = <0x12000000 0x10000>;
  457. interrupts = <0 72 0>;
  458. usb-phy = <&usb2_phy &usb3_phy>;
  459. };
  460. };
  461. usb3_phy: usbphy@12100000 {
  462. compatible = "samsung,exynos5250-usb3phy";
  463. reg = <0x12100000 0x100>;
  464. clocks = <&clock 1>, <&clock 286>;
  465. clock-names = "ext_xtal", "usbdrd30";
  466. #address-cells = <1>;
  467. #size-cells = <1>;
  468. ranges;
  469. usbphy-sys {
  470. reg = <0x10040704 0x8>;
  471. };
  472. };
  473. usb@12110000 {
  474. compatible = "samsung,exynos4210-ehci";
  475. reg = <0x12110000 0x100>;
  476. interrupts = <0 71 0>;
  477. clocks = <&clock 285>;
  478. clock-names = "usbhost";
  479. };
  480. usb@12120000 {
  481. compatible = "samsung,exynos4210-ohci";
  482. reg = <0x12120000 0x100>;
  483. interrupts = <0 71 0>;
  484. clocks = <&clock 285>;
  485. clock-names = "usbhost";
  486. };
  487. usb2_phy: usbphy@12130000 {
  488. compatible = "samsung,exynos5250-usb2phy";
  489. reg = <0x12130000 0x100>;
  490. clocks = <&clock 1>, <&clock 285>;
  491. clock-names = "ext_xtal", "usbhost";
  492. #address-cells = <1>;
  493. #size-cells = <1>;
  494. ranges;
  495. usbphy-sys {
  496. reg = <0x10040704 0x8>,
  497. <0x10050230 0x4>;
  498. };
  499. };
  500. amba {
  501. #address-cells = <1>;
  502. #size-cells = <1>;
  503. compatible = "arm,amba-bus";
  504. interrupt-parent = <&gic>;
  505. ranges;
  506. pdma0: pdma@121A0000 {
  507. compatible = "arm,pl330", "arm,primecell";
  508. reg = <0x121A0000 0x1000>;
  509. interrupts = <0 34 0>;
  510. clocks = <&clock 275>;
  511. clock-names = "apb_pclk";
  512. #dma-cells = <1>;
  513. #dma-channels = <8>;
  514. #dma-requests = <32>;
  515. };
  516. pdma1: pdma@121B0000 {
  517. compatible = "arm,pl330", "arm,primecell";
  518. reg = <0x121B0000 0x1000>;
  519. interrupts = <0 35 0>;
  520. clocks = <&clock 276>;
  521. clock-names = "apb_pclk";
  522. #dma-cells = <1>;
  523. #dma-channels = <8>;
  524. #dma-requests = <32>;
  525. };
  526. mdma0: mdma@10800000 {
  527. compatible = "arm,pl330", "arm,primecell";
  528. reg = <0x10800000 0x1000>;
  529. interrupts = <0 33 0>;
  530. clocks = <&clock 271>;
  531. clock-names = "apb_pclk";
  532. #dma-cells = <1>;
  533. #dma-channels = <8>;
  534. #dma-requests = <1>;
  535. };
  536. mdma1: mdma@11C10000 {
  537. compatible = "arm,pl330", "arm,primecell";
  538. reg = <0x11C10000 0x1000>;
  539. interrupts = <0 124 0>;
  540. clocks = <&clock 271>;
  541. clock-names = "apb_pclk";
  542. #dma-cells = <1>;
  543. #dma-channels = <8>;
  544. #dma-requests = <1>;
  545. };
  546. };
  547. gsc_0: gsc@0x13e00000 {
  548. compatible = "samsung,exynos5-gsc";
  549. reg = <0x13e00000 0x1000>;
  550. interrupts = <0 85 0>;
  551. samsung,power-domain = <&pd_gsc>;
  552. clocks = <&clock 256>;
  553. clock-names = "gscl";
  554. };
  555. gsc_1: gsc@0x13e10000 {
  556. compatible = "samsung,exynos5-gsc";
  557. reg = <0x13e10000 0x1000>;
  558. interrupts = <0 86 0>;
  559. samsung,power-domain = <&pd_gsc>;
  560. clocks = <&clock 257>;
  561. clock-names = "gscl";
  562. };
  563. gsc_2: gsc@0x13e20000 {
  564. compatible = "samsung,exynos5-gsc";
  565. reg = <0x13e20000 0x1000>;
  566. interrupts = <0 87 0>;
  567. samsung,power-domain = <&pd_gsc>;
  568. clocks = <&clock 258>;
  569. clock-names = "gscl";
  570. };
  571. gsc_3: gsc@0x13e30000 {
  572. compatible = "samsung,exynos5-gsc";
  573. reg = <0x13e30000 0x1000>;
  574. interrupts = <0 88 0>;
  575. samsung,power-domain = <&pd_gsc>;
  576. clocks = <&clock 259>;
  577. clock-names = "gscl";
  578. };
  579. hdmi {
  580. compatible = "samsung,exynos5-hdmi";
  581. reg = <0x14530000 0x70000>;
  582. interrupts = <0 95 0>;
  583. clocks = <&clock 333>, <&clock 136>, <&clock 137>,
  584. <&clock 333>, <&clock 333>;
  585. clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
  586. "sclk_hdmiphy", "hdmiphy";
  587. };
  588. mixer {
  589. compatible = "samsung,exynos5-mixer";
  590. reg = <0x14450000 0x10000>;
  591. interrupts = <0 94 0>;
  592. };
  593. dp-controller {
  594. compatible = "samsung,exynos5-dp";
  595. reg = <0x145b0000 0x1000>;
  596. interrupts = <10 3>;
  597. interrupt-parent = <&combiner>;
  598. clocks = <&clock 342>;
  599. clock-names = "dp";
  600. #address-cells = <1>;
  601. #size-cells = <0>;
  602. dptx-phy {
  603. reg = <0x10040720>;
  604. samsung,enable-mask = <1>;
  605. };
  606. };
  607. fimd {
  608. compatible = "samsung,exynos5250-fimd";
  609. interrupt-parent = <&combiner>;
  610. reg = <0x14400000 0x40000>;
  611. interrupt-names = "fifo", "vsync", "lcd_sys";
  612. interrupts = <18 4>, <18 5>, <18 6>;
  613. clocks = <&clock 133>, <&clock 339>;
  614. clock-names = "sclk_fimd", "fimd";
  615. };
  616. };