rt2800lib.c 98 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070
  1. /*
  2. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  4. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  5. Based on the original rt2800pci.c and rt2800usb.c.
  6. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  7. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  8. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  9. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  10. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  11. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  12. <http://rt2x00.serialmonkey.com>
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; if not, write to the
  23. Free Software Foundation, Inc.,
  24. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  25. */
  26. /*
  27. Module: rt2800lib
  28. Abstract: rt2800 generic device routines.
  29. */
  30. #include <linux/crc-ccitt.h>
  31. #include <linux/kernel.h>
  32. #include <linux/module.h>
  33. #include <linux/slab.h>
  34. #include "rt2x00.h"
  35. #include "rt2800lib.h"
  36. #include "rt2800.h"
  37. /*
  38. * Register access.
  39. * All access to the CSR registers will go through the methods
  40. * rt2800_register_read and rt2800_register_write.
  41. * BBP and RF register require indirect register access,
  42. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  43. * These indirect registers work with busy bits,
  44. * and we will try maximal REGISTER_BUSY_COUNT times to access
  45. * the register while taking a REGISTER_BUSY_DELAY us delay
  46. * between each attampt. When the busy bit is still set at that time,
  47. * the access attempt is considered to have failed,
  48. * and we will print an error.
  49. * The _lock versions must be used if you already hold the csr_mutex
  50. */
  51. #define WAIT_FOR_BBP(__dev, __reg) \
  52. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  53. #define WAIT_FOR_RFCSR(__dev, __reg) \
  54. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  55. #define WAIT_FOR_RF(__dev, __reg) \
  56. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  57. #define WAIT_FOR_MCU(__dev, __reg) \
  58. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  59. H2M_MAILBOX_CSR_OWNER, (__reg))
  60. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  61. {
  62. /* check for rt2872 on SoC */
  63. if (!rt2x00_is_soc(rt2x00dev) ||
  64. !rt2x00_rt(rt2x00dev, RT2872))
  65. return false;
  66. /* we know for sure that these rf chipsets are used on rt305x boards */
  67. if (rt2x00_rf(rt2x00dev, RF3020) ||
  68. rt2x00_rf(rt2x00dev, RF3021) ||
  69. rt2x00_rf(rt2x00dev, RF3022))
  70. return true;
  71. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  72. return false;
  73. }
  74. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  75. const unsigned int word, const u8 value)
  76. {
  77. u32 reg;
  78. mutex_lock(&rt2x00dev->csr_mutex);
  79. /*
  80. * Wait until the BBP becomes available, afterwards we
  81. * can safely write the new data into the register.
  82. */
  83. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  84. reg = 0;
  85. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  90. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  91. }
  92. mutex_unlock(&rt2x00dev->csr_mutex);
  93. }
  94. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  95. const unsigned int word, u8 *value)
  96. {
  97. u32 reg;
  98. mutex_lock(&rt2x00dev->csr_mutex);
  99. /*
  100. * Wait until the BBP becomes available, afterwards we
  101. * can safely write the read request into the register.
  102. * After the data has been written, we wait until hardware
  103. * returns the correct value, if at any time the register
  104. * doesn't become available in time, reg will be 0xffffffff
  105. * which means we return 0xff to the caller.
  106. */
  107. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  108. reg = 0;
  109. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  113. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  114. WAIT_FOR_BBP(rt2x00dev, &reg);
  115. }
  116. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  117. mutex_unlock(&rt2x00dev->csr_mutex);
  118. }
  119. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  120. const unsigned int word, const u8 value)
  121. {
  122. u32 reg;
  123. mutex_lock(&rt2x00dev->csr_mutex);
  124. /*
  125. * Wait until the RFCSR becomes available, afterwards we
  126. * can safely write the new data into the register.
  127. */
  128. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  129. reg = 0;
  130. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  134. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  135. }
  136. mutex_unlock(&rt2x00dev->csr_mutex);
  137. }
  138. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  139. const unsigned int word, u8 *value)
  140. {
  141. u32 reg;
  142. mutex_lock(&rt2x00dev->csr_mutex);
  143. /*
  144. * Wait until the RFCSR becomes available, afterwards we
  145. * can safely write the read request into the register.
  146. * After the data has been written, we wait until hardware
  147. * returns the correct value, if at any time the register
  148. * doesn't become available in time, reg will be 0xffffffff
  149. * which means we return 0xff to the caller.
  150. */
  151. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  152. reg = 0;
  153. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  156. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  157. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  158. }
  159. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  160. mutex_unlock(&rt2x00dev->csr_mutex);
  161. }
  162. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  163. const unsigned int word, const u32 value)
  164. {
  165. u32 reg;
  166. mutex_lock(&rt2x00dev->csr_mutex);
  167. /*
  168. * Wait until the RF becomes available, afterwards we
  169. * can safely write the new data into the register.
  170. */
  171. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  172. reg = 0;
  173. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  177. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  178. rt2x00_rf_write(rt2x00dev, word, value);
  179. }
  180. mutex_unlock(&rt2x00dev->csr_mutex);
  181. }
  182. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  183. const u8 command, const u8 token,
  184. const u8 arg0, const u8 arg1)
  185. {
  186. u32 reg;
  187. /*
  188. * SOC devices don't support MCU requests.
  189. */
  190. if (rt2x00_is_soc(rt2x00dev))
  191. return;
  192. mutex_lock(&rt2x00dev->csr_mutex);
  193. /*
  194. * Wait until the MCU becomes available, afterwards we
  195. * can safely write the new data into the register.
  196. */
  197. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  198. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  199. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  200. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  201. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  202. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  203. reg = 0;
  204. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  205. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  206. }
  207. mutex_unlock(&rt2x00dev->csr_mutex);
  208. }
  209. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  210. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  211. {
  212. unsigned int i;
  213. u32 reg;
  214. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  215. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  216. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  217. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  218. return 0;
  219. msleep(1);
  220. }
  221. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  222. return -EACCES;
  223. }
  224. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  225. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  226. {
  227. u16 fw_crc;
  228. u16 crc;
  229. /*
  230. * The last 2 bytes in the firmware array are the crc checksum itself,
  231. * this means that we should never pass those 2 bytes to the crc
  232. * algorithm.
  233. */
  234. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  235. /*
  236. * Use the crc ccitt algorithm.
  237. * This will return the same value as the legacy driver which
  238. * used bit ordering reversion on the both the firmware bytes
  239. * before input input as well as on the final output.
  240. * Obviously using crc ccitt directly is much more efficient.
  241. */
  242. crc = crc_ccitt(~0, data, len - 2);
  243. /*
  244. * There is a small difference between the crc-itu-t + bitrev and
  245. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  246. * will be swapped, use swab16 to convert the crc to the correct
  247. * value.
  248. */
  249. crc = swab16(crc);
  250. return fw_crc == crc;
  251. }
  252. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  253. const u8 *data, const size_t len)
  254. {
  255. size_t offset = 0;
  256. size_t fw_len;
  257. bool multiple;
  258. /*
  259. * PCI(e) & SOC devices require firmware with a length
  260. * of 8kb. USB devices require firmware files with a length
  261. * of 4kb. Certain USB chipsets however require different firmware,
  262. * which Ralink only provides attached to the original firmware
  263. * file. Thus for USB devices, firmware files have a length
  264. * which is a multiple of 4kb.
  265. */
  266. if (rt2x00_is_usb(rt2x00dev)) {
  267. fw_len = 4096;
  268. multiple = true;
  269. } else {
  270. fw_len = 8192;
  271. multiple = true;
  272. }
  273. /*
  274. * Validate the firmware length
  275. */
  276. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  277. return FW_BAD_LENGTH;
  278. /*
  279. * Check if the chipset requires one of the upper parts
  280. * of the firmware.
  281. */
  282. if (rt2x00_is_usb(rt2x00dev) &&
  283. !rt2x00_rt(rt2x00dev, RT2860) &&
  284. !rt2x00_rt(rt2x00dev, RT2872) &&
  285. !rt2x00_rt(rt2x00dev, RT3070) &&
  286. ((len / fw_len) == 1))
  287. return FW_BAD_VERSION;
  288. /*
  289. * 8kb firmware files must be checked as if it were
  290. * 2 separate firmware files.
  291. */
  292. while (offset < len) {
  293. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  294. return FW_BAD_CRC;
  295. offset += fw_len;
  296. }
  297. return FW_OK;
  298. }
  299. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  300. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  301. const u8 *data, const size_t len)
  302. {
  303. unsigned int i;
  304. u32 reg;
  305. /*
  306. * Wait for stable hardware.
  307. */
  308. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  309. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  310. if (reg && reg != ~0)
  311. break;
  312. msleep(1);
  313. }
  314. if (i == REGISTER_BUSY_COUNT) {
  315. ERROR(rt2x00dev, "Unstable hardware.\n");
  316. return -EBUSY;
  317. }
  318. if (rt2x00_is_pci(rt2x00dev))
  319. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  320. /*
  321. * Disable DMA, will be reenabled later when enabling
  322. * the radio.
  323. */
  324. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  325. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  326. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  327. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  328. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  329. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  330. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  331. /*
  332. * Write firmware to the device.
  333. */
  334. rt2800_drv_write_firmware(rt2x00dev, data, len);
  335. /*
  336. * Wait for device to stabilize.
  337. */
  338. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  339. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  340. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  341. break;
  342. msleep(1);
  343. }
  344. if (i == REGISTER_BUSY_COUNT) {
  345. ERROR(rt2x00dev, "PBF system register not ready.\n");
  346. return -EBUSY;
  347. }
  348. /*
  349. * Initialize firmware.
  350. */
  351. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  352. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  353. msleep(1);
  354. return 0;
  355. }
  356. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  357. void rt2800_write_tx_data(struct queue_entry *entry,
  358. struct txentry_desc *txdesc)
  359. {
  360. __le32 *txwi = rt2800_drv_get_txwi(entry);
  361. u32 word;
  362. /*
  363. * Initialize TX Info descriptor
  364. */
  365. rt2x00_desc_read(txwi, 0, &word);
  366. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  367. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  368. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  369. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  370. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  371. rt2x00_set_field32(&word, TXWI_W0_TS,
  372. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  373. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  374. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  375. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
  376. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
  377. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
  378. rt2x00_set_field32(&word, TXWI_W0_BW,
  379. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  380. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  381. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  382. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
  383. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  384. rt2x00_desc_write(txwi, 0, word);
  385. rt2x00_desc_read(txwi, 1, &word);
  386. rt2x00_set_field32(&word, TXWI_W1_ACK,
  387. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  388. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  389. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  390. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
  391. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  392. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  393. txdesc->key_idx : 0xff);
  394. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  395. txdesc->length);
  396. rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->queue + 1);
  397. rt2x00_desc_write(txwi, 1, word);
  398. /*
  399. * Always write 0 to IV/EIV fields, hardware will insert the IV
  400. * from the IVEIV register when TXD_W3_WIV is set to 0.
  401. * When TXD_W3_WIV is set to 1 it will use the IV data
  402. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  403. * crypto entry in the registers should be used to encrypt the frame.
  404. */
  405. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  406. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  407. }
  408. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  409. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxwi_w2)
  410. {
  411. int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  412. int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  413. int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  414. u16 eeprom;
  415. u8 offset0;
  416. u8 offset1;
  417. u8 offset2;
  418. if (rt2x00dev->rx_status.band == IEEE80211_BAND_2GHZ) {
  419. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  420. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  421. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  422. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  423. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  424. } else {
  425. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  426. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  427. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  428. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  429. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  430. }
  431. /*
  432. * Convert the value from the descriptor into the RSSI value
  433. * If the value in the descriptor is 0, it is considered invalid
  434. * and the default (extremely low) rssi value is assumed
  435. */
  436. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  437. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  438. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  439. /*
  440. * mac80211 only accepts a single RSSI value. Calculating the
  441. * average doesn't deliver a fair answer either since -60:-60 would
  442. * be considered equally good as -50:-70 while the second is the one
  443. * which gives less energy...
  444. */
  445. rssi0 = max(rssi0, rssi1);
  446. return max(rssi0, rssi2);
  447. }
  448. void rt2800_process_rxwi(struct queue_entry *entry,
  449. struct rxdone_entry_desc *rxdesc)
  450. {
  451. __le32 *rxwi = (__le32 *) entry->skb->data;
  452. u32 word;
  453. rt2x00_desc_read(rxwi, 0, &word);
  454. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  455. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  456. rt2x00_desc_read(rxwi, 1, &word);
  457. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  458. rxdesc->flags |= RX_FLAG_SHORT_GI;
  459. if (rt2x00_get_field32(word, RXWI_W1_BW))
  460. rxdesc->flags |= RX_FLAG_40MHZ;
  461. /*
  462. * Detect RX rate, always use MCS as signal type.
  463. */
  464. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  465. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  466. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  467. /*
  468. * Mask of 0x8 bit to remove the short preamble flag.
  469. */
  470. if (rxdesc->rate_mode == RATE_MODE_CCK)
  471. rxdesc->signal &= ~0x8;
  472. rt2x00_desc_read(rxwi, 2, &word);
  473. /*
  474. * Convert descriptor AGC value to RSSI value.
  475. */
  476. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  477. /*
  478. * Remove RXWI descriptor from start of buffer.
  479. */
  480. skb_pull(entry->skb, RXWI_DESC_SIZE);
  481. }
  482. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  483. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  484. {
  485. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  486. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  487. unsigned int beacon_base;
  488. u32 reg;
  489. /*
  490. * Disable beaconing while we are reloading the beacon data,
  491. * otherwise we might be sending out invalid data.
  492. */
  493. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  494. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  495. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  496. /*
  497. * Add space for the TXWI in front of the skb.
  498. */
  499. skb_push(entry->skb, TXWI_DESC_SIZE);
  500. memset(entry->skb, 0, TXWI_DESC_SIZE);
  501. /*
  502. * Register descriptor details in skb frame descriptor.
  503. */
  504. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  505. skbdesc->desc = entry->skb->data;
  506. skbdesc->desc_len = TXWI_DESC_SIZE;
  507. /*
  508. * Add the TXWI for the beacon to the skb.
  509. */
  510. rt2800_write_tx_data(entry, txdesc);
  511. /*
  512. * Dump beacon to userspace through debugfs.
  513. */
  514. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  515. /*
  516. * Write entire beacon with TXWI to register.
  517. */
  518. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  519. rt2800_register_multiwrite(rt2x00dev, beacon_base,
  520. entry->skb->data, entry->skb->len);
  521. /*
  522. * Enable beaconing again.
  523. */
  524. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  525. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
  526. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  527. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  528. /*
  529. * Clean up beacon skb.
  530. */
  531. dev_kfree_skb_any(entry->skb);
  532. entry->skb = NULL;
  533. }
  534. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  535. static void inline rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
  536. unsigned int beacon_base)
  537. {
  538. int i;
  539. /*
  540. * For the Beacon base registers we only need to clear
  541. * the whole TXWI which (when set to 0) will invalidate
  542. * the entire beacon.
  543. */
  544. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  545. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  546. }
  547. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  548. const struct rt2x00debug rt2800_rt2x00debug = {
  549. .owner = THIS_MODULE,
  550. .csr = {
  551. .read = rt2800_register_read,
  552. .write = rt2800_register_write,
  553. .flags = RT2X00DEBUGFS_OFFSET,
  554. .word_base = CSR_REG_BASE,
  555. .word_size = sizeof(u32),
  556. .word_count = CSR_REG_SIZE / sizeof(u32),
  557. },
  558. .eeprom = {
  559. .read = rt2x00_eeprom_read,
  560. .write = rt2x00_eeprom_write,
  561. .word_base = EEPROM_BASE,
  562. .word_size = sizeof(u16),
  563. .word_count = EEPROM_SIZE / sizeof(u16),
  564. },
  565. .bbp = {
  566. .read = rt2800_bbp_read,
  567. .write = rt2800_bbp_write,
  568. .word_base = BBP_BASE,
  569. .word_size = sizeof(u8),
  570. .word_count = BBP_SIZE / sizeof(u8),
  571. },
  572. .rf = {
  573. .read = rt2x00_rf_read,
  574. .write = rt2800_rf_write,
  575. .word_base = RF_BASE,
  576. .word_size = sizeof(u32),
  577. .word_count = RF_SIZE / sizeof(u32),
  578. },
  579. };
  580. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  581. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  582. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  583. {
  584. u32 reg;
  585. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  586. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  587. }
  588. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  589. #ifdef CONFIG_RT2X00_LIB_LEDS
  590. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  591. enum led_brightness brightness)
  592. {
  593. struct rt2x00_led *led =
  594. container_of(led_cdev, struct rt2x00_led, led_dev);
  595. unsigned int enabled = brightness != LED_OFF;
  596. unsigned int bg_mode =
  597. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  598. unsigned int polarity =
  599. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  600. EEPROM_FREQ_LED_POLARITY);
  601. unsigned int ledmode =
  602. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  603. EEPROM_FREQ_LED_MODE);
  604. if (led->type == LED_TYPE_RADIO) {
  605. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  606. enabled ? 0x20 : 0);
  607. } else if (led->type == LED_TYPE_ASSOC) {
  608. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  609. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  610. } else if (led->type == LED_TYPE_QUALITY) {
  611. /*
  612. * The brightness is divided into 6 levels (0 - 5),
  613. * The specs tell us the following levels:
  614. * 0, 1 ,3, 7, 15, 31
  615. * to determine the level in a simple way we can simply
  616. * work with bitshifting:
  617. * (1 << level) - 1
  618. */
  619. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  620. (1 << brightness / (LED_FULL / 6)) - 1,
  621. polarity);
  622. }
  623. }
  624. static int rt2800_blink_set(struct led_classdev *led_cdev,
  625. unsigned long *delay_on, unsigned long *delay_off)
  626. {
  627. struct rt2x00_led *led =
  628. container_of(led_cdev, struct rt2x00_led, led_dev);
  629. u32 reg;
  630. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  631. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  632. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  633. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  634. return 0;
  635. }
  636. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  637. struct rt2x00_led *led, enum led_type type)
  638. {
  639. led->rt2x00dev = rt2x00dev;
  640. led->type = type;
  641. led->led_dev.brightness_set = rt2800_brightness_set;
  642. led->led_dev.blink_set = rt2800_blink_set;
  643. led->flags = LED_INITIALIZED;
  644. }
  645. #endif /* CONFIG_RT2X00_LIB_LEDS */
  646. /*
  647. * Configuration handlers.
  648. */
  649. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  650. struct rt2x00lib_crypto *crypto,
  651. struct ieee80211_key_conf *key)
  652. {
  653. struct mac_wcid_entry wcid_entry;
  654. struct mac_iveiv_entry iveiv_entry;
  655. u32 offset;
  656. u32 reg;
  657. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  658. if (crypto->cmd == SET_KEY) {
  659. rt2800_register_read(rt2x00dev, offset, &reg);
  660. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  661. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  662. /*
  663. * Both the cipher as the BSS Idx numbers are split in a main
  664. * value of 3 bits, and a extended field for adding one additional
  665. * bit to the value.
  666. */
  667. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  668. (crypto->cipher & 0x7));
  669. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  670. (crypto->cipher & 0x8) >> 3);
  671. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  672. (crypto->bssidx & 0x7));
  673. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  674. (crypto->bssidx & 0x8) >> 3);
  675. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  676. rt2800_register_write(rt2x00dev, offset, reg);
  677. } else {
  678. rt2800_register_write(rt2x00dev, offset, 0);
  679. }
  680. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  681. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  682. if ((crypto->cipher == CIPHER_TKIP) ||
  683. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  684. (crypto->cipher == CIPHER_AES))
  685. iveiv_entry.iv[3] |= 0x20;
  686. iveiv_entry.iv[3] |= key->keyidx << 6;
  687. rt2800_register_multiwrite(rt2x00dev, offset,
  688. &iveiv_entry, sizeof(iveiv_entry));
  689. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  690. memset(&wcid_entry, 0, sizeof(wcid_entry));
  691. if (crypto->cmd == SET_KEY)
  692. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  693. rt2800_register_multiwrite(rt2x00dev, offset,
  694. &wcid_entry, sizeof(wcid_entry));
  695. }
  696. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  697. struct rt2x00lib_crypto *crypto,
  698. struct ieee80211_key_conf *key)
  699. {
  700. struct hw_key_entry key_entry;
  701. struct rt2x00_field32 field;
  702. u32 offset;
  703. u32 reg;
  704. if (crypto->cmd == SET_KEY) {
  705. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  706. memcpy(key_entry.key, crypto->key,
  707. sizeof(key_entry.key));
  708. memcpy(key_entry.tx_mic, crypto->tx_mic,
  709. sizeof(key_entry.tx_mic));
  710. memcpy(key_entry.rx_mic, crypto->rx_mic,
  711. sizeof(key_entry.rx_mic));
  712. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  713. rt2800_register_multiwrite(rt2x00dev, offset,
  714. &key_entry, sizeof(key_entry));
  715. }
  716. /*
  717. * The cipher types are stored over multiple registers
  718. * starting with SHARED_KEY_MODE_BASE each word will have
  719. * 32 bits and contains the cipher types for 2 bssidx each.
  720. * Using the correct defines correctly will cause overhead,
  721. * so just calculate the correct offset.
  722. */
  723. field.bit_offset = 4 * (key->hw_key_idx % 8);
  724. field.bit_mask = 0x7 << field.bit_offset;
  725. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  726. rt2800_register_read(rt2x00dev, offset, &reg);
  727. rt2x00_set_field32(&reg, field,
  728. (crypto->cmd == SET_KEY) * crypto->cipher);
  729. rt2800_register_write(rt2x00dev, offset, reg);
  730. /*
  731. * Update WCID information
  732. */
  733. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  734. return 0;
  735. }
  736. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  737. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  738. struct rt2x00lib_crypto *crypto,
  739. struct ieee80211_key_conf *key)
  740. {
  741. struct hw_key_entry key_entry;
  742. u32 offset;
  743. if (crypto->cmd == SET_KEY) {
  744. /*
  745. * 1 pairwise key is possible per AID, this means that the AID
  746. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  747. * last possible shared key entry.
  748. */
  749. if (crypto->aid > (256 - 32))
  750. return -ENOSPC;
  751. key->hw_key_idx = 32 + crypto->aid;
  752. memcpy(key_entry.key, crypto->key,
  753. sizeof(key_entry.key));
  754. memcpy(key_entry.tx_mic, crypto->tx_mic,
  755. sizeof(key_entry.tx_mic));
  756. memcpy(key_entry.rx_mic, crypto->rx_mic,
  757. sizeof(key_entry.rx_mic));
  758. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  759. rt2800_register_multiwrite(rt2x00dev, offset,
  760. &key_entry, sizeof(key_entry));
  761. }
  762. /*
  763. * Update WCID information
  764. */
  765. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  766. return 0;
  767. }
  768. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  769. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  770. const unsigned int filter_flags)
  771. {
  772. u32 reg;
  773. /*
  774. * Start configuration steps.
  775. * Note that the version error will always be dropped
  776. * and broadcast frames will always be accepted since
  777. * there is no filter for it at this time.
  778. */
  779. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  780. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  781. !(filter_flags & FIF_FCSFAIL));
  782. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  783. !(filter_flags & FIF_PLCPFAIL));
  784. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  785. !(filter_flags & FIF_PROMISC_IN_BSS));
  786. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  787. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  788. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  789. !(filter_flags & FIF_ALLMULTI));
  790. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  791. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  792. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  793. !(filter_flags & FIF_CONTROL));
  794. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  795. !(filter_flags & FIF_CONTROL));
  796. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  797. !(filter_flags & FIF_CONTROL));
  798. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  799. !(filter_flags & FIF_CONTROL));
  800. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  801. !(filter_flags & FIF_CONTROL));
  802. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  803. !(filter_flags & FIF_PSPOLL));
  804. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  805. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  806. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  807. !(filter_flags & FIF_CONTROL));
  808. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  809. }
  810. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  811. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  812. struct rt2x00intf_conf *conf, const unsigned int flags)
  813. {
  814. u32 reg;
  815. if (flags & CONFIG_UPDATE_TYPE) {
  816. /*
  817. * Clear current synchronisation setup.
  818. */
  819. rt2800_clear_beacon(rt2x00dev,
  820. HW_BEACON_OFFSET(intf->beacon->entry_idx));
  821. /*
  822. * Enable synchronisation.
  823. */
  824. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  825. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  826. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  827. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  828. (conf->sync == TSF_SYNC_ADHOC ||
  829. conf->sync == TSF_SYNC_AP_NONE));
  830. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  831. /*
  832. * Enable pre tbtt interrupt for beaconing modes
  833. */
  834. rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
  835. rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER,
  836. (conf->sync == TSF_SYNC_AP_NONE));
  837. rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
  838. }
  839. if (flags & CONFIG_UPDATE_MAC) {
  840. reg = le32_to_cpu(conf->mac[1]);
  841. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  842. conf->mac[1] = cpu_to_le32(reg);
  843. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  844. conf->mac, sizeof(conf->mac));
  845. }
  846. if (flags & CONFIG_UPDATE_BSSID) {
  847. reg = le32_to_cpu(conf->bssid[1]);
  848. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  849. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  850. conf->bssid[1] = cpu_to_le32(reg);
  851. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  852. conf->bssid, sizeof(conf->bssid));
  853. }
  854. }
  855. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  856. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
  857. {
  858. u32 reg;
  859. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  860. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  861. !!erp->short_preamble);
  862. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  863. !!erp->short_preamble);
  864. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  865. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  866. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  867. erp->cts_protection ? 2 : 0);
  868. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  869. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  870. erp->basic_rates);
  871. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  872. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  873. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
  874. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  875. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  876. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  877. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  878. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  879. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  880. erp->beacon_int * 16);
  881. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  882. }
  883. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  884. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  885. {
  886. u8 r1;
  887. u8 r3;
  888. rt2800_bbp_read(rt2x00dev, 1, &r1);
  889. rt2800_bbp_read(rt2x00dev, 3, &r3);
  890. /*
  891. * Configure the TX antenna.
  892. */
  893. switch ((int)ant->tx) {
  894. case 1:
  895. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  896. break;
  897. case 2:
  898. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  899. break;
  900. case 3:
  901. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  902. break;
  903. }
  904. /*
  905. * Configure the RX antenna.
  906. */
  907. switch ((int)ant->rx) {
  908. case 1:
  909. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  910. break;
  911. case 2:
  912. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  913. break;
  914. case 3:
  915. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  916. break;
  917. }
  918. rt2800_bbp_write(rt2x00dev, 3, r3);
  919. rt2800_bbp_write(rt2x00dev, 1, r1);
  920. }
  921. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  922. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  923. struct rt2x00lib_conf *libconf)
  924. {
  925. u16 eeprom;
  926. short lna_gain;
  927. if (libconf->rf.channel <= 14) {
  928. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  929. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  930. } else if (libconf->rf.channel <= 64) {
  931. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  932. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  933. } else if (libconf->rf.channel <= 128) {
  934. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  935. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  936. } else {
  937. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  938. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  939. }
  940. rt2x00dev->lna_gain = lna_gain;
  941. }
  942. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  943. struct ieee80211_conf *conf,
  944. struct rf_channel *rf,
  945. struct channel_info *info)
  946. {
  947. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  948. if (rt2x00dev->default_ant.tx == 1)
  949. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  950. if (rt2x00dev->default_ant.rx == 1) {
  951. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  952. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  953. } else if (rt2x00dev->default_ant.rx == 2)
  954. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  955. if (rf->channel > 14) {
  956. /*
  957. * When TX power is below 0, we should increase it by 7 to
  958. * make it a positive value (Minumum value is -7).
  959. * However this means that values between 0 and 7 have
  960. * double meaning, and we should set a 7DBm boost flag.
  961. */
  962. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  963. (info->tx_power1 >= 0));
  964. if (info->tx_power1 < 0)
  965. info->tx_power1 += 7;
  966. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
  967. TXPOWER_A_TO_DEV(info->tx_power1));
  968. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  969. (info->tx_power2 >= 0));
  970. if (info->tx_power2 < 0)
  971. info->tx_power2 += 7;
  972. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
  973. TXPOWER_A_TO_DEV(info->tx_power2));
  974. } else {
  975. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
  976. TXPOWER_G_TO_DEV(info->tx_power1));
  977. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
  978. TXPOWER_G_TO_DEV(info->tx_power2));
  979. }
  980. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  981. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  982. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  983. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  984. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  985. udelay(200);
  986. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  987. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  988. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  989. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  990. udelay(200);
  991. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  992. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  993. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  994. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  995. }
  996. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  997. struct ieee80211_conf *conf,
  998. struct rf_channel *rf,
  999. struct channel_info *info)
  1000. {
  1001. u8 rfcsr;
  1002. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1003. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1004. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1005. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1006. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1007. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1008. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1009. TXPOWER_G_TO_DEV(info->tx_power1));
  1010. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1011. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1012. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1013. TXPOWER_G_TO_DEV(info->tx_power2));
  1014. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1015. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1016. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1017. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1018. rt2800_rfcsr_write(rt2x00dev, 24,
  1019. rt2x00dev->calibration[conf_is_ht40(conf)]);
  1020. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1021. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1022. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1023. }
  1024. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  1025. struct ieee80211_conf *conf,
  1026. struct rf_channel *rf,
  1027. struct channel_info *info)
  1028. {
  1029. u32 reg;
  1030. unsigned int tx_pin;
  1031. u8 bbp;
  1032. if (rt2x00_rf(rt2x00dev, RF2020) ||
  1033. rt2x00_rf(rt2x00dev, RF3020) ||
  1034. rt2x00_rf(rt2x00dev, RF3021) ||
  1035. rt2x00_rf(rt2x00dev, RF3022))
  1036. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  1037. else
  1038. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  1039. /*
  1040. * Change BBP settings
  1041. */
  1042. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  1043. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  1044. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  1045. rt2800_bbp_write(rt2x00dev, 86, 0);
  1046. if (rf->channel <= 14) {
  1047. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  1048. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1049. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1050. } else {
  1051. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  1052. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1053. }
  1054. } else {
  1055. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  1056. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  1057. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1058. else
  1059. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1060. }
  1061. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  1062. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  1063. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  1064. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  1065. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  1066. tx_pin = 0;
  1067. /* Turn on unused PA or LNA when not using 1T or 1R */
  1068. if (rt2x00dev->default_ant.tx != 1) {
  1069. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  1070. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  1071. }
  1072. /* Turn on unused PA or LNA when not using 1T or 1R */
  1073. if (rt2x00dev->default_ant.rx != 1) {
  1074. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  1075. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  1076. }
  1077. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  1078. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  1079. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  1080. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  1081. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  1082. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  1083. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  1084. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1085. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  1086. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1087. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  1088. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  1089. rt2800_bbp_write(rt2x00dev, 3, bbp);
  1090. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1091. if (conf_is_ht40(conf)) {
  1092. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  1093. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1094. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  1095. } else {
  1096. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1097. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  1098. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  1099. }
  1100. }
  1101. msleep(1);
  1102. }
  1103. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  1104. const int max_txpower)
  1105. {
  1106. u8 txpower;
  1107. u8 max_value = (u8)max_txpower;
  1108. u16 eeprom;
  1109. int i;
  1110. u32 reg;
  1111. u8 r1;
  1112. u32 offset;
  1113. /*
  1114. * set to normal tx power mode: +/- 0dBm
  1115. */
  1116. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1117. rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
  1118. rt2800_bbp_write(rt2x00dev, 1, r1);
  1119. /*
  1120. * The eeprom contains the tx power values for each rate. These
  1121. * values map to 100% tx power. Each 16bit word contains four tx
  1122. * power values and the order is the same as used in the TX_PWR_CFG
  1123. * registers.
  1124. */
  1125. offset = TX_PWR_CFG_0;
  1126. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  1127. /* just to be safe */
  1128. if (offset > TX_PWR_CFG_4)
  1129. break;
  1130. rt2800_register_read(rt2x00dev, offset, &reg);
  1131. /* read the next four txpower values */
  1132. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  1133. &eeprom);
  1134. /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  1135. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  1136. * TX_PWR_CFG_4: unknown */
  1137. txpower = rt2x00_get_field16(eeprom,
  1138. EEPROM_TXPOWER_BYRATE_RATE0);
  1139. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
  1140. min(txpower, max_value));
  1141. /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  1142. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  1143. * TX_PWR_CFG_4: unknown */
  1144. txpower = rt2x00_get_field16(eeprom,
  1145. EEPROM_TXPOWER_BYRATE_RATE1);
  1146. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
  1147. min(txpower, max_value));
  1148. /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
  1149. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  1150. * TX_PWR_CFG_4: unknown */
  1151. txpower = rt2x00_get_field16(eeprom,
  1152. EEPROM_TXPOWER_BYRATE_RATE2);
  1153. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
  1154. min(txpower, max_value));
  1155. /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  1156. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  1157. * TX_PWR_CFG_4: unknown */
  1158. txpower = rt2x00_get_field16(eeprom,
  1159. EEPROM_TXPOWER_BYRATE_RATE3);
  1160. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
  1161. min(txpower, max_value));
  1162. /* read the next four txpower values */
  1163. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  1164. &eeprom);
  1165. /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  1166. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  1167. * TX_PWR_CFG_4: unknown */
  1168. txpower = rt2x00_get_field16(eeprom,
  1169. EEPROM_TXPOWER_BYRATE_RATE0);
  1170. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
  1171. min(txpower, max_value));
  1172. /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  1173. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  1174. * TX_PWR_CFG_4: unknown */
  1175. txpower = rt2x00_get_field16(eeprom,
  1176. EEPROM_TXPOWER_BYRATE_RATE1);
  1177. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
  1178. min(txpower, max_value));
  1179. /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  1180. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  1181. * TX_PWR_CFG_4: unknown */
  1182. txpower = rt2x00_get_field16(eeprom,
  1183. EEPROM_TXPOWER_BYRATE_RATE2);
  1184. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
  1185. min(txpower, max_value));
  1186. /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  1187. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  1188. * TX_PWR_CFG_4: unknown */
  1189. txpower = rt2x00_get_field16(eeprom,
  1190. EEPROM_TXPOWER_BYRATE_RATE3);
  1191. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
  1192. min(txpower, max_value));
  1193. rt2800_register_write(rt2x00dev, offset, reg);
  1194. /* next TX_PWR_CFG register */
  1195. offset += 4;
  1196. }
  1197. }
  1198. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  1199. struct rt2x00lib_conf *libconf)
  1200. {
  1201. u32 reg;
  1202. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1203. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  1204. libconf->conf->short_frame_max_tx_count);
  1205. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  1206. libconf->conf->long_frame_max_tx_count);
  1207. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1208. }
  1209. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  1210. struct rt2x00lib_conf *libconf)
  1211. {
  1212. enum dev_state state =
  1213. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  1214. STATE_SLEEP : STATE_AWAKE;
  1215. u32 reg;
  1216. if (state == STATE_SLEEP) {
  1217. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  1218. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1219. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  1220. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  1221. libconf->conf->listen_interval - 1);
  1222. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  1223. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1224. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1225. } else {
  1226. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1227. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  1228. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  1229. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  1230. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1231. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1232. }
  1233. }
  1234. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  1235. struct rt2x00lib_conf *libconf,
  1236. const unsigned int flags)
  1237. {
  1238. /* Always recalculate LNA gain before changing configuration */
  1239. rt2800_config_lna_gain(rt2x00dev, libconf);
  1240. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  1241. rt2800_config_channel(rt2x00dev, libconf->conf,
  1242. &libconf->rf, &libconf->channel);
  1243. if (flags & IEEE80211_CONF_CHANGE_POWER)
  1244. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  1245. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  1246. rt2800_config_retry_limit(rt2x00dev, libconf);
  1247. if (flags & IEEE80211_CONF_CHANGE_PS)
  1248. rt2800_config_ps(rt2x00dev, libconf);
  1249. }
  1250. EXPORT_SYMBOL_GPL(rt2800_config);
  1251. /*
  1252. * Link tuning
  1253. */
  1254. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1255. {
  1256. u32 reg;
  1257. /*
  1258. * Update FCS error count from register.
  1259. */
  1260. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1261. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  1262. }
  1263. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  1264. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  1265. {
  1266. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  1267. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1268. rt2x00_rt(rt2x00dev, RT3071) ||
  1269. rt2x00_rt(rt2x00dev, RT3090) ||
  1270. rt2x00_rt(rt2x00dev, RT3390))
  1271. return 0x1c + (2 * rt2x00dev->lna_gain);
  1272. else
  1273. return 0x2e + rt2x00dev->lna_gain;
  1274. }
  1275. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  1276. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  1277. else
  1278. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  1279. }
  1280. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  1281. struct link_qual *qual, u8 vgc_level)
  1282. {
  1283. if (qual->vgc_level != vgc_level) {
  1284. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  1285. qual->vgc_level = vgc_level;
  1286. qual->vgc_level_reg = vgc_level;
  1287. }
  1288. }
  1289. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1290. {
  1291. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  1292. }
  1293. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  1294. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  1295. const u32 count)
  1296. {
  1297. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  1298. return;
  1299. /*
  1300. * When RSSI is better then -80 increase VGC level with 0x10
  1301. */
  1302. rt2800_set_vgc(rt2x00dev, qual,
  1303. rt2800_get_default_vgc(rt2x00dev) +
  1304. ((qual->rssi > -80) * 0x10));
  1305. }
  1306. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  1307. /*
  1308. * Initialization functions.
  1309. */
  1310. int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  1311. {
  1312. u32 reg;
  1313. u16 eeprom;
  1314. unsigned int i;
  1315. int ret;
  1316. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1317. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1318. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1319. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1320. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1321. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  1322. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1323. ret = rt2800_drv_init_registers(rt2x00dev);
  1324. if (ret)
  1325. return ret;
  1326. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  1327. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  1328. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  1329. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  1330. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  1331. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  1332. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  1333. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  1334. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  1335. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  1336. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  1337. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  1338. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1339. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1340. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1341. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1342. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  1343. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1344. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1345. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1346. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1347. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1348. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1349. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1350. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1351. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1352. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1353. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1354. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1355. rt2x00_rt(rt2x00dev, RT3090) ||
  1356. rt2x00_rt(rt2x00dev, RT3390)) {
  1357. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1358. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1359. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1360. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1361. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1362. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1363. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1364. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1365. 0x0000002c);
  1366. else
  1367. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1368. 0x0000000f);
  1369. } else {
  1370. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1371. }
  1372. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1373. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1374. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1375. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1376. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1377. } else {
  1378. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1379. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1380. }
  1381. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1382. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1383. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1384. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
  1385. } else {
  1386. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1387. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1388. }
  1389. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1390. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1391. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1392. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1393. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1394. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1395. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1396. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1397. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1398. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1399. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1400. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1401. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1402. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1403. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1404. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1405. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1406. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1407. rt2x00_rt(rt2x00dev, RT2883) ||
  1408. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1409. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1410. else
  1411. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1412. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1413. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1414. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1415. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1416. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1417. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1418. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1419. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1420. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1421. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1422. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1423. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1424. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1425. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1426. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1427. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1428. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1429. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1430. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1431. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1432. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1433. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1434. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1435. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1436. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1437. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1438. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1439. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1440. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1441. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1442. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1443. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1444. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1445. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1446. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1447. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1448. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1449. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1450. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1451. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1452. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1453. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1454. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1455. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1456. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1457. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1458. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1459. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1460. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1461. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1462. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1463. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1464. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1465. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1466. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1467. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1468. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1469. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1470. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1471. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1472. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1473. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1474. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1475. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1476. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  1477. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1478. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1479. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1480. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
  1481. !rt2x00_is_usb(rt2x00dev));
  1482. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1483. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1484. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1485. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1486. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1487. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1488. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1489. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  1490. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1491. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1492. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1493. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1494. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1495. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1496. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1497. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1498. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1499. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1500. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1501. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  1502. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1503. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1504. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1505. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1506. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1507. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1508. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1509. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1510. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1511. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1512. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1513. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  1514. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1515. if (rt2x00_is_usb(rt2x00dev)) {
  1516. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1517. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1518. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1519. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1520. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1521. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1522. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1523. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1524. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1525. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1526. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1527. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1528. }
  1529. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1530. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1531. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1532. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1533. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1534. IEEE80211_MAX_RTS_THRESHOLD);
  1535. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1536. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1537. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1538. /*
  1539. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  1540. * time should be set to 16. However, the original Ralink driver uses
  1541. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  1542. * connection problems with 11g + CTS protection. Hence, use the same
  1543. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  1544. */
  1545. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1546. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  1547. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  1548. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  1549. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  1550. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  1551. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1552. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1553. /*
  1554. * ASIC will keep garbage value after boot, clear encryption keys.
  1555. */
  1556. for (i = 0; i < 4; i++)
  1557. rt2800_register_write(rt2x00dev,
  1558. SHARED_KEY_MODE_ENTRY(i), 0);
  1559. for (i = 0; i < 256; i++) {
  1560. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1561. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1562. wcid, sizeof(wcid));
  1563. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1564. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1565. }
  1566. /*
  1567. * Clear all beacons
  1568. */
  1569. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
  1570. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
  1571. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
  1572. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
  1573. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
  1574. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
  1575. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
  1576. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
  1577. if (rt2x00_is_usb(rt2x00dev)) {
  1578. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  1579. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  1580. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  1581. }
  1582. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1583. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1584. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1585. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1586. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1587. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1588. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1589. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1590. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1591. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1592. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1593. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1594. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1595. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1596. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1597. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1598. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1599. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1600. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1601. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1602. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1603. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1604. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1605. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1606. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1607. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1608. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1609. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1610. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1611. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1612. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1613. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1614. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1615. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1616. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1617. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1618. /*
  1619. * We must clear the error counters.
  1620. * These registers are cleared on read,
  1621. * so we may pass a useless variable to store the value.
  1622. */
  1623. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1624. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1625. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1626. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1627. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1628. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1629. /*
  1630. * Setup leadtime for pre tbtt interrupt to 6ms
  1631. */
  1632. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  1633. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  1634. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  1635. return 0;
  1636. }
  1637. EXPORT_SYMBOL_GPL(rt2800_init_registers);
  1638. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1639. {
  1640. unsigned int i;
  1641. u32 reg;
  1642. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1643. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1644. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1645. return 0;
  1646. udelay(REGISTER_BUSY_DELAY);
  1647. }
  1648. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1649. return -EACCES;
  1650. }
  1651. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1652. {
  1653. unsigned int i;
  1654. u8 value;
  1655. /*
  1656. * BBP was enabled after firmware was loaded,
  1657. * but we need to reactivate it now.
  1658. */
  1659. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1660. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1661. msleep(1);
  1662. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1663. rt2800_bbp_read(rt2x00dev, 0, &value);
  1664. if ((value != 0xff) && (value != 0x00))
  1665. return 0;
  1666. udelay(REGISTER_BUSY_DELAY);
  1667. }
  1668. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1669. return -EACCES;
  1670. }
  1671. int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1672. {
  1673. unsigned int i;
  1674. u16 eeprom;
  1675. u8 reg_id;
  1676. u8 value;
  1677. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1678. rt2800_wait_bbp_ready(rt2x00dev)))
  1679. return -EACCES;
  1680. if (rt2800_is_305x_soc(rt2x00dev))
  1681. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1682. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1683. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1684. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1685. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1686. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1687. } else {
  1688. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1689. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1690. }
  1691. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1692. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1693. rt2x00_rt(rt2x00dev, RT3071) ||
  1694. rt2x00_rt(rt2x00dev, RT3090) ||
  1695. rt2x00_rt(rt2x00dev, RT3390)) {
  1696. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  1697. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  1698. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  1699. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1700. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1701. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1702. } else {
  1703. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1704. }
  1705. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1706. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1707. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  1708. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1709. else
  1710. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1711. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1712. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1713. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1714. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  1715. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  1716. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  1717. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  1718. rt2800_is_305x_soc(rt2x00dev))
  1719. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  1720. else
  1721. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1722. if (rt2800_is_305x_soc(rt2x00dev))
  1723. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  1724. else
  1725. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1726. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  1727. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1728. rt2x00_rt(rt2x00dev, RT3090) ||
  1729. rt2x00_rt(rt2x00dev, RT3390)) {
  1730. rt2800_bbp_read(rt2x00dev, 138, &value);
  1731. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1732. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1733. value |= 0x20;
  1734. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1735. value &= ~0x02;
  1736. rt2800_bbp_write(rt2x00dev, 138, value);
  1737. }
  1738. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1739. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1740. if (eeprom != 0xffff && eeprom != 0x0000) {
  1741. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1742. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1743. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1744. }
  1745. }
  1746. return 0;
  1747. }
  1748. EXPORT_SYMBOL_GPL(rt2800_init_bbp);
  1749. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1750. bool bw40, u8 rfcsr24, u8 filter_target)
  1751. {
  1752. unsigned int i;
  1753. u8 bbp;
  1754. u8 rfcsr;
  1755. u8 passband;
  1756. u8 stopband;
  1757. u8 overtuned = 0;
  1758. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1759. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1760. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1761. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1762. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1763. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1764. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1765. /*
  1766. * Set power & frequency of passband test tone
  1767. */
  1768. rt2800_bbp_write(rt2x00dev, 24, 0);
  1769. for (i = 0; i < 100; i++) {
  1770. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1771. msleep(1);
  1772. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1773. if (passband)
  1774. break;
  1775. }
  1776. /*
  1777. * Set power & frequency of stopband test tone
  1778. */
  1779. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1780. for (i = 0; i < 100; i++) {
  1781. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1782. msleep(1);
  1783. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1784. if ((passband - stopband) <= filter_target) {
  1785. rfcsr24++;
  1786. overtuned += ((passband - stopband) == filter_target);
  1787. } else
  1788. break;
  1789. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1790. }
  1791. rfcsr24 -= !!overtuned;
  1792. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1793. return rfcsr24;
  1794. }
  1795. int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1796. {
  1797. u8 rfcsr;
  1798. u8 bbp;
  1799. u32 reg;
  1800. u16 eeprom;
  1801. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  1802. !rt2x00_rt(rt2x00dev, RT3071) &&
  1803. !rt2x00_rt(rt2x00dev, RT3090) &&
  1804. !rt2x00_rt(rt2x00dev, RT3390) &&
  1805. !rt2800_is_305x_soc(rt2x00dev))
  1806. return 0;
  1807. /*
  1808. * Init RF calibration.
  1809. */
  1810. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1811. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1812. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1813. msleep(1);
  1814. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1815. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1816. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1817. rt2x00_rt(rt2x00dev, RT3071) ||
  1818. rt2x00_rt(rt2x00dev, RT3090)) {
  1819. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1820. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1821. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1822. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1823. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1824. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  1825. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1826. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1827. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1828. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1829. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1830. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1831. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1832. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1833. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1834. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1835. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  1836. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1837. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  1838. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1839. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  1840. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  1841. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  1842. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  1843. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1844. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  1845. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  1846. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  1847. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  1848. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1849. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  1850. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1851. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  1852. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  1853. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1854. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1855. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  1856. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  1857. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  1858. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  1859. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  1860. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  1861. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1862. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  1863. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1864. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1865. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1866. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1867. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  1868. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  1869. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  1870. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  1871. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1872. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  1873. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  1874. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  1875. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  1876. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1877. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1878. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1879. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  1880. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  1881. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1882. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  1883. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1884. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  1885. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  1886. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1887. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1888. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1889. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1890. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1891. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1892. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1893. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1894. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1895. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  1896. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1897. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1898. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  1899. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  1900. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  1901. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  1902. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  1903. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  1904. return 0;
  1905. }
  1906. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1907. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1908. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1909. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1910. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1911. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1912. rt2x00_rt(rt2x00dev, RT3090)) {
  1913. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1914. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  1915. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1916. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  1917. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1918. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1919. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1920. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  1921. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1922. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1923. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1924. else
  1925. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  1926. }
  1927. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1928. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1929. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1930. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  1931. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1932. }
  1933. /*
  1934. * Set RX Filter calibration for 20MHz and 40MHz
  1935. */
  1936. if (rt2x00_rt(rt2x00dev, RT3070)) {
  1937. rt2x00dev->calibration[0] =
  1938. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  1939. rt2x00dev->calibration[1] =
  1940. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  1941. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1942. rt2x00_rt(rt2x00dev, RT3090) ||
  1943. rt2x00_rt(rt2x00dev, RT3390)) {
  1944. rt2x00dev->calibration[0] =
  1945. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  1946. rt2x00dev->calibration[1] =
  1947. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  1948. }
  1949. /*
  1950. * Set back to initial state
  1951. */
  1952. rt2800_bbp_write(rt2x00dev, 24, 0);
  1953. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1954. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  1955. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1956. /*
  1957. * set BBP back to BW20
  1958. */
  1959. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1960. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  1961. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1962. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  1963. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1964. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1965. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  1966. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  1967. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  1968. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  1969. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  1970. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1971. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  1972. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1973. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1974. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1975. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  1976. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  1977. }
  1978. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  1979. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  1980. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  1981. rt2x00_get_field16(eeprom,
  1982. EEPROM_TXMIXER_GAIN_BG_VAL));
  1983. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1984. if (rt2x00_rt(rt2x00dev, RT3090)) {
  1985. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  1986. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1987. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1988. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  1989. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1990. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  1991. rt2800_bbp_write(rt2x00dev, 138, bbp);
  1992. }
  1993. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1994. rt2x00_rt(rt2x00dev, RT3090) ||
  1995. rt2x00_rt(rt2x00dev, RT3390)) {
  1996. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1997. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1998. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1999. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2000. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2001. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2002. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2003. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  2004. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  2005. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  2006. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  2007. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  2008. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  2009. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  2010. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  2011. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2012. }
  2013. if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
  2014. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  2015. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2016. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
  2017. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  2018. else
  2019. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  2020. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  2021. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  2022. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  2023. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  2024. }
  2025. return 0;
  2026. }
  2027. EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
  2028. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  2029. {
  2030. u32 reg;
  2031. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  2032. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  2033. }
  2034. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  2035. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  2036. {
  2037. u32 reg;
  2038. mutex_lock(&rt2x00dev->csr_mutex);
  2039. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  2040. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  2041. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  2042. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  2043. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  2044. /* Wait until the EEPROM has been loaded */
  2045. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  2046. /* Apparently the data is read from end to start */
  2047. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  2048. (u32 *)&rt2x00dev->eeprom[i]);
  2049. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  2050. (u32 *)&rt2x00dev->eeprom[i + 2]);
  2051. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  2052. (u32 *)&rt2x00dev->eeprom[i + 4]);
  2053. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  2054. (u32 *)&rt2x00dev->eeprom[i + 6]);
  2055. mutex_unlock(&rt2x00dev->csr_mutex);
  2056. }
  2057. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  2058. {
  2059. unsigned int i;
  2060. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  2061. rt2800_efuse_read(rt2x00dev, i);
  2062. }
  2063. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  2064. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  2065. {
  2066. u16 word;
  2067. u8 *mac;
  2068. u8 default_lna_gain;
  2069. /*
  2070. * Start validation of the data that has been read.
  2071. */
  2072. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  2073. if (!is_valid_ether_addr(mac)) {
  2074. random_ether_addr(mac);
  2075. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  2076. }
  2077. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  2078. if (word == 0xffff) {
  2079. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  2080. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  2081. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  2082. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  2083. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  2084. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  2085. rt2x00_rt(rt2x00dev, RT2872)) {
  2086. /*
  2087. * There is a max of 2 RX streams for RT28x0 series
  2088. */
  2089. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  2090. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  2091. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  2092. }
  2093. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  2094. if (word == 0xffff) {
  2095. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  2096. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  2097. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  2098. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  2099. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  2100. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  2101. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  2102. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  2103. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  2104. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  2105. rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
  2106. rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
  2107. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  2108. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  2109. }
  2110. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  2111. if ((word & 0x00ff) == 0x00ff) {
  2112. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  2113. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2114. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  2115. }
  2116. if ((word & 0xff00) == 0xff00) {
  2117. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  2118. LED_MODE_TXRX_ACTIVITY);
  2119. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  2120. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2121. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  2122. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  2123. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  2124. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  2125. }
  2126. /*
  2127. * During the LNA validation we are going to use
  2128. * lna0 as correct value. Note that EEPROM_LNA
  2129. * is never validated.
  2130. */
  2131. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  2132. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  2133. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  2134. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  2135. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  2136. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  2137. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  2138. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  2139. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  2140. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  2141. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  2142. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  2143. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  2144. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  2145. default_lna_gain);
  2146. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  2147. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  2148. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  2149. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  2150. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  2151. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  2152. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  2153. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  2154. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  2155. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  2156. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  2157. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  2158. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  2159. default_lna_gain);
  2160. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  2161. return 0;
  2162. }
  2163. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  2164. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  2165. {
  2166. u32 reg;
  2167. u16 value;
  2168. u16 eeprom;
  2169. /*
  2170. * Read EEPROM word for configuration.
  2171. */
  2172. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2173. /*
  2174. * Identify RF chipset.
  2175. */
  2176. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  2177. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  2178. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  2179. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  2180. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  2181. !rt2x00_rt(rt2x00dev, RT2872) &&
  2182. !rt2x00_rt(rt2x00dev, RT2883) &&
  2183. !rt2x00_rt(rt2x00dev, RT3070) &&
  2184. !rt2x00_rt(rt2x00dev, RT3071) &&
  2185. !rt2x00_rt(rt2x00dev, RT3090) &&
  2186. !rt2x00_rt(rt2x00dev, RT3390) &&
  2187. !rt2x00_rt(rt2x00dev, RT3572)) {
  2188. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  2189. return -ENODEV;
  2190. }
  2191. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  2192. !rt2x00_rf(rt2x00dev, RF2850) &&
  2193. !rt2x00_rf(rt2x00dev, RF2720) &&
  2194. !rt2x00_rf(rt2x00dev, RF2750) &&
  2195. !rt2x00_rf(rt2x00dev, RF3020) &&
  2196. !rt2x00_rf(rt2x00dev, RF2020) &&
  2197. !rt2x00_rf(rt2x00dev, RF3021) &&
  2198. !rt2x00_rf(rt2x00dev, RF3022) &&
  2199. !rt2x00_rf(rt2x00dev, RF3052)) {
  2200. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  2201. return -ENODEV;
  2202. }
  2203. /*
  2204. * Identify default antenna configuration.
  2205. */
  2206. rt2x00dev->default_ant.tx =
  2207. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  2208. rt2x00dev->default_ant.rx =
  2209. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  2210. /*
  2211. * Read frequency offset and RF programming sequence.
  2212. */
  2213. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  2214. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  2215. /*
  2216. * Read external LNA informations.
  2217. */
  2218. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2219. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  2220. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  2221. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  2222. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  2223. /*
  2224. * Detect if this device has an hardware controlled radio.
  2225. */
  2226. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  2227. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  2228. /*
  2229. * Store led settings, for correct led behaviour.
  2230. */
  2231. #ifdef CONFIG_RT2X00_LIB_LEDS
  2232. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  2233. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  2234. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  2235. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  2236. #endif /* CONFIG_RT2X00_LIB_LEDS */
  2237. return 0;
  2238. }
  2239. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  2240. /*
  2241. * RF value list for rt28xx
  2242. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  2243. */
  2244. static const struct rf_channel rf_vals[] = {
  2245. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  2246. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  2247. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  2248. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  2249. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  2250. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  2251. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  2252. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  2253. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  2254. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  2255. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  2256. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  2257. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  2258. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  2259. /* 802.11 UNI / HyperLan 2 */
  2260. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  2261. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  2262. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  2263. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  2264. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  2265. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  2266. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  2267. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  2268. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  2269. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  2270. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  2271. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  2272. /* 802.11 HyperLan 2 */
  2273. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  2274. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  2275. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  2276. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  2277. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  2278. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  2279. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  2280. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  2281. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  2282. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  2283. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  2284. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  2285. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  2286. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  2287. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  2288. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  2289. /* 802.11 UNII */
  2290. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  2291. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  2292. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  2293. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  2294. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  2295. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  2296. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  2297. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  2298. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  2299. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  2300. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  2301. /* 802.11 Japan */
  2302. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  2303. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  2304. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  2305. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  2306. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  2307. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  2308. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  2309. };
  2310. /*
  2311. * RF value list for rt3xxx
  2312. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  2313. */
  2314. static const struct rf_channel rf_vals_3x[] = {
  2315. {1, 241, 2, 2 },
  2316. {2, 241, 2, 7 },
  2317. {3, 242, 2, 2 },
  2318. {4, 242, 2, 7 },
  2319. {5, 243, 2, 2 },
  2320. {6, 243, 2, 7 },
  2321. {7, 244, 2, 2 },
  2322. {8, 244, 2, 7 },
  2323. {9, 245, 2, 2 },
  2324. {10, 245, 2, 7 },
  2325. {11, 246, 2, 2 },
  2326. {12, 246, 2, 7 },
  2327. {13, 247, 2, 2 },
  2328. {14, 248, 2, 4 },
  2329. /* 802.11 UNI / HyperLan 2 */
  2330. {36, 0x56, 0, 4},
  2331. {38, 0x56, 0, 6},
  2332. {40, 0x56, 0, 8},
  2333. {44, 0x57, 0, 0},
  2334. {46, 0x57, 0, 2},
  2335. {48, 0x57, 0, 4},
  2336. {52, 0x57, 0, 8},
  2337. {54, 0x57, 0, 10},
  2338. {56, 0x58, 0, 0},
  2339. {60, 0x58, 0, 4},
  2340. {62, 0x58, 0, 6},
  2341. {64, 0x58, 0, 8},
  2342. /* 802.11 HyperLan 2 */
  2343. {100, 0x5b, 0, 8},
  2344. {102, 0x5b, 0, 10},
  2345. {104, 0x5c, 0, 0},
  2346. {108, 0x5c, 0, 4},
  2347. {110, 0x5c, 0, 6},
  2348. {112, 0x5c, 0, 8},
  2349. {116, 0x5d, 0, 0},
  2350. {118, 0x5d, 0, 2},
  2351. {120, 0x5d, 0, 4},
  2352. {124, 0x5d, 0, 8},
  2353. {126, 0x5d, 0, 10},
  2354. {128, 0x5e, 0, 0},
  2355. {132, 0x5e, 0, 4},
  2356. {134, 0x5e, 0, 6},
  2357. {136, 0x5e, 0, 8},
  2358. {140, 0x5f, 0, 0},
  2359. /* 802.11 UNII */
  2360. {149, 0x5f, 0, 9},
  2361. {151, 0x5f, 0, 11},
  2362. {153, 0x60, 0, 1},
  2363. {157, 0x60, 0, 5},
  2364. {159, 0x60, 0, 7},
  2365. {161, 0x60, 0, 9},
  2366. {165, 0x61, 0, 1},
  2367. {167, 0x61, 0, 3},
  2368. {169, 0x61, 0, 5},
  2369. {171, 0x61, 0, 7},
  2370. {173, 0x61, 0, 9},
  2371. };
  2372. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  2373. {
  2374. struct hw_mode_spec *spec = &rt2x00dev->spec;
  2375. struct channel_info *info;
  2376. char *tx_power1;
  2377. char *tx_power2;
  2378. unsigned int i;
  2379. u16 eeprom;
  2380. /*
  2381. * Disable powersaving as default on PCI devices.
  2382. */
  2383. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  2384. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2385. /*
  2386. * Initialize all hw fields.
  2387. */
  2388. rt2x00dev->hw->flags =
  2389. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2390. IEEE80211_HW_SIGNAL_DBM |
  2391. IEEE80211_HW_SUPPORTS_PS |
  2392. IEEE80211_HW_PS_NULLFUNC_STACK |
  2393. IEEE80211_HW_AMPDU_AGGREGATION;
  2394. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  2395. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  2396. rt2x00_eeprom_addr(rt2x00dev,
  2397. EEPROM_MAC_ADDR_0));
  2398. /*
  2399. * As rt2800 has a global fallback table we cannot specify
  2400. * more then one tx rate per frame but since the hw will
  2401. * try several rates (based on the fallback table) we should
  2402. * still initialize max_rates to the maximum number of rates
  2403. * we are going to try. Otherwise mac80211 will truncate our
  2404. * reported tx rates and the rc algortihm will end up with
  2405. * incorrect data.
  2406. */
  2407. rt2x00dev->hw->max_rates = 7;
  2408. rt2x00dev->hw->max_rate_tries = 1;
  2409. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2410. /*
  2411. * Initialize hw_mode information.
  2412. */
  2413. spec->supported_bands = SUPPORT_BAND_2GHZ;
  2414. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  2415. if (rt2x00_rf(rt2x00dev, RF2820) ||
  2416. rt2x00_rf(rt2x00dev, RF2720)) {
  2417. spec->num_channels = 14;
  2418. spec->channels = rf_vals;
  2419. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  2420. rt2x00_rf(rt2x00dev, RF2750)) {
  2421. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2422. spec->num_channels = ARRAY_SIZE(rf_vals);
  2423. spec->channels = rf_vals;
  2424. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  2425. rt2x00_rf(rt2x00dev, RF2020) ||
  2426. rt2x00_rf(rt2x00dev, RF3021) ||
  2427. rt2x00_rf(rt2x00dev, RF3022)) {
  2428. spec->num_channels = 14;
  2429. spec->channels = rf_vals_3x;
  2430. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  2431. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2432. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  2433. spec->channels = rf_vals_3x;
  2434. }
  2435. /*
  2436. * Initialize HT information.
  2437. */
  2438. if (!rt2x00_rf(rt2x00dev, RF2020))
  2439. spec->ht.ht_supported = true;
  2440. else
  2441. spec->ht.ht_supported = false;
  2442. spec->ht.cap =
  2443. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  2444. IEEE80211_HT_CAP_GRN_FLD |
  2445. IEEE80211_HT_CAP_SGI_20 |
  2446. IEEE80211_HT_CAP_SGI_40;
  2447. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
  2448. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  2449. spec->ht.cap |=
  2450. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
  2451. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  2452. spec->ht.ampdu_factor = 3;
  2453. spec->ht.ampdu_density = 4;
  2454. spec->ht.mcs.tx_params =
  2455. IEEE80211_HT_MCS_TX_DEFINED |
  2456. IEEE80211_HT_MCS_TX_RX_DIFF |
  2457. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  2458. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2459. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  2460. case 3:
  2461. spec->ht.mcs.rx_mask[2] = 0xff;
  2462. case 2:
  2463. spec->ht.mcs.rx_mask[1] = 0xff;
  2464. case 1:
  2465. spec->ht.mcs.rx_mask[0] = 0xff;
  2466. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  2467. break;
  2468. }
  2469. /*
  2470. * Create channel information array
  2471. */
  2472. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  2473. if (!info)
  2474. return -ENOMEM;
  2475. spec->channels_info = info;
  2476. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  2477. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  2478. for (i = 0; i < 14; i++) {
  2479. info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
  2480. info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
  2481. }
  2482. if (spec->num_channels > 14) {
  2483. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  2484. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  2485. for (i = 14; i < spec->num_channels; i++) {
  2486. info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
  2487. info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
  2488. }
  2489. }
  2490. return 0;
  2491. }
  2492. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  2493. /*
  2494. * IEEE80211 stack callback functions.
  2495. */
  2496. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  2497. u16 *iv16)
  2498. {
  2499. struct rt2x00_dev *rt2x00dev = hw->priv;
  2500. struct mac_iveiv_entry iveiv_entry;
  2501. u32 offset;
  2502. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  2503. rt2800_register_multiread(rt2x00dev, offset,
  2504. &iveiv_entry, sizeof(iveiv_entry));
  2505. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  2506. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  2507. }
  2508. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  2509. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2510. {
  2511. struct rt2x00_dev *rt2x00dev = hw->priv;
  2512. u32 reg;
  2513. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  2514. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2515. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  2516. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2517. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2518. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  2519. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2520. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2521. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  2522. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2523. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2524. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  2525. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2526. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2527. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  2528. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2529. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2530. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  2531. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2532. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2533. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  2534. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2535. return 0;
  2536. }
  2537. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  2538. int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2539. const struct ieee80211_tx_queue_params *params)
  2540. {
  2541. struct rt2x00_dev *rt2x00dev = hw->priv;
  2542. struct data_queue *queue;
  2543. struct rt2x00_field32 field;
  2544. int retval;
  2545. u32 reg;
  2546. u32 offset;
  2547. /*
  2548. * First pass the configuration through rt2x00lib, that will
  2549. * update the queue settings and validate the input. After that
  2550. * we are free to update the registers based on the value
  2551. * in the queue parameter.
  2552. */
  2553. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2554. if (retval)
  2555. return retval;
  2556. /*
  2557. * We only need to perform additional register initialization
  2558. * for WMM queues/
  2559. */
  2560. if (queue_idx >= 4)
  2561. return 0;
  2562. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2563. /* Update WMM TXOP register */
  2564. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  2565. field.bit_offset = (queue_idx & 1) * 16;
  2566. field.bit_mask = 0xffff << field.bit_offset;
  2567. rt2800_register_read(rt2x00dev, offset, &reg);
  2568. rt2x00_set_field32(&reg, field, queue->txop);
  2569. rt2800_register_write(rt2x00dev, offset, reg);
  2570. /* Update WMM registers */
  2571. field.bit_offset = queue_idx * 4;
  2572. field.bit_mask = 0xf << field.bit_offset;
  2573. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  2574. rt2x00_set_field32(&reg, field, queue->aifs);
  2575. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  2576. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  2577. rt2x00_set_field32(&reg, field, queue->cw_min);
  2578. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  2579. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  2580. rt2x00_set_field32(&reg, field, queue->cw_max);
  2581. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  2582. /* Update EDCA registers */
  2583. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  2584. rt2800_register_read(rt2x00dev, offset, &reg);
  2585. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  2586. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  2587. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  2588. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  2589. rt2800_register_write(rt2x00dev, offset, reg);
  2590. return 0;
  2591. }
  2592. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  2593. u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  2594. {
  2595. struct rt2x00_dev *rt2x00dev = hw->priv;
  2596. u64 tsf;
  2597. u32 reg;
  2598. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  2599. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  2600. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  2601. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  2602. return tsf;
  2603. }
  2604. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  2605. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2606. enum ieee80211_ampdu_mlme_action action,
  2607. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2608. {
  2609. int ret = 0;
  2610. switch (action) {
  2611. case IEEE80211_AMPDU_RX_START:
  2612. case IEEE80211_AMPDU_RX_STOP:
  2613. /* we don't support RX aggregation yet */
  2614. ret = -ENOTSUPP;
  2615. break;
  2616. case IEEE80211_AMPDU_TX_START:
  2617. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2618. break;
  2619. case IEEE80211_AMPDU_TX_STOP:
  2620. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2621. break;
  2622. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2623. break;
  2624. default:
  2625. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  2626. }
  2627. return ret;
  2628. }
  2629. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  2630. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  2631. MODULE_VERSION(DRV_VERSION);
  2632. MODULE_DESCRIPTION("Ralink RT2800 library");
  2633. MODULE_LICENSE("GPL");