p54pci.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779
  1. /*
  2. * Linux device driver for PCI based Prism54
  3. *
  4. * Copyright (c) 2006, Michael Wu <flamingice@sourmilk.net>
  5. * Copyright (c) 2008, Christian Lamparter <chunkeey@web.de>
  6. *
  7. * Based on the islsm (softmac prism54) driver, which is:
  8. * Copyright 2004-2006 Jean-Baptiste Note <jean-baptiste.note@m4x.org>, et al.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/pci.h>
  16. #include <linux/firmware.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/delay.h>
  19. #include <linux/completion.h>
  20. #include <net/mac80211.h>
  21. #include "p54.h"
  22. #include "p54pci.h"
  23. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  24. MODULE_DESCRIPTION("Prism54 PCI wireless driver");
  25. MODULE_LICENSE("GPL");
  26. MODULE_ALIAS("prism54pci");
  27. static struct pci_device_id p54p_table[] __devinitdata = {
  28. /* Intersil PRISM Duette/Prism GT Wireless LAN adapter */
  29. { PCI_DEVICE(0x1260, 0x3890) },
  30. /* 3COM 3CRWE154G72 Wireless LAN adapter */
  31. { PCI_DEVICE(0x10b7, 0x6001) },
  32. /* Intersil PRISM Indigo Wireless LAN adapter */
  33. { PCI_DEVICE(0x1260, 0x3877) },
  34. /* Intersil PRISM Javelin/Xbow Wireless LAN adapter */
  35. { PCI_DEVICE(0x1260, 0x3886) },
  36. { },
  37. };
  38. MODULE_DEVICE_TABLE(pci, p54p_table);
  39. static int p54p_upload_firmware(struct ieee80211_hw *dev)
  40. {
  41. struct p54p_priv *priv = dev->priv;
  42. const struct firmware *fw_entry = NULL;
  43. __le32 reg;
  44. int err;
  45. __le32 *data;
  46. u32 remains, left, device_addr;
  47. P54P_WRITE(int_enable, cpu_to_le32(0));
  48. P54P_READ(int_enable);
  49. udelay(10);
  50. reg = P54P_READ(ctrl_stat);
  51. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  52. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RAMBOOT);
  53. P54P_WRITE(ctrl_stat, reg);
  54. P54P_READ(ctrl_stat);
  55. udelay(10);
  56. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
  57. P54P_WRITE(ctrl_stat, reg);
  58. wmb();
  59. udelay(10);
  60. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  61. P54P_WRITE(ctrl_stat, reg);
  62. wmb();
  63. mdelay(50);
  64. err = request_firmware(&fw_entry, "isl3886", &priv->pdev->dev);
  65. if (err) {
  66. printk(KERN_ERR "%s (p54pci): cannot find firmware "
  67. "(isl3886)\n", pci_name(priv->pdev));
  68. return err;
  69. }
  70. p54_parse_firmware(dev, fw_entry);
  71. data = (__le32 *) fw_entry->data;
  72. remains = fw_entry->size;
  73. device_addr = ISL38XX_DEV_FIRMWARE_ADDR;
  74. while (remains) {
  75. u32 i = 0;
  76. left = min((u32)0x1000, remains);
  77. P54P_WRITE(direct_mem_base, cpu_to_le32(device_addr));
  78. P54P_READ(int_enable);
  79. device_addr += 0x1000;
  80. while (i < left) {
  81. P54P_WRITE(direct_mem_win[i], *data++);
  82. i += sizeof(u32);
  83. }
  84. remains -= left;
  85. P54P_READ(int_enable);
  86. }
  87. release_firmware(fw_entry);
  88. reg = P54P_READ(ctrl_stat);
  89. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_CLKRUN);
  90. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  91. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RAMBOOT);
  92. P54P_WRITE(ctrl_stat, reg);
  93. P54P_READ(ctrl_stat);
  94. udelay(10);
  95. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
  96. P54P_WRITE(ctrl_stat, reg);
  97. wmb();
  98. udelay(10);
  99. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  100. P54P_WRITE(ctrl_stat, reg);
  101. wmb();
  102. udelay(10);
  103. return 0;
  104. }
  105. static irqreturn_t p54p_simple_interrupt(int irq, void *dev_id)
  106. {
  107. struct p54p_priv *priv = (struct p54p_priv *) dev_id;
  108. __le32 reg;
  109. reg = P54P_READ(int_ident);
  110. P54P_WRITE(int_ack, reg);
  111. if (reg & P54P_READ(int_enable))
  112. complete(&priv->boot_comp);
  113. return IRQ_HANDLED;
  114. }
  115. static int p54p_read_eeprom(struct ieee80211_hw *dev)
  116. {
  117. struct p54p_priv *priv = dev->priv;
  118. struct p54p_ring_control *ring_control = priv->ring_control;
  119. int err;
  120. struct p54_control_hdr *hdr;
  121. void *eeprom;
  122. dma_addr_t rx_mapping, tx_mapping;
  123. u16 alen;
  124. init_completion(&priv->boot_comp);
  125. err = request_irq(priv->pdev->irq, &p54p_simple_interrupt,
  126. IRQF_SHARED, "p54pci", priv);
  127. if (err) {
  128. printk(KERN_ERR "%s (p54pci): failed to register IRQ handler\n",
  129. pci_name(priv->pdev));
  130. return err;
  131. }
  132. eeprom = kmalloc(0x2010 + EEPROM_READBACK_LEN, GFP_KERNEL);
  133. if (!eeprom) {
  134. printk(KERN_ERR "%s (p54pci): no memory for eeprom!\n",
  135. pci_name(priv->pdev));
  136. err = -ENOMEM;
  137. goto out;
  138. }
  139. memset(ring_control, 0, sizeof(*ring_control));
  140. P54P_WRITE(ring_control_base, cpu_to_le32(priv->ring_control_dma));
  141. P54P_READ(ring_control_base);
  142. udelay(10);
  143. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_INIT));
  144. P54P_READ(int_enable);
  145. udelay(10);
  146. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  147. if (!wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ)) {
  148. printk(KERN_ERR "%s (p54pci): Cannot boot firmware!\n",
  149. pci_name(priv->pdev));
  150. err = -EINVAL;
  151. goto out;
  152. }
  153. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_UPDATE));
  154. P54P_READ(int_enable);
  155. hdr = eeprom + 0x2010;
  156. p54_fill_eeprom_readback(hdr);
  157. hdr->req_id = cpu_to_le32(priv->common.rx_start);
  158. rx_mapping = pci_map_single(priv->pdev, eeprom,
  159. 0x2010, PCI_DMA_FROMDEVICE);
  160. tx_mapping = pci_map_single(priv->pdev, (void *)hdr,
  161. EEPROM_READBACK_LEN, PCI_DMA_TODEVICE);
  162. ring_control->rx_mgmt[0].host_addr = cpu_to_le32(rx_mapping);
  163. ring_control->rx_mgmt[0].len = cpu_to_le16(0x2010);
  164. ring_control->tx_data[0].host_addr = cpu_to_le32(tx_mapping);
  165. ring_control->tx_data[0].device_addr = hdr->req_id;
  166. ring_control->tx_data[0].len = cpu_to_le16(EEPROM_READBACK_LEN);
  167. ring_control->host_idx[2] = cpu_to_le32(1);
  168. ring_control->host_idx[1] = cpu_to_le32(1);
  169. wmb();
  170. mdelay(100);
  171. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  172. wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ);
  173. wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ);
  174. pci_unmap_single(priv->pdev, tx_mapping,
  175. EEPROM_READBACK_LEN, PCI_DMA_TODEVICE);
  176. pci_unmap_single(priv->pdev, rx_mapping,
  177. 0x2010, PCI_DMA_FROMDEVICE);
  178. alen = le16_to_cpu(ring_control->rx_mgmt[0].len);
  179. if (le32_to_cpu(ring_control->device_idx[2]) != 1 ||
  180. alen < 0x10) {
  181. printk(KERN_ERR "%s (p54pci): Cannot read eeprom!\n",
  182. pci_name(priv->pdev));
  183. err = -EINVAL;
  184. goto out;
  185. }
  186. p54_parse_eeprom(dev, (u8 *)eeprom + 0x10, alen - 0x10);
  187. out:
  188. kfree(eeprom);
  189. P54P_WRITE(int_enable, cpu_to_le32(0));
  190. P54P_READ(int_enable);
  191. udelay(10);
  192. free_irq(priv->pdev->irq, priv);
  193. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  194. return err;
  195. }
  196. static void p54p_refill_rx_ring(struct ieee80211_hw *dev,
  197. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  198. struct sk_buff **rx_buf)
  199. {
  200. struct p54p_priv *priv = dev->priv;
  201. struct p54p_ring_control *ring_control = priv->ring_control;
  202. u32 limit, idx, i;
  203. idx = le32_to_cpu(ring_control->host_idx[ring_index]);
  204. limit = idx;
  205. limit -= le32_to_cpu(ring_control->device_idx[ring_index]);
  206. limit = ring_limit - limit;
  207. i = idx % ring_limit;
  208. while (limit-- > 1) {
  209. struct p54p_desc *desc = &ring[i];
  210. if (!desc->host_addr) {
  211. struct sk_buff *skb;
  212. dma_addr_t mapping;
  213. skb = dev_alloc_skb(MAX_RX_SIZE);
  214. if (!skb)
  215. break;
  216. mapping = pci_map_single(priv->pdev,
  217. skb_tail_pointer(skb),
  218. MAX_RX_SIZE,
  219. PCI_DMA_FROMDEVICE);
  220. desc->host_addr = cpu_to_le32(mapping);
  221. desc->device_addr = 0; // FIXME: necessary?
  222. desc->len = cpu_to_le16(MAX_RX_SIZE);
  223. desc->flags = 0;
  224. rx_buf[i] = skb;
  225. }
  226. i++;
  227. idx++;
  228. i %= ring_limit;
  229. }
  230. wmb();
  231. ring_control->host_idx[ring_index] = cpu_to_le32(idx);
  232. }
  233. static void p54p_check_rx_ring(struct ieee80211_hw *dev, u32 *index,
  234. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  235. struct sk_buff **rx_buf)
  236. {
  237. struct p54p_priv *priv = dev->priv;
  238. struct p54p_ring_control *ring_control = priv->ring_control;
  239. struct p54p_desc *desc;
  240. u32 idx, i;
  241. i = (*index) % ring_limit;
  242. (*index) = idx = le32_to_cpu(ring_control->device_idx[ring_index]);
  243. idx %= ring_limit;
  244. while (i != idx) {
  245. u16 len;
  246. struct sk_buff *skb;
  247. desc = &ring[i];
  248. len = le16_to_cpu(desc->len);
  249. skb = rx_buf[i];
  250. if (!skb) {
  251. i++;
  252. i %= ring_limit;
  253. continue;
  254. }
  255. skb_put(skb, len);
  256. if (p54_rx(dev, skb)) {
  257. pci_unmap_single(priv->pdev,
  258. le32_to_cpu(desc->host_addr),
  259. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  260. rx_buf[i] = NULL;
  261. desc->host_addr = 0;
  262. } else {
  263. skb_trim(skb, 0);
  264. desc->len = cpu_to_le16(MAX_RX_SIZE);
  265. }
  266. i++;
  267. i %= ring_limit;
  268. }
  269. p54p_refill_rx_ring(dev, ring_index, ring, ring_limit, rx_buf);
  270. }
  271. /* caller must hold priv->lock */
  272. static void p54p_check_tx_ring(struct ieee80211_hw *dev, u32 *index,
  273. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  274. void **tx_buf)
  275. {
  276. struct p54p_priv *priv = dev->priv;
  277. struct p54p_ring_control *ring_control = priv->ring_control;
  278. struct p54p_desc *desc;
  279. u32 idx, i;
  280. i = (*index) % ring_limit;
  281. (*index) = idx = le32_to_cpu(ring_control->device_idx[1]);
  282. idx %= ring_limit;
  283. while (i != idx) {
  284. desc = &ring[i];
  285. kfree(tx_buf[i]);
  286. tx_buf[i] = NULL;
  287. pci_unmap_single(priv->pdev, le32_to_cpu(desc->host_addr),
  288. le16_to_cpu(desc->len), PCI_DMA_TODEVICE);
  289. desc->host_addr = 0;
  290. desc->device_addr = 0;
  291. desc->len = 0;
  292. desc->flags = 0;
  293. i++;
  294. i %= ring_limit;
  295. }
  296. }
  297. static void p54p_rx_tasklet(unsigned long dev_id)
  298. {
  299. struct ieee80211_hw *dev = (struct ieee80211_hw *)dev_id;
  300. struct p54p_priv *priv = dev->priv;
  301. struct p54p_ring_control *ring_control = priv->ring_control;
  302. p54p_check_rx_ring(dev, &priv->rx_idx_mgmt, 2, ring_control->rx_mgmt,
  303. ARRAY_SIZE(ring_control->rx_mgmt), priv->rx_buf_mgmt);
  304. p54p_check_rx_ring(dev, &priv->rx_idx_data, 0, ring_control->rx_data,
  305. ARRAY_SIZE(ring_control->rx_data), priv->rx_buf_data);
  306. wmb();
  307. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  308. }
  309. static irqreturn_t p54p_interrupt(int irq, void *dev_id)
  310. {
  311. struct ieee80211_hw *dev = dev_id;
  312. struct p54p_priv *priv = dev->priv;
  313. struct p54p_ring_control *ring_control = priv->ring_control;
  314. __le32 reg;
  315. spin_lock(&priv->lock);
  316. reg = P54P_READ(int_ident);
  317. if (unlikely(reg == cpu_to_le32(0xFFFFFFFF))) {
  318. spin_unlock(&priv->lock);
  319. return IRQ_HANDLED;
  320. }
  321. P54P_WRITE(int_ack, reg);
  322. reg &= P54P_READ(int_enable);
  323. if (reg & cpu_to_le32(ISL38XX_INT_IDENT_UPDATE)) {
  324. p54p_check_tx_ring(dev, &priv->tx_idx_mgmt,
  325. 3, ring_control->tx_mgmt,
  326. ARRAY_SIZE(ring_control->tx_mgmt),
  327. priv->tx_buf_mgmt);
  328. p54p_check_tx_ring(dev, &priv->tx_idx_data,
  329. 1, ring_control->tx_data,
  330. ARRAY_SIZE(ring_control->tx_data),
  331. priv->tx_buf_data);
  332. tasklet_schedule(&priv->rx_tasklet);
  333. } else if (reg & cpu_to_le32(ISL38XX_INT_IDENT_INIT))
  334. complete(&priv->boot_comp);
  335. spin_unlock(&priv->lock);
  336. return reg ? IRQ_HANDLED : IRQ_NONE;
  337. }
  338. static void p54p_tx(struct ieee80211_hw *dev, struct p54_control_hdr *data,
  339. size_t len, int free_on_tx)
  340. {
  341. struct p54p_priv *priv = dev->priv;
  342. struct p54p_ring_control *ring_control = priv->ring_control;
  343. unsigned long flags;
  344. struct p54p_desc *desc;
  345. dma_addr_t mapping;
  346. u32 device_idx, idx, i;
  347. spin_lock_irqsave(&priv->lock, flags);
  348. device_idx = le32_to_cpu(ring_control->device_idx[1]);
  349. idx = le32_to_cpu(ring_control->host_idx[1]);
  350. i = idx % ARRAY_SIZE(ring_control->tx_data);
  351. mapping = pci_map_single(priv->pdev, data, len, PCI_DMA_TODEVICE);
  352. desc = &ring_control->tx_data[i];
  353. desc->host_addr = cpu_to_le32(mapping);
  354. desc->device_addr = data->req_id;
  355. desc->len = cpu_to_le16(len);
  356. desc->flags = 0;
  357. wmb();
  358. ring_control->host_idx[1] = cpu_to_le32(idx + 1);
  359. if (free_on_tx)
  360. priv->tx_buf_data[i] = data;
  361. spin_unlock_irqrestore(&priv->lock, flags);
  362. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  363. P54P_READ(dev_int);
  364. /* FIXME: unlikely to happen because the device usually runs out of
  365. memory before we fill the ring up, but we can make it impossible */
  366. if (idx - device_idx > ARRAY_SIZE(ring_control->tx_data) - 2)
  367. printk(KERN_INFO "%s: tx overflow.\n", wiphy_name(dev->wiphy));
  368. }
  369. static int p54p_open(struct ieee80211_hw *dev)
  370. {
  371. struct p54p_priv *priv = dev->priv;
  372. int err;
  373. init_completion(&priv->boot_comp);
  374. err = request_irq(priv->pdev->irq, &p54p_interrupt,
  375. IRQF_SHARED, "p54pci", dev);
  376. if (err) {
  377. printk(KERN_ERR "%s: failed to register IRQ handler\n",
  378. wiphy_name(dev->wiphy));
  379. return err;
  380. }
  381. memset(priv->ring_control, 0, sizeof(*priv->ring_control));
  382. priv->rx_idx_data = priv->tx_idx_data = 0;
  383. priv->rx_idx_mgmt = priv->tx_idx_mgmt = 0;
  384. p54p_refill_rx_ring(dev, 0, priv->ring_control->rx_data,
  385. ARRAY_SIZE(priv->ring_control->rx_data), priv->rx_buf_data);
  386. p54p_refill_rx_ring(dev, 2, priv->ring_control->rx_mgmt,
  387. ARRAY_SIZE(priv->ring_control->rx_mgmt), priv->rx_buf_mgmt);
  388. p54p_upload_firmware(dev);
  389. P54P_WRITE(ring_control_base, cpu_to_le32(priv->ring_control_dma));
  390. P54P_READ(ring_control_base);
  391. wmb();
  392. udelay(10);
  393. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_INIT));
  394. P54P_READ(int_enable);
  395. wmb();
  396. udelay(10);
  397. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  398. P54P_READ(dev_int);
  399. if (!wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ)) {
  400. printk(KERN_ERR "%s: Cannot boot firmware!\n",
  401. wiphy_name(dev->wiphy));
  402. free_irq(priv->pdev->irq, dev);
  403. return -ETIMEDOUT;
  404. }
  405. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_UPDATE));
  406. P54P_READ(int_enable);
  407. wmb();
  408. udelay(10);
  409. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  410. P54P_READ(dev_int);
  411. wmb();
  412. udelay(10);
  413. return 0;
  414. }
  415. static void p54p_stop(struct ieee80211_hw *dev)
  416. {
  417. struct p54p_priv *priv = dev->priv;
  418. struct p54p_ring_control *ring_control = priv->ring_control;
  419. unsigned int i;
  420. struct p54p_desc *desc;
  421. tasklet_kill(&priv->rx_tasklet);
  422. P54P_WRITE(int_enable, cpu_to_le32(0));
  423. P54P_READ(int_enable);
  424. udelay(10);
  425. free_irq(priv->pdev->irq, dev);
  426. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  427. for (i = 0; i < ARRAY_SIZE(priv->rx_buf_data); i++) {
  428. desc = &ring_control->rx_data[i];
  429. if (desc->host_addr)
  430. pci_unmap_single(priv->pdev,
  431. le32_to_cpu(desc->host_addr),
  432. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  433. kfree_skb(priv->rx_buf_data[i]);
  434. priv->rx_buf_data[i] = NULL;
  435. }
  436. for (i = 0; i < ARRAY_SIZE(priv->rx_buf_mgmt); i++) {
  437. desc = &ring_control->rx_mgmt[i];
  438. if (desc->host_addr)
  439. pci_unmap_single(priv->pdev,
  440. le32_to_cpu(desc->host_addr),
  441. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  442. kfree_skb(priv->rx_buf_mgmt[i]);
  443. priv->rx_buf_mgmt[i] = NULL;
  444. }
  445. for (i = 0; i < ARRAY_SIZE(priv->tx_buf_data); i++) {
  446. desc = &ring_control->tx_data[i];
  447. if (desc->host_addr)
  448. pci_unmap_single(priv->pdev,
  449. le32_to_cpu(desc->host_addr),
  450. le16_to_cpu(desc->len),
  451. PCI_DMA_TODEVICE);
  452. kfree(priv->tx_buf_data[i]);
  453. priv->tx_buf_data[i] = NULL;
  454. }
  455. for (i = 0; i < ARRAY_SIZE(priv->tx_buf_mgmt); i++) {
  456. desc = &ring_control->tx_mgmt[i];
  457. if (desc->host_addr)
  458. pci_unmap_single(priv->pdev,
  459. le32_to_cpu(desc->host_addr),
  460. le16_to_cpu(desc->len),
  461. PCI_DMA_TODEVICE);
  462. kfree(priv->tx_buf_mgmt[i]);
  463. priv->tx_buf_mgmt[i] = NULL;
  464. }
  465. memset(ring_control, 0, sizeof(*ring_control));
  466. }
  467. static int __devinit p54p_probe(struct pci_dev *pdev,
  468. const struct pci_device_id *id)
  469. {
  470. struct p54p_priv *priv;
  471. struct ieee80211_hw *dev;
  472. unsigned long mem_addr, mem_len;
  473. int err;
  474. DECLARE_MAC_BUF(mac);
  475. err = pci_enable_device(pdev);
  476. if (err) {
  477. printk(KERN_ERR "%s (p54pci): Cannot enable new PCI device\n",
  478. pci_name(pdev));
  479. return err;
  480. }
  481. mem_addr = pci_resource_start(pdev, 0);
  482. mem_len = pci_resource_len(pdev, 0);
  483. if (mem_len < sizeof(struct p54p_csr)) {
  484. printk(KERN_ERR "%s (p54pci): Too short PCI resources\n",
  485. pci_name(pdev));
  486. pci_disable_device(pdev);
  487. return err;
  488. }
  489. err = pci_request_regions(pdev, "p54pci");
  490. if (err) {
  491. printk(KERN_ERR "%s (p54pci): Cannot obtain PCI resources\n",
  492. pci_name(pdev));
  493. return err;
  494. }
  495. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) ||
  496. pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  497. printk(KERN_ERR "%s (p54pci): No suitable DMA available\n",
  498. pci_name(pdev));
  499. goto err_free_reg;
  500. }
  501. pci_set_master(pdev);
  502. pci_try_set_mwi(pdev);
  503. pci_write_config_byte(pdev, 0x40, 0);
  504. pci_write_config_byte(pdev, 0x41, 0);
  505. dev = p54_init_common(sizeof(*priv));
  506. if (!dev) {
  507. printk(KERN_ERR "%s (p54pci): ieee80211 alloc failed\n",
  508. pci_name(pdev));
  509. err = -ENOMEM;
  510. goto err_free_reg;
  511. }
  512. priv = dev->priv;
  513. priv->pdev = pdev;
  514. SET_IEEE80211_DEV(dev, &pdev->dev);
  515. pci_set_drvdata(pdev, dev);
  516. priv->map = ioremap(mem_addr, mem_len);
  517. if (!priv->map) {
  518. printk(KERN_ERR "%s (p54pci): Cannot map device memory\n",
  519. pci_name(pdev));
  520. err = -EINVAL; // TODO: use a better error code?
  521. goto err_free_dev;
  522. }
  523. priv->ring_control = pci_alloc_consistent(pdev, sizeof(*priv->ring_control),
  524. &priv->ring_control_dma);
  525. if (!priv->ring_control) {
  526. printk(KERN_ERR "%s (p54pci): Cannot allocate rings\n",
  527. pci_name(pdev));
  528. err = -ENOMEM;
  529. goto err_iounmap;
  530. }
  531. memset(priv->ring_control, 0, sizeof(*priv->ring_control));
  532. err = p54p_upload_firmware(dev);
  533. if (err)
  534. goto err_free_desc;
  535. err = p54p_read_eeprom(dev);
  536. if (err)
  537. goto err_free_desc;
  538. priv->common.open = p54p_open;
  539. priv->common.stop = p54p_stop;
  540. priv->common.tx = p54p_tx;
  541. spin_lock_init(&priv->lock);
  542. tasklet_init(&priv->rx_tasklet, p54p_rx_tasklet, (unsigned long)dev);
  543. err = ieee80211_register_hw(dev);
  544. if (err) {
  545. printk(KERN_ERR "%s (p54pci): Cannot register netdevice\n",
  546. pci_name(pdev));
  547. goto err_free_common;
  548. }
  549. printk(KERN_INFO "%s: hwaddr %s, isl38%02x\n",
  550. wiphy_name(dev->wiphy),
  551. print_mac(mac, dev->wiphy->perm_addr),
  552. priv->common.version);
  553. return 0;
  554. err_free_common:
  555. p54_free_common(dev);
  556. err_free_desc:
  557. pci_free_consistent(pdev, sizeof(*priv->ring_control),
  558. priv->ring_control, priv->ring_control_dma);
  559. err_iounmap:
  560. iounmap(priv->map);
  561. err_free_dev:
  562. pci_set_drvdata(pdev, NULL);
  563. ieee80211_free_hw(dev);
  564. err_free_reg:
  565. pci_release_regions(pdev);
  566. pci_disable_device(pdev);
  567. return err;
  568. }
  569. static void __devexit p54p_remove(struct pci_dev *pdev)
  570. {
  571. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  572. struct p54p_priv *priv;
  573. if (!dev)
  574. return;
  575. ieee80211_unregister_hw(dev);
  576. priv = dev->priv;
  577. pci_free_consistent(pdev, sizeof(*priv->ring_control),
  578. priv->ring_control, priv->ring_control_dma);
  579. p54_free_common(dev);
  580. iounmap(priv->map);
  581. pci_release_regions(pdev);
  582. pci_disable_device(pdev);
  583. ieee80211_free_hw(dev);
  584. }
  585. #ifdef CONFIG_PM
  586. static int p54p_suspend(struct pci_dev *pdev, pm_message_t state)
  587. {
  588. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  589. struct p54p_priv *priv = dev->priv;
  590. if (priv->common.mode != IEEE80211_IF_TYPE_INVALID) {
  591. ieee80211_stop_queues(dev);
  592. p54p_stop(dev);
  593. }
  594. pci_save_state(pdev);
  595. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  596. return 0;
  597. }
  598. static int p54p_resume(struct pci_dev *pdev)
  599. {
  600. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  601. struct p54p_priv *priv = dev->priv;
  602. pci_set_power_state(pdev, PCI_D0);
  603. pci_restore_state(pdev);
  604. if (priv->common.mode != IEEE80211_IF_TYPE_INVALID) {
  605. p54p_open(dev);
  606. ieee80211_wake_queues(dev);
  607. }
  608. return 0;
  609. }
  610. #endif /* CONFIG_PM */
  611. static struct pci_driver p54p_driver = {
  612. .name = "p54pci",
  613. .id_table = p54p_table,
  614. .probe = p54p_probe,
  615. .remove = __devexit_p(p54p_remove),
  616. #ifdef CONFIG_PM
  617. .suspend = p54p_suspend,
  618. .resume = p54p_resume,
  619. #endif /* CONFIG_PM */
  620. };
  621. static int __init p54p_init(void)
  622. {
  623. return pci_register_driver(&p54p_driver);
  624. }
  625. static void __exit p54p_exit(void)
  626. {
  627. pci_unregister_driver(&p54p_driver);
  628. }
  629. module_init(p54p_init);
  630. module_exit(p54p_exit);