perf_event_v7.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069
  1. /*
  2. * ARMv7 Cortex-A8 and Cortex-A9 Performance Events handling code.
  3. *
  4. * ARMv7 support: Jean Pihet <jpihet@mvista.com>
  5. * 2010 (c) MontaVista Software, LLC.
  6. *
  7. * Copied from ARMv6 code, with the low level code inspired
  8. * by the ARMv7 Oprofile code.
  9. *
  10. * Cortex-A8 has up to 4 configurable performance counters and
  11. * a single cycle counter.
  12. * Cortex-A9 has up to 31 configurable performance counters and
  13. * a single cycle counter.
  14. *
  15. * All counters can be enabled/disabled and IRQ masked separately. The cycle
  16. * counter and all 4 performance counters together can be reset separately.
  17. */
  18. #ifdef CONFIG_CPU_V7
  19. /*
  20. * Common ARMv7 event types
  21. *
  22. * Note: An implementation may not be able to count all of these events
  23. * but the encodings are considered to be `reserved' in the case that
  24. * they are not available.
  25. */
  26. enum armv7_perf_types {
  27. ARMV7_PERFCTR_PMNC_SW_INCR = 0x00,
  28. ARMV7_PERFCTR_IFETCH_MISS = 0x01,
  29. ARMV7_PERFCTR_ITLB_MISS = 0x02,
  30. ARMV7_PERFCTR_DCACHE_REFILL = 0x03, /* L1 */
  31. ARMV7_PERFCTR_DCACHE_ACCESS = 0x04, /* L1 */
  32. ARMV7_PERFCTR_DTLB_REFILL = 0x05,
  33. ARMV7_PERFCTR_DREAD = 0x06,
  34. ARMV7_PERFCTR_DWRITE = 0x07,
  35. ARMV7_PERFCTR_INSTR_EXECUTED = 0x08,
  36. ARMV7_PERFCTR_EXC_TAKEN = 0x09,
  37. ARMV7_PERFCTR_EXC_EXECUTED = 0x0A,
  38. ARMV7_PERFCTR_CID_WRITE = 0x0B,
  39. /* ARMV7_PERFCTR_PC_WRITE is equivalent to HW_BRANCH_INSTRUCTIONS.
  40. * It counts:
  41. * - all branch instructions,
  42. * - instructions that explicitly write the PC,
  43. * - exception generating instructions.
  44. */
  45. ARMV7_PERFCTR_PC_WRITE = 0x0C,
  46. ARMV7_PERFCTR_PC_IMM_BRANCH = 0x0D,
  47. ARMV7_PERFCTR_PC_PROC_RETURN = 0x0E,
  48. ARMV7_PERFCTR_UNALIGNED_ACCESS = 0x0F,
  49. /* These events are defined by the PMUv2 supplement (ARM DDI 0457A). */
  50. ARMV7_PERFCTR_PC_BRANCH_MIS_PRED = 0x10,
  51. ARMV7_PERFCTR_CLOCK_CYCLES = 0x11,
  52. ARMV7_PERFCTR_PC_BRANCH_PRED = 0x12,
  53. ARMV7_PERFCTR_MEM_ACCESS = 0x13,
  54. ARMV7_PERFCTR_L1_ICACHE_ACCESS = 0x14,
  55. ARMV7_PERFCTR_L1_DCACHE_WB = 0x15,
  56. ARMV7_PERFCTR_L2_DCACHE_ACCESS = 0x16,
  57. ARMV7_PERFCTR_L2_DCACHE_REFILL = 0x17,
  58. ARMV7_PERFCTR_L2_DCACHE_WB = 0x18,
  59. ARMV7_PERFCTR_BUS_ACCESS = 0x19,
  60. ARMV7_PERFCTR_MEMORY_ERROR = 0x1A,
  61. ARMV7_PERFCTR_INSTR_SPEC = 0x1B,
  62. ARMV7_PERFCTR_TTBR_WRITE = 0x1C,
  63. ARMV7_PERFCTR_BUS_CYCLES = 0x1D,
  64. ARMV7_PERFCTR_CPU_CYCLES = 0xFF
  65. };
  66. /* ARMv7 Cortex-A8 specific event types */
  67. enum armv7_a8_perf_types {
  68. ARMV7_PERFCTR_WRITE_BUFFER_FULL = 0x40,
  69. ARMV7_PERFCTR_L2_STORE_MERGED = 0x41,
  70. ARMV7_PERFCTR_L2_STORE_BUFF = 0x42,
  71. ARMV7_PERFCTR_L2_ACCESS = 0x43,
  72. ARMV7_PERFCTR_L2_CACH_MISS = 0x44,
  73. ARMV7_PERFCTR_AXI_READ_CYCLES = 0x45,
  74. ARMV7_PERFCTR_AXI_WRITE_CYCLES = 0x46,
  75. ARMV7_PERFCTR_MEMORY_REPLAY = 0x47,
  76. ARMV7_PERFCTR_UNALIGNED_ACCESS_REPLAY = 0x48,
  77. ARMV7_PERFCTR_L1_DATA_MISS = 0x49,
  78. ARMV7_PERFCTR_L1_INST_MISS = 0x4A,
  79. ARMV7_PERFCTR_L1_DATA_COLORING = 0x4B,
  80. ARMV7_PERFCTR_L1_NEON_DATA = 0x4C,
  81. ARMV7_PERFCTR_L1_NEON_CACH_DATA = 0x4D,
  82. ARMV7_PERFCTR_L2_NEON = 0x4E,
  83. ARMV7_PERFCTR_L2_NEON_HIT = 0x4F,
  84. ARMV7_PERFCTR_L1_INST = 0x50,
  85. ARMV7_PERFCTR_PC_RETURN_MIS_PRED = 0x51,
  86. ARMV7_PERFCTR_PC_BRANCH_FAILED = 0x52,
  87. ARMV7_PERFCTR_PC_BRANCH_TAKEN = 0x53,
  88. ARMV7_PERFCTR_PC_BRANCH_EXECUTED = 0x54,
  89. ARMV7_PERFCTR_OP_EXECUTED = 0x55,
  90. ARMV7_PERFCTR_CYCLES_INST_STALL = 0x56,
  91. ARMV7_PERFCTR_CYCLES_INST = 0x57,
  92. ARMV7_PERFCTR_CYCLES_NEON_DATA_STALL = 0x58,
  93. ARMV7_PERFCTR_CYCLES_NEON_INST_STALL = 0x59,
  94. ARMV7_PERFCTR_NEON_CYCLES = 0x5A,
  95. ARMV7_PERFCTR_PMU0_EVENTS = 0x70,
  96. ARMV7_PERFCTR_PMU1_EVENTS = 0x71,
  97. ARMV7_PERFCTR_PMU_EVENTS = 0x72,
  98. };
  99. /* ARMv7 Cortex-A9 specific event types */
  100. enum armv7_a9_perf_types {
  101. ARMV7_PERFCTR_JAVA_HW_BYTECODE_EXEC = 0x40,
  102. ARMV7_PERFCTR_JAVA_SW_BYTECODE_EXEC = 0x41,
  103. ARMV7_PERFCTR_JAZELLE_BRANCH_EXEC = 0x42,
  104. ARMV7_PERFCTR_COHERENT_LINE_MISS = 0x50,
  105. ARMV7_PERFCTR_COHERENT_LINE_HIT = 0x51,
  106. ARMV7_PERFCTR_ICACHE_DEP_STALL_CYCLES = 0x60,
  107. ARMV7_PERFCTR_DCACHE_DEP_STALL_CYCLES = 0x61,
  108. ARMV7_PERFCTR_TLB_MISS_DEP_STALL_CYCLES = 0x62,
  109. ARMV7_PERFCTR_STREX_EXECUTED_PASSED = 0x63,
  110. ARMV7_PERFCTR_STREX_EXECUTED_FAILED = 0x64,
  111. ARMV7_PERFCTR_DATA_EVICTION = 0x65,
  112. ARMV7_PERFCTR_ISSUE_STAGE_NO_INST = 0x66,
  113. ARMV7_PERFCTR_ISSUE_STAGE_EMPTY = 0x67,
  114. ARMV7_PERFCTR_INST_OUT_OF_RENAME_STAGE = 0x68,
  115. ARMV7_PERFCTR_PREDICTABLE_FUNCT_RETURNS = 0x6E,
  116. ARMV7_PERFCTR_MAIN_UNIT_EXECUTED_INST = 0x70,
  117. ARMV7_PERFCTR_SECOND_UNIT_EXECUTED_INST = 0x71,
  118. ARMV7_PERFCTR_LD_ST_UNIT_EXECUTED_INST = 0x72,
  119. ARMV7_PERFCTR_FP_EXECUTED_INST = 0x73,
  120. ARMV7_PERFCTR_NEON_EXECUTED_INST = 0x74,
  121. ARMV7_PERFCTR_PLD_FULL_DEP_STALL_CYCLES = 0x80,
  122. ARMV7_PERFCTR_DATA_WR_DEP_STALL_CYCLES = 0x81,
  123. ARMV7_PERFCTR_ITLB_MISS_DEP_STALL_CYCLES = 0x82,
  124. ARMV7_PERFCTR_DTLB_MISS_DEP_STALL_CYCLES = 0x83,
  125. ARMV7_PERFCTR_MICRO_ITLB_MISS_DEP_STALL_CYCLES = 0x84,
  126. ARMV7_PERFCTR_MICRO_DTLB_MISS_DEP_STALL_CYCLES = 0x85,
  127. ARMV7_PERFCTR_DMB_DEP_STALL_CYCLES = 0x86,
  128. ARMV7_PERFCTR_INTGR_CLK_ENABLED_CYCLES = 0x8A,
  129. ARMV7_PERFCTR_DATA_ENGINE_CLK_EN_CYCLES = 0x8B,
  130. ARMV7_PERFCTR_ISB_INST = 0x90,
  131. ARMV7_PERFCTR_DSB_INST = 0x91,
  132. ARMV7_PERFCTR_DMB_INST = 0x92,
  133. ARMV7_PERFCTR_EXT_INTERRUPTS = 0x93,
  134. ARMV7_PERFCTR_PLE_CACHE_LINE_RQST_COMPLETED = 0xA0,
  135. ARMV7_PERFCTR_PLE_CACHE_LINE_RQST_SKIPPED = 0xA1,
  136. ARMV7_PERFCTR_PLE_FIFO_FLUSH = 0xA2,
  137. ARMV7_PERFCTR_PLE_RQST_COMPLETED = 0xA3,
  138. ARMV7_PERFCTR_PLE_FIFO_OVERFLOW = 0xA4,
  139. ARMV7_PERFCTR_PLE_RQST_PROG = 0xA5
  140. };
  141. /* ARMv7 Cortex-A5 specific event types */
  142. enum armv7_a5_perf_types {
  143. ARMV7_PERFCTR_IRQ_TAKEN = 0x86,
  144. ARMV7_PERFCTR_FIQ_TAKEN = 0x87,
  145. ARMV7_PERFCTR_EXT_MEM_RQST = 0xc0,
  146. ARMV7_PERFCTR_NC_EXT_MEM_RQST = 0xc1,
  147. ARMV7_PERFCTR_PREFETCH_LINEFILL = 0xc2,
  148. ARMV7_PERFCTR_PREFETCH_LINEFILL_DROP = 0xc3,
  149. ARMV7_PERFCTR_ENTER_READ_ALLOC = 0xc4,
  150. ARMV7_PERFCTR_READ_ALLOC = 0xc5,
  151. ARMV7_PERFCTR_STALL_SB_FULL = 0xc9,
  152. };
  153. /*
  154. * Cortex-A8 HW events mapping
  155. *
  156. * The hardware events that we support. We do support cache operations but
  157. * we have harvard caches and no way to combine instruction and data
  158. * accesses/misses in hardware.
  159. */
  160. static const unsigned armv7_a8_perf_map[PERF_COUNT_HW_MAX] = {
  161. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  162. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_PERFCTR_INSTR_EXECUTED,
  163. [PERF_COUNT_HW_CACHE_REFERENCES] = HW_OP_UNSUPPORTED,
  164. [PERF_COUNT_HW_CACHE_MISSES] = HW_OP_UNSUPPORTED,
  165. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  166. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  167. [PERF_COUNT_HW_BUS_CYCLES] = ARMV7_PERFCTR_CLOCK_CYCLES,
  168. };
  169. static const unsigned armv7_a8_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  170. [PERF_COUNT_HW_CACHE_OP_MAX]
  171. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  172. [C(L1D)] = {
  173. /*
  174. * The performance counters don't differentiate between read
  175. * and write accesses/misses so this isn't strictly correct,
  176. * but it's the best we can do. Writes and reads get
  177. * combined.
  178. */
  179. [C(OP_READ)] = {
  180. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_DCACHE_ACCESS,
  181. [C(RESULT_MISS)] = ARMV7_PERFCTR_DCACHE_REFILL,
  182. },
  183. [C(OP_WRITE)] = {
  184. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_DCACHE_ACCESS,
  185. [C(RESULT_MISS)] = ARMV7_PERFCTR_DCACHE_REFILL,
  186. },
  187. [C(OP_PREFETCH)] = {
  188. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  189. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  190. },
  191. },
  192. [C(L1I)] = {
  193. [C(OP_READ)] = {
  194. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_INST,
  195. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_INST_MISS,
  196. },
  197. [C(OP_WRITE)] = {
  198. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_INST,
  199. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_INST_MISS,
  200. },
  201. [C(OP_PREFETCH)] = {
  202. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  203. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  204. },
  205. },
  206. [C(LL)] = {
  207. [C(OP_READ)] = {
  208. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L2_ACCESS,
  209. [C(RESULT_MISS)] = ARMV7_PERFCTR_L2_CACH_MISS,
  210. },
  211. [C(OP_WRITE)] = {
  212. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L2_ACCESS,
  213. [C(RESULT_MISS)] = ARMV7_PERFCTR_L2_CACH_MISS,
  214. },
  215. [C(OP_PREFETCH)] = {
  216. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  217. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  218. },
  219. },
  220. [C(DTLB)] = {
  221. [C(OP_READ)] = {
  222. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  223. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  224. },
  225. [C(OP_WRITE)] = {
  226. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  227. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  228. },
  229. [C(OP_PREFETCH)] = {
  230. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  231. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  232. },
  233. },
  234. [C(ITLB)] = {
  235. [C(OP_READ)] = {
  236. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  237. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  238. },
  239. [C(OP_WRITE)] = {
  240. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  241. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  242. },
  243. [C(OP_PREFETCH)] = {
  244. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  245. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  246. },
  247. },
  248. [C(BPU)] = {
  249. [C(OP_READ)] = {
  250. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_WRITE,
  251. [C(RESULT_MISS)]
  252. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  253. },
  254. [C(OP_WRITE)] = {
  255. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_WRITE,
  256. [C(RESULT_MISS)]
  257. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  258. },
  259. [C(OP_PREFETCH)] = {
  260. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  261. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  262. },
  263. },
  264. };
  265. /*
  266. * Cortex-A9 HW events mapping
  267. */
  268. static const unsigned armv7_a9_perf_map[PERF_COUNT_HW_MAX] = {
  269. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  270. [PERF_COUNT_HW_INSTRUCTIONS] =
  271. ARMV7_PERFCTR_INST_OUT_OF_RENAME_STAGE,
  272. [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV7_PERFCTR_COHERENT_LINE_HIT,
  273. [PERF_COUNT_HW_CACHE_MISSES] = ARMV7_PERFCTR_COHERENT_LINE_MISS,
  274. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  275. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  276. [PERF_COUNT_HW_BUS_CYCLES] = ARMV7_PERFCTR_CLOCK_CYCLES,
  277. };
  278. static const unsigned armv7_a9_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  279. [PERF_COUNT_HW_CACHE_OP_MAX]
  280. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  281. [C(L1D)] = {
  282. /*
  283. * The performance counters don't differentiate between read
  284. * and write accesses/misses so this isn't strictly correct,
  285. * but it's the best we can do. Writes and reads get
  286. * combined.
  287. */
  288. [C(OP_READ)] = {
  289. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_DCACHE_ACCESS,
  290. [C(RESULT_MISS)] = ARMV7_PERFCTR_DCACHE_REFILL,
  291. },
  292. [C(OP_WRITE)] = {
  293. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_DCACHE_ACCESS,
  294. [C(RESULT_MISS)] = ARMV7_PERFCTR_DCACHE_REFILL,
  295. },
  296. [C(OP_PREFETCH)] = {
  297. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  298. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  299. },
  300. },
  301. [C(L1I)] = {
  302. [C(OP_READ)] = {
  303. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  304. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  305. },
  306. [C(OP_WRITE)] = {
  307. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  308. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  309. },
  310. [C(OP_PREFETCH)] = {
  311. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  312. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  313. },
  314. },
  315. [C(LL)] = {
  316. [C(OP_READ)] = {
  317. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  318. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  319. },
  320. [C(OP_WRITE)] = {
  321. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  322. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  323. },
  324. [C(OP_PREFETCH)] = {
  325. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  326. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  327. },
  328. },
  329. [C(DTLB)] = {
  330. [C(OP_READ)] = {
  331. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  332. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  333. },
  334. [C(OP_WRITE)] = {
  335. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  336. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  337. },
  338. [C(OP_PREFETCH)] = {
  339. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  340. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  341. },
  342. },
  343. [C(ITLB)] = {
  344. [C(OP_READ)] = {
  345. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  346. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  347. },
  348. [C(OP_WRITE)] = {
  349. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  350. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  351. },
  352. [C(OP_PREFETCH)] = {
  353. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  354. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  355. },
  356. },
  357. [C(BPU)] = {
  358. [C(OP_READ)] = {
  359. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_WRITE,
  360. [C(RESULT_MISS)]
  361. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  362. },
  363. [C(OP_WRITE)] = {
  364. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_WRITE,
  365. [C(RESULT_MISS)]
  366. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  367. },
  368. [C(OP_PREFETCH)] = {
  369. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  370. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  371. },
  372. },
  373. };
  374. /*
  375. * Cortex-A5 HW events mapping
  376. */
  377. static const unsigned armv7_a5_perf_map[PERF_COUNT_HW_MAX] = {
  378. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  379. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_PERFCTR_INSTR_EXECUTED,
  380. [PERF_COUNT_HW_CACHE_REFERENCES] = HW_OP_UNSUPPORTED,
  381. [PERF_COUNT_HW_CACHE_MISSES] = HW_OP_UNSUPPORTED,
  382. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  383. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  384. [PERF_COUNT_HW_BUS_CYCLES] = HW_OP_UNSUPPORTED,
  385. };
  386. static const unsigned armv7_a5_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  387. [PERF_COUNT_HW_CACHE_OP_MAX]
  388. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  389. [C(L1D)] = {
  390. [C(OP_READ)] = {
  391. [C(RESULT_ACCESS)]
  392. = ARMV7_PERFCTR_DCACHE_ACCESS,
  393. [C(RESULT_MISS)]
  394. = ARMV7_PERFCTR_DCACHE_REFILL,
  395. },
  396. [C(OP_WRITE)] = {
  397. [C(RESULT_ACCESS)]
  398. = ARMV7_PERFCTR_DCACHE_ACCESS,
  399. [C(RESULT_MISS)]
  400. = ARMV7_PERFCTR_DCACHE_REFILL,
  401. },
  402. [C(OP_PREFETCH)] = {
  403. [C(RESULT_ACCESS)]
  404. = ARMV7_PERFCTR_PREFETCH_LINEFILL,
  405. [C(RESULT_MISS)]
  406. = ARMV7_PERFCTR_PREFETCH_LINEFILL_DROP,
  407. },
  408. },
  409. [C(L1I)] = {
  410. [C(OP_READ)] = {
  411. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  412. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  413. },
  414. [C(OP_WRITE)] = {
  415. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  416. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  417. },
  418. /*
  419. * The prefetch counters don't differentiate between the I
  420. * side and the D side.
  421. */
  422. [C(OP_PREFETCH)] = {
  423. [C(RESULT_ACCESS)]
  424. = ARMV7_PERFCTR_PREFETCH_LINEFILL,
  425. [C(RESULT_MISS)]
  426. = ARMV7_PERFCTR_PREFETCH_LINEFILL_DROP,
  427. },
  428. },
  429. [C(LL)] = {
  430. [C(OP_READ)] = {
  431. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  432. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  433. },
  434. [C(OP_WRITE)] = {
  435. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  436. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  437. },
  438. [C(OP_PREFETCH)] = {
  439. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  440. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  441. },
  442. },
  443. [C(DTLB)] = {
  444. [C(OP_READ)] = {
  445. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  446. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  447. },
  448. [C(OP_WRITE)] = {
  449. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  450. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  451. },
  452. [C(OP_PREFETCH)] = {
  453. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  454. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  455. },
  456. },
  457. [C(ITLB)] = {
  458. [C(OP_READ)] = {
  459. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  460. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  461. },
  462. [C(OP_WRITE)] = {
  463. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  464. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  465. },
  466. [C(OP_PREFETCH)] = {
  467. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  468. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  469. },
  470. },
  471. [C(BPU)] = {
  472. [C(OP_READ)] = {
  473. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  474. [C(RESULT_MISS)]
  475. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  476. },
  477. [C(OP_WRITE)] = {
  478. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  479. [C(RESULT_MISS)]
  480. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  481. },
  482. [C(OP_PREFETCH)] = {
  483. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  484. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  485. },
  486. },
  487. };
  488. /*
  489. * Perf Events counters
  490. */
  491. enum armv7_counters {
  492. ARMV7_CYCLE_COUNTER = 1, /* Cycle counter */
  493. ARMV7_COUNTER0 = 2, /* First event counter */
  494. };
  495. /*
  496. * The cycle counter is ARMV7_CYCLE_COUNTER.
  497. * The first event counter is ARMV7_COUNTER0.
  498. * The last event counter is (ARMV7_COUNTER0 + armpmu->num_events - 1).
  499. */
  500. #define ARMV7_COUNTER_LAST (ARMV7_COUNTER0 + armpmu->num_events - 1)
  501. /*
  502. * ARMv7 low level PMNC access
  503. */
  504. /*
  505. * Per-CPU PMNC: config reg
  506. */
  507. #define ARMV7_PMNC_E (1 << 0) /* Enable all counters */
  508. #define ARMV7_PMNC_P (1 << 1) /* Reset all counters */
  509. #define ARMV7_PMNC_C (1 << 2) /* Cycle counter reset */
  510. #define ARMV7_PMNC_D (1 << 3) /* CCNT counts every 64th cpu cycle */
  511. #define ARMV7_PMNC_X (1 << 4) /* Export to ETM */
  512. #define ARMV7_PMNC_DP (1 << 5) /* Disable CCNT if non-invasive debug*/
  513. #define ARMV7_PMNC_N_SHIFT 11 /* Number of counters supported */
  514. #define ARMV7_PMNC_N_MASK 0x1f
  515. #define ARMV7_PMNC_MASK 0x3f /* Mask for writable bits */
  516. /*
  517. * Available counters
  518. */
  519. #define ARMV7_CNT0 0 /* First event counter */
  520. #define ARMV7_CCNT 31 /* Cycle counter */
  521. /* Perf Event to low level counters mapping */
  522. #define ARMV7_EVENT_CNT_TO_CNTx (ARMV7_COUNTER0 - ARMV7_CNT0)
  523. /*
  524. * CNTENS: counters enable reg
  525. */
  526. #define ARMV7_CNTENS_P(idx) (1 << (idx - ARMV7_EVENT_CNT_TO_CNTx))
  527. #define ARMV7_CNTENS_C (1 << ARMV7_CCNT)
  528. /*
  529. * CNTENC: counters disable reg
  530. */
  531. #define ARMV7_CNTENC_P(idx) (1 << (idx - ARMV7_EVENT_CNT_TO_CNTx))
  532. #define ARMV7_CNTENC_C (1 << ARMV7_CCNT)
  533. /*
  534. * INTENS: counters overflow interrupt enable reg
  535. */
  536. #define ARMV7_INTENS_P(idx) (1 << (idx - ARMV7_EVENT_CNT_TO_CNTx))
  537. #define ARMV7_INTENS_C (1 << ARMV7_CCNT)
  538. /*
  539. * INTENC: counters overflow interrupt disable reg
  540. */
  541. #define ARMV7_INTENC_P(idx) (1 << (idx - ARMV7_EVENT_CNT_TO_CNTx))
  542. #define ARMV7_INTENC_C (1 << ARMV7_CCNT)
  543. /*
  544. * EVTSEL: Event selection reg
  545. */
  546. #define ARMV7_EVTSEL_MASK 0xff /* Mask for writable bits */
  547. /*
  548. * SELECT: Counter selection reg
  549. */
  550. #define ARMV7_SELECT_MASK 0x1f /* Mask for writable bits */
  551. /*
  552. * FLAG: counters overflow flag status reg
  553. */
  554. #define ARMV7_FLAG_P(idx) (1 << (idx - ARMV7_EVENT_CNT_TO_CNTx))
  555. #define ARMV7_FLAG_C (1 << ARMV7_CCNT)
  556. #define ARMV7_FLAG_MASK 0xffffffff /* Mask for writable bits */
  557. #define ARMV7_OVERFLOWED_MASK ARMV7_FLAG_MASK
  558. static inline unsigned long armv7_pmnc_read(void)
  559. {
  560. u32 val;
  561. asm volatile("mrc p15, 0, %0, c9, c12, 0" : "=r"(val));
  562. return val;
  563. }
  564. static inline void armv7_pmnc_write(unsigned long val)
  565. {
  566. val &= ARMV7_PMNC_MASK;
  567. isb();
  568. asm volatile("mcr p15, 0, %0, c9, c12, 0" : : "r"(val));
  569. }
  570. static inline int armv7_pmnc_has_overflowed(unsigned long pmnc)
  571. {
  572. return pmnc & ARMV7_OVERFLOWED_MASK;
  573. }
  574. static inline int armv7_pmnc_counter_has_overflowed(unsigned long pmnc,
  575. enum armv7_counters counter)
  576. {
  577. int ret = 0;
  578. if (counter == ARMV7_CYCLE_COUNTER)
  579. ret = pmnc & ARMV7_FLAG_C;
  580. else if ((counter >= ARMV7_COUNTER0) && (counter <= ARMV7_COUNTER_LAST))
  581. ret = pmnc & ARMV7_FLAG_P(counter);
  582. else
  583. pr_err("CPU%u checking wrong counter %d overflow status\n",
  584. smp_processor_id(), counter);
  585. return ret;
  586. }
  587. static inline int armv7_pmnc_select_counter(unsigned int idx)
  588. {
  589. u32 val;
  590. if ((idx < ARMV7_COUNTER0) || (idx > ARMV7_COUNTER_LAST)) {
  591. pr_err("CPU%u selecting wrong PMNC counter"
  592. " %d\n", smp_processor_id(), idx);
  593. return -1;
  594. }
  595. val = (idx - ARMV7_EVENT_CNT_TO_CNTx) & ARMV7_SELECT_MASK;
  596. asm volatile("mcr p15, 0, %0, c9, c12, 5" : : "r" (val));
  597. isb();
  598. return idx;
  599. }
  600. static inline u32 armv7pmu_read_counter(int idx)
  601. {
  602. unsigned long value = 0;
  603. if (idx == ARMV7_CYCLE_COUNTER)
  604. asm volatile("mrc p15, 0, %0, c9, c13, 0" : "=r" (value));
  605. else if ((idx >= ARMV7_COUNTER0) && (idx <= ARMV7_COUNTER_LAST)) {
  606. if (armv7_pmnc_select_counter(idx) == idx)
  607. asm volatile("mrc p15, 0, %0, c9, c13, 2"
  608. : "=r" (value));
  609. } else
  610. pr_err("CPU%u reading wrong counter %d\n",
  611. smp_processor_id(), idx);
  612. return value;
  613. }
  614. static inline void armv7pmu_write_counter(int idx, u32 value)
  615. {
  616. if (idx == ARMV7_CYCLE_COUNTER)
  617. asm volatile("mcr p15, 0, %0, c9, c13, 0" : : "r" (value));
  618. else if ((idx >= ARMV7_COUNTER0) && (idx <= ARMV7_COUNTER_LAST)) {
  619. if (armv7_pmnc_select_counter(idx) == idx)
  620. asm volatile("mcr p15, 0, %0, c9, c13, 2"
  621. : : "r" (value));
  622. } else
  623. pr_err("CPU%u writing wrong counter %d\n",
  624. smp_processor_id(), idx);
  625. }
  626. static inline void armv7_pmnc_write_evtsel(unsigned int idx, u32 val)
  627. {
  628. if (armv7_pmnc_select_counter(idx) == idx) {
  629. val &= ARMV7_EVTSEL_MASK;
  630. asm volatile("mcr p15, 0, %0, c9, c13, 1" : : "r" (val));
  631. }
  632. }
  633. static inline u32 armv7_pmnc_enable_counter(unsigned int idx)
  634. {
  635. u32 val;
  636. if ((idx != ARMV7_CYCLE_COUNTER) &&
  637. ((idx < ARMV7_COUNTER0) || (idx > ARMV7_COUNTER_LAST))) {
  638. pr_err("CPU%u enabling wrong PMNC counter"
  639. " %d\n", smp_processor_id(), idx);
  640. return -1;
  641. }
  642. if (idx == ARMV7_CYCLE_COUNTER)
  643. val = ARMV7_CNTENS_C;
  644. else
  645. val = ARMV7_CNTENS_P(idx);
  646. asm volatile("mcr p15, 0, %0, c9, c12, 1" : : "r" (val));
  647. return idx;
  648. }
  649. static inline u32 armv7_pmnc_disable_counter(unsigned int idx)
  650. {
  651. u32 val;
  652. if ((idx != ARMV7_CYCLE_COUNTER) &&
  653. ((idx < ARMV7_COUNTER0) || (idx > ARMV7_COUNTER_LAST))) {
  654. pr_err("CPU%u disabling wrong PMNC counter"
  655. " %d\n", smp_processor_id(), idx);
  656. return -1;
  657. }
  658. if (idx == ARMV7_CYCLE_COUNTER)
  659. val = ARMV7_CNTENC_C;
  660. else
  661. val = ARMV7_CNTENC_P(idx);
  662. asm volatile("mcr p15, 0, %0, c9, c12, 2" : : "r" (val));
  663. return idx;
  664. }
  665. static inline u32 armv7_pmnc_enable_intens(unsigned int idx)
  666. {
  667. u32 val;
  668. if ((idx != ARMV7_CYCLE_COUNTER) &&
  669. ((idx < ARMV7_COUNTER0) || (idx > ARMV7_COUNTER_LAST))) {
  670. pr_err("CPU%u enabling wrong PMNC counter"
  671. " interrupt enable %d\n", smp_processor_id(), idx);
  672. return -1;
  673. }
  674. if (idx == ARMV7_CYCLE_COUNTER)
  675. val = ARMV7_INTENS_C;
  676. else
  677. val = ARMV7_INTENS_P(idx);
  678. asm volatile("mcr p15, 0, %0, c9, c14, 1" : : "r" (val));
  679. return idx;
  680. }
  681. static inline u32 armv7_pmnc_disable_intens(unsigned int idx)
  682. {
  683. u32 val;
  684. if ((idx != ARMV7_CYCLE_COUNTER) &&
  685. ((idx < ARMV7_COUNTER0) || (idx > ARMV7_COUNTER_LAST))) {
  686. pr_err("CPU%u disabling wrong PMNC counter"
  687. " interrupt enable %d\n", smp_processor_id(), idx);
  688. return -1;
  689. }
  690. if (idx == ARMV7_CYCLE_COUNTER)
  691. val = ARMV7_INTENC_C;
  692. else
  693. val = ARMV7_INTENC_P(idx);
  694. asm volatile("mcr p15, 0, %0, c9, c14, 2" : : "r" (val));
  695. return idx;
  696. }
  697. static inline u32 armv7_pmnc_getreset_flags(void)
  698. {
  699. u32 val;
  700. /* Read */
  701. asm volatile("mrc p15, 0, %0, c9, c12, 3" : "=r" (val));
  702. /* Write to clear flags */
  703. val &= ARMV7_FLAG_MASK;
  704. asm volatile("mcr p15, 0, %0, c9, c12, 3" : : "r" (val));
  705. return val;
  706. }
  707. #ifdef DEBUG
  708. static void armv7_pmnc_dump_regs(void)
  709. {
  710. u32 val;
  711. unsigned int cnt;
  712. printk(KERN_INFO "PMNC registers dump:\n");
  713. asm volatile("mrc p15, 0, %0, c9, c12, 0" : "=r" (val));
  714. printk(KERN_INFO "PMNC =0x%08x\n", val);
  715. asm volatile("mrc p15, 0, %0, c9, c12, 1" : "=r" (val));
  716. printk(KERN_INFO "CNTENS=0x%08x\n", val);
  717. asm volatile("mrc p15, 0, %0, c9, c14, 1" : "=r" (val));
  718. printk(KERN_INFO "INTENS=0x%08x\n", val);
  719. asm volatile("mrc p15, 0, %0, c9, c12, 3" : "=r" (val));
  720. printk(KERN_INFO "FLAGS =0x%08x\n", val);
  721. asm volatile("mrc p15, 0, %0, c9, c12, 5" : "=r" (val));
  722. printk(KERN_INFO "SELECT=0x%08x\n", val);
  723. asm volatile("mrc p15, 0, %0, c9, c13, 0" : "=r" (val));
  724. printk(KERN_INFO "CCNT =0x%08x\n", val);
  725. for (cnt = ARMV7_COUNTER0; cnt < ARMV7_COUNTER_LAST; cnt++) {
  726. armv7_pmnc_select_counter(cnt);
  727. asm volatile("mrc p15, 0, %0, c9, c13, 2" : "=r" (val));
  728. printk(KERN_INFO "CNT[%d] count =0x%08x\n",
  729. cnt-ARMV7_EVENT_CNT_TO_CNTx, val);
  730. asm volatile("mrc p15, 0, %0, c9, c13, 1" : "=r" (val));
  731. printk(KERN_INFO "CNT[%d] evtsel=0x%08x\n",
  732. cnt-ARMV7_EVENT_CNT_TO_CNTx, val);
  733. }
  734. }
  735. #endif
  736. static void armv7pmu_enable_event(struct hw_perf_event *hwc, int idx)
  737. {
  738. unsigned long flags;
  739. /*
  740. * Enable counter and interrupt, and set the counter to count
  741. * the event that we're interested in.
  742. */
  743. raw_spin_lock_irqsave(&pmu_lock, flags);
  744. /*
  745. * Disable counter
  746. */
  747. armv7_pmnc_disable_counter(idx);
  748. /*
  749. * Set event (if destined for PMNx counters)
  750. * We don't need to set the event if it's a cycle count
  751. */
  752. if (idx != ARMV7_CYCLE_COUNTER)
  753. armv7_pmnc_write_evtsel(idx, hwc->config_base);
  754. /*
  755. * Enable interrupt for this counter
  756. */
  757. armv7_pmnc_enable_intens(idx);
  758. /*
  759. * Enable counter
  760. */
  761. armv7_pmnc_enable_counter(idx);
  762. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  763. }
  764. static void armv7pmu_disable_event(struct hw_perf_event *hwc, int idx)
  765. {
  766. unsigned long flags;
  767. /*
  768. * Disable counter and interrupt
  769. */
  770. raw_spin_lock_irqsave(&pmu_lock, flags);
  771. /*
  772. * Disable counter
  773. */
  774. armv7_pmnc_disable_counter(idx);
  775. /*
  776. * Disable interrupt for this counter
  777. */
  778. armv7_pmnc_disable_intens(idx);
  779. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  780. }
  781. static irqreturn_t armv7pmu_handle_irq(int irq_num, void *dev)
  782. {
  783. unsigned long pmnc;
  784. struct perf_sample_data data;
  785. struct cpu_hw_events *cpuc;
  786. struct pt_regs *regs;
  787. int idx;
  788. /*
  789. * Get and reset the IRQ flags
  790. */
  791. pmnc = armv7_pmnc_getreset_flags();
  792. /*
  793. * Did an overflow occur?
  794. */
  795. if (!armv7_pmnc_has_overflowed(pmnc))
  796. return IRQ_NONE;
  797. /*
  798. * Handle the counter(s) overflow(s)
  799. */
  800. regs = get_irq_regs();
  801. perf_sample_data_init(&data, 0);
  802. cpuc = &__get_cpu_var(cpu_hw_events);
  803. for (idx = 0; idx <= armpmu->num_events; ++idx) {
  804. struct perf_event *event = cpuc->events[idx];
  805. struct hw_perf_event *hwc;
  806. if (!test_bit(idx, cpuc->active_mask))
  807. continue;
  808. /*
  809. * We have a single interrupt for all counters. Check that
  810. * each counter has overflowed before we process it.
  811. */
  812. if (!armv7_pmnc_counter_has_overflowed(pmnc, idx))
  813. continue;
  814. hwc = &event->hw;
  815. armpmu_event_update(event, hwc, idx, 1);
  816. data.period = event->hw.last_period;
  817. if (!armpmu_event_set_period(event, hwc, idx))
  818. continue;
  819. if (perf_event_overflow(event, 0, &data, regs))
  820. armpmu->disable(hwc, idx);
  821. }
  822. /*
  823. * Handle the pending perf events.
  824. *
  825. * Note: this call *must* be run with interrupts disabled. For
  826. * platforms that can have the PMU interrupts raised as an NMI, this
  827. * will not work.
  828. */
  829. irq_work_run();
  830. return IRQ_HANDLED;
  831. }
  832. static void armv7pmu_start(void)
  833. {
  834. unsigned long flags;
  835. raw_spin_lock_irqsave(&pmu_lock, flags);
  836. /* Enable all counters */
  837. armv7_pmnc_write(armv7_pmnc_read() | ARMV7_PMNC_E);
  838. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  839. }
  840. static void armv7pmu_stop(void)
  841. {
  842. unsigned long flags;
  843. raw_spin_lock_irqsave(&pmu_lock, flags);
  844. /* Disable all counters */
  845. armv7_pmnc_write(armv7_pmnc_read() & ~ARMV7_PMNC_E);
  846. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  847. }
  848. static int armv7pmu_get_event_idx(struct cpu_hw_events *cpuc,
  849. struct hw_perf_event *event)
  850. {
  851. int idx;
  852. /* Always place a cycle counter into the cycle counter. */
  853. if (event->config_base == ARMV7_PERFCTR_CPU_CYCLES) {
  854. if (test_and_set_bit(ARMV7_CYCLE_COUNTER, cpuc->used_mask))
  855. return -EAGAIN;
  856. return ARMV7_CYCLE_COUNTER;
  857. } else {
  858. /*
  859. * For anything other than a cycle counter, try and use
  860. * the events counters
  861. */
  862. for (idx = ARMV7_COUNTER0; idx <= armpmu->num_events; ++idx) {
  863. if (!test_and_set_bit(idx, cpuc->used_mask))
  864. return idx;
  865. }
  866. /* The counters are all in use. */
  867. return -EAGAIN;
  868. }
  869. }
  870. static void armv7pmu_reset(void *info)
  871. {
  872. u32 idx, nb_cnt = armpmu->num_events;
  873. /* The counter and interrupt enable registers are unknown at reset. */
  874. for (idx = 1; idx < nb_cnt; ++idx)
  875. armv7pmu_disable_event(NULL, idx);
  876. /* Initialize & Reset PMNC: C and P bits */
  877. armv7_pmnc_write(ARMV7_PMNC_P | ARMV7_PMNC_C);
  878. }
  879. static struct arm_pmu armv7pmu = {
  880. .handle_irq = armv7pmu_handle_irq,
  881. .enable = armv7pmu_enable_event,
  882. .disable = armv7pmu_disable_event,
  883. .read_counter = armv7pmu_read_counter,
  884. .write_counter = armv7pmu_write_counter,
  885. .get_event_idx = armv7pmu_get_event_idx,
  886. .start = armv7pmu_start,
  887. .stop = armv7pmu_stop,
  888. .reset = armv7pmu_reset,
  889. .raw_event_mask = 0xFF,
  890. .max_period = (1LLU << 32) - 1,
  891. };
  892. static u32 __init armv7_read_num_pmnc_events(void)
  893. {
  894. u32 nb_cnt;
  895. /* Read the nb of CNTx counters supported from PMNC */
  896. nb_cnt = (armv7_pmnc_read() >> ARMV7_PMNC_N_SHIFT) & ARMV7_PMNC_N_MASK;
  897. /* Add the CPU cycles counter and return */
  898. return nb_cnt + 1;
  899. }
  900. static const struct arm_pmu *__init armv7_a8_pmu_init(void)
  901. {
  902. armv7pmu.id = ARM_PERF_PMU_ID_CA8;
  903. armv7pmu.name = "ARMv7 Cortex-A8";
  904. armv7pmu.cache_map = &armv7_a8_perf_cache_map;
  905. armv7pmu.event_map = &armv7_a8_perf_map;
  906. armv7pmu.num_events = armv7_read_num_pmnc_events();
  907. return &armv7pmu;
  908. }
  909. static const struct arm_pmu *__init armv7_a9_pmu_init(void)
  910. {
  911. armv7pmu.id = ARM_PERF_PMU_ID_CA9;
  912. armv7pmu.name = "ARMv7 Cortex-A9";
  913. armv7pmu.cache_map = &armv7_a9_perf_cache_map;
  914. armv7pmu.event_map = &armv7_a9_perf_map;
  915. armv7pmu.num_events = armv7_read_num_pmnc_events();
  916. return &armv7pmu;
  917. }
  918. static const struct arm_pmu *__init armv7_a5_pmu_init(void)
  919. {
  920. armv7pmu.id = ARM_PERF_PMU_ID_CA5;
  921. armv7pmu.name = "ARMv7 Cortex-A5";
  922. armv7pmu.cache_map = &armv7_a5_perf_cache_map;
  923. armv7pmu.event_map = &armv7_a5_perf_map;
  924. armv7pmu.num_events = armv7_read_num_pmnc_events();
  925. return &armv7pmu;
  926. }
  927. #else
  928. static const struct arm_pmu *__init armv7_a8_pmu_init(void)
  929. {
  930. return NULL;
  931. }
  932. static const struct arm_pmu *__init armv7_a9_pmu_init(void)
  933. {
  934. return NULL;
  935. }
  936. static const struct arm_pmu *__init armv7_a5_pmu_init(void)
  937. {
  938. return NULL;
  939. }
  940. #endif /* CONFIG_CPU_V7 */