proc-v7.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #ifdef CONFIG_ARM_LPAE
  21. #include "proc-v7-3level.S"
  22. #else
  23. #include "proc-v7-2level.S"
  24. #endif
  25. ENTRY(cpu_v7_proc_init)
  26. mov pc, lr
  27. ENDPROC(cpu_v7_proc_init)
  28. ENTRY(cpu_v7_proc_fin)
  29. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  30. bic r0, r0, #0x1000 @ ...i............
  31. bic r0, r0, #0x0006 @ .............ca.
  32. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  33. mov pc, lr
  34. ENDPROC(cpu_v7_proc_fin)
  35. /*
  36. * cpu_v7_reset(loc)
  37. *
  38. * Perform a soft reset of the system. Put the CPU into the
  39. * same state as it would be if it had been reset, and branch
  40. * to what would be the reset vector.
  41. *
  42. * - loc - location to jump to for soft reset
  43. *
  44. * This code must be executed using a flat identity mapping with
  45. * caches disabled.
  46. */
  47. .align 5
  48. .pushsection .idmap.text, "ax"
  49. ENTRY(cpu_v7_reset)
  50. mrc p15, 0, r1, c1, c0, 0 @ ctrl register
  51. bic r1, r1, #0x1 @ ...............m
  52. THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
  53. mcr p15, 0, r1, c1, c0, 0 @ disable MMU
  54. isb
  55. bx r0
  56. ENDPROC(cpu_v7_reset)
  57. .popsection
  58. /*
  59. * cpu_v7_do_idle()
  60. *
  61. * Idle the processor (eg, wait for interrupt).
  62. *
  63. * IRQs are already disabled.
  64. */
  65. ENTRY(cpu_v7_do_idle)
  66. dsb @ WFI may enter a low-power mode
  67. wfi
  68. mov pc, lr
  69. ENDPROC(cpu_v7_do_idle)
  70. ENTRY(cpu_v7_dcache_clean_area)
  71. ALT_SMP(mov pc, lr) @ MP extensions imply L1 PTW
  72. ALT_UP(W(nop))
  73. dcache_line_size r2, r3
  74. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  75. add r0, r0, r2
  76. subs r1, r1, r2
  77. bhi 1b
  78. dsb
  79. mov pc, lr
  80. ENDPROC(cpu_v7_dcache_clean_area)
  81. string cpu_v7_name, "ARMv7 Processor"
  82. .align
  83. /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
  84. .globl cpu_v7_suspend_size
  85. .equ cpu_v7_suspend_size, 4 * 8
  86. #ifdef CONFIG_ARM_CPU_SUSPEND
  87. ENTRY(cpu_v7_do_suspend)
  88. stmfd sp!, {r4 - r10, lr}
  89. mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
  90. mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  91. stmia r0!, {r4 - r5}
  92. mrc p15, 0, r6, c3, c0, 0 @ Domain ID
  93. mrc p15, 0, r7, c2, c0, 1 @ TTB 1
  94. mrc p15, 0, r11, c2, c0, 2 @ TTB control register
  95. mrc p15, 0, r8, c1, c0, 0 @ Control register
  96. mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
  97. mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
  98. stmia r0, {r6 - r11}
  99. ldmfd sp!, {r4 - r10, pc}
  100. ENDPROC(cpu_v7_do_suspend)
  101. ENTRY(cpu_v7_do_resume)
  102. mov ip, #0
  103. mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
  104. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  105. mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
  106. ldmia r0!, {r4 - r5}
  107. mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
  108. mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  109. ldmia r0, {r6 - r11}
  110. mcr p15, 0, r6, c3, c0, 0 @ Domain ID
  111. #ifndef CONFIG_ARM_LPAE
  112. ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
  113. ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
  114. #endif
  115. mcr p15, 0, r1, c2, c0, 0 @ TTB 0
  116. mcr p15, 0, r7, c2, c0, 1 @ TTB 1
  117. mcr p15, 0, r11, c2, c0, 2 @ TTB control register
  118. mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
  119. teq r4, r9 @ Is it already set?
  120. mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
  121. mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
  122. ldr r4, =PRRR @ PRRR
  123. ldr r5, =NMRR @ NMRR
  124. mcr p15, 0, r4, c10, c2, 0 @ write PRRR
  125. mcr p15, 0, r5, c10, c2, 1 @ write NMRR
  126. isb
  127. dsb
  128. mov r0, r8 @ control register
  129. b cpu_resume_mmu
  130. ENDPROC(cpu_v7_do_resume)
  131. #endif
  132. #ifdef CONFIG_CPU_PJ4B
  133. globl_equ cpu_pj4b_switch_mm, cpu_v7_switch_mm
  134. globl_equ cpu_pj4b_set_pte_ext, cpu_v7_set_pte_ext
  135. globl_equ cpu_pj4b_proc_init, cpu_v7_proc_init
  136. globl_equ cpu_pj4b_proc_fin, cpu_v7_proc_fin
  137. globl_equ cpu_pj4b_reset, cpu_v7_reset
  138. #ifdef CONFIG_PJ4B_ERRATA_4742
  139. ENTRY(cpu_pj4b_do_idle)
  140. dsb @ WFI may enter a low-power mode
  141. wfi
  142. dsb @barrier
  143. mov pc, lr
  144. ENDPROC(cpu_pj4b_do_idle)
  145. #else
  146. globl_equ cpu_pj4b_do_idle, cpu_v7_do_idle
  147. #endif
  148. globl_equ cpu_pj4b_dcache_clean_area, cpu_v7_dcache_clean_area
  149. globl_equ cpu_pj4b_do_suspend, cpu_v7_do_suspend
  150. globl_equ cpu_pj4b_do_resume, cpu_v7_do_resume
  151. globl_equ cpu_pj4b_suspend_size, cpu_v7_suspend_size
  152. #endif
  153. __CPUINIT
  154. /*
  155. * __v7_setup
  156. *
  157. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  158. * on. Return in r0 the new CP15 C1 control register setting.
  159. *
  160. * This should be able to cover all ARMv7 cores.
  161. *
  162. * It is assumed that:
  163. * - cache type register is implemented
  164. */
  165. __v7_ca5mp_setup:
  166. __v7_ca9mp_setup:
  167. mov r10, #(1 << 0) @ TLB ops broadcasting
  168. b 1f
  169. __v7_ca7mp_setup:
  170. __v7_ca15mp_setup:
  171. mov r10, #0
  172. 1:
  173. #ifdef CONFIG_SMP
  174. ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
  175. ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
  176. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  177. orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
  178. orreq r0, r0, r10 @ Enable CPU-specific SMP bits
  179. mcreq p15, 0, r0, c1, c0, 1
  180. #endif
  181. b __v7_setup
  182. __v7_pj4b_setup:
  183. #ifdef CONFIG_CPU_PJ4B
  184. /* Auxiliary Debug Modes Control 1 Register */
  185. #define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
  186. #define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
  187. #define PJ4B_BCK_OFF_STREX (1 << 5) /* Enable the back off of STREX instr */
  188. #define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
  189. /* Auxiliary Debug Modes Control 2 Register */
  190. #define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
  191. #define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
  192. #define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
  193. #define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
  194. #define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
  195. #define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
  196. PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
  197. /* Auxiliary Functional Modes Control Register 0 */
  198. #define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
  199. #define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
  200. #define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
  201. /* Auxiliary Debug Modes Control 0 Register */
  202. #define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
  203. /* Auxiliary Debug Modes Control 1 Register */
  204. mrc p15, 1, r0, c15, c1, 1
  205. orr r0, r0, #PJ4B_CLEAN_LINE
  206. orr r0, r0, #PJ4B_BCK_OFF_STREX
  207. orr r0, r0, #PJ4B_INTER_PARITY
  208. bic r0, r0, #PJ4B_STATIC_BP
  209. mcr p15, 1, r0, c15, c1, 1
  210. /* Auxiliary Debug Modes Control 2 Register */
  211. mrc p15, 1, r0, c15, c1, 2
  212. bic r0, r0, #PJ4B_FAST_LDR
  213. orr r0, r0, #PJ4B_AUX_DBG_CTRL2
  214. mcr p15, 1, r0, c15, c1, 2
  215. /* Auxiliary Functional Modes Control Register 0 */
  216. mrc p15, 1, r0, c15, c2, 0
  217. #ifdef CONFIG_SMP
  218. orr r0, r0, #PJ4B_SMP_CFB
  219. #endif
  220. orr r0, r0, #PJ4B_L1_PAR_CHK
  221. orr r0, r0, #PJ4B_BROADCAST_CACHE
  222. mcr p15, 1, r0, c15, c2, 0
  223. /* Auxiliary Debug Modes Control 0 Register */
  224. mrc p15, 1, r0, c15, c1, 0
  225. orr r0, r0, #PJ4B_WFI_WFE
  226. mcr p15, 1, r0, c15, c1, 0
  227. #endif /* CONFIG_CPU_PJ4B */
  228. __v7_setup:
  229. adr r12, __v7_setup_stack @ the local stack
  230. stmia r12, {r0-r5, r7, r9, r11, lr}
  231. bl v7_flush_dcache_louis
  232. ldmia r12, {r0-r5, r7, r9, r11, lr}
  233. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  234. and r10, r0, #0xff000000 @ ARM?
  235. teq r10, #0x41000000
  236. bne 3f
  237. and r5, r0, #0x00f00000 @ variant
  238. and r6, r0, #0x0000000f @ revision
  239. orr r6, r6, r5, lsr #20-4 @ combine variant and revision
  240. ubfx r0, r0, #4, #12 @ primary part number
  241. /* Cortex-A8 Errata */
  242. ldr r10, =0x00000c08 @ Cortex-A8 primary part number
  243. teq r0, r10
  244. bne 2f
  245. #if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
  246. teq r5, #0x00100000 @ only present in r1p*
  247. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  248. orreq r10, r10, #(1 << 6) @ set IBE to 1
  249. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  250. #endif
  251. #ifdef CONFIG_ARM_ERRATA_458693
  252. teq r6, #0x20 @ only present in r2p0
  253. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  254. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  255. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  256. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  257. #endif
  258. #ifdef CONFIG_ARM_ERRATA_460075
  259. teq r6, #0x20 @ only present in r2p0
  260. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  261. tsteq r10, #1 << 22
  262. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  263. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  264. #endif
  265. b 3f
  266. /* Cortex-A9 Errata */
  267. 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
  268. teq r0, r10
  269. bne 3f
  270. #ifdef CONFIG_ARM_ERRATA_742230
  271. cmp r6, #0x22 @ only present up to r2p2
  272. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  273. orrle r10, r10, #1 << 4 @ set bit #4
  274. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  275. #endif
  276. #ifdef CONFIG_ARM_ERRATA_742231
  277. teq r6, #0x20 @ present in r2p0
  278. teqne r6, #0x21 @ present in r2p1
  279. teqne r6, #0x22 @ present in r2p2
  280. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  281. orreq r10, r10, #1 << 12 @ set bit #12
  282. orreq r10, r10, #1 << 22 @ set bit #22
  283. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  284. #endif
  285. #ifdef CONFIG_ARM_ERRATA_743622
  286. teq r5, #0x00200000 @ only present in r2p*
  287. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  288. orreq r10, r10, #1 << 6 @ set bit #6
  289. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  290. #endif
  291. #if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
  292. ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
  293. ALT_UP_B(1f)
  294. mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
  295. orrlt r10, r10, #1 << 11 @ set bit #11
  296. mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
  297. 1:
  298. #endif
  299. 3: mov r10, #0
  300. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  301. dsb
  302. #ifdef CONFIG_MMU
  303. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  304. v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
  305. ldr r5, =PRRR @ PRRR
  306. ldr r6, =NMRR @ NMRR
  307. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  308. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  309. #endif
  310. #ifndef CONFIG_ARM_THUMBEE
  311. mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
  312. and r0, r0, #(0xf << 12) @ ThumbEE enabled field
  313. teq r0, #(1 << 12) @ check if ThumbEE is present
  314. bne 1f
  315. mov r5, #0
  316. mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0
  317. mrc p14, 6, r0, c0, c0, 0 @ load TEECR
  318. orr r0, r0, #1 @ set the 1st bit in order to
  319. mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
  320. 1:
  321. #endif
  322. adr r5, v7_crval
  323. ldmia r5, {r5, r6}
  324. #ifdef CONFIG_CPU_ENDIAN_BE8
  325. orr r6, r6, #1 << 25 @ big-endian page tables
  326. #endif
  327. #ifdef CONFIG_SWP_EMULATE
  328. orr r5, r5, #(1 << 10) @ set SW bit in "clear"
  329. bic r6, r6, #(1 << 10) @ clear it in "mmuset"
  330. #endif
  331. mrc p15, 0, r0, c1, c0, 0 @ read control register
  332. bic r0, r0, r5 @ clear bits them
  333. orr r0, r0, r6 @ set them
  334. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  335. mov pc, lr @ return to head.S:__ret
  336. ENDPROC(__v7_setup)
  337. .align 2
  338. __v7_setup_stack:
  339. .space 4 * 11 @ 11 registers
  340. __INITDATA
  341. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  342. define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  343. #ifdef CONFIG_CPU_PJ4B
  344. define_processor_functions pj4b, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  345. #endif
  346. .section ".rodata"
  347. string cpu_arch_name, "armv7"
  348. string cpu_elf_name, "v7"
  349. .align
  350. .section ".proc.info.init", #alloc, #execinstr
  351. /*
  352. * Standard v7 proc info content
  353. */
  354. .macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0, proc_fns = v7_processor_functions
  355. ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  356. PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
  357. ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  358. PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
  359. .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
  360. PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
  361. W(b) \initfunc
  362. .long cpu_arch_name
  363. .long cpu_elf_name
  364. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
  365. HWCAP_EDSP | HWCAP_TLS | \hwcaps
  366. .long cpu_v7_name
  367. .long \proc_fns
  368. .long v7wbi_tlb_fns
  369. .long v6_user_fns
  370. .long v7_cache_fns
  371. .endm
  372. #ifndef CONFIG_ARM_LPAE
  373. /*
  374. * ARM Ltd. Cortex A5 processor.
  375. */
  376. .type __v7_ca5mp_proc_info, #object
  377. __v7_ca5mp_proc_info:
  378. .long 0x410fc050
  379. .long 0xff0ffff0
  380. __v7_proc __v7_ca5mp_setup
  381. .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
  382. /*
  383. * ARM Ltd. Cortex A9 processor.
  384. */
  385. .type __v7_ca9mp_proc_info, #object
  386. __v7_ca9mp_proc_info:
  387. .long 0x410fc090
  388. .long 0xff0ffff0
  389. __v7_proc __v7_ca9mp_setup
  390. .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
  391. #endif /* CONFIG_ARM_LPAE */
  392. /*
  393. * Marvell PJ4B processor.
  394. */
  395. #ifdef CONFIG_CPU_PJ4B
  396. .type __v7_pj4b_proc_info, #object
  397. __v7_pj4b_proc_info:
  398. .long 0x560f5800
  399. .long 0xff0fff00
  400. __v7_proc __v7_pj4b_setup, proc_fns = pj4b_processor_functions
  401. .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
  402. #endif
  403. /*
  404. * ARM Ltd. Cortex A7 processor.
  405. */
  406. .type __v7_ca7mp_proc_info, #object
  407. __v7_ca7mp_proc_info:
  408. .long 0x410fc070
  409. .long 0xff0ffff0
  410. __v7_proc __v7_ca7mp_setup
  411. .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
  412. /*
  413. * ARM Ltd. Cortex A15 processor.
  414. */
  415. .type __v7_ca15mp_proc_info, #object
  416. __v7_ca15mp_proc_info:
  417. .long 0x410fc0f0
  418. .long 0xff0ffff0
  419. __v7_proc __v7_ca15mp_setup
  420. .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
  421. /*
  422. * Qualcomm Inc. Krait processors.
  423. */
  424. .type __krait_proc_info, #object
  425. __krait_proc_info:
  426. .long 0x510f0400 @ Required ID value
  427. .long 0xff0ffc00 @ Mask for ID
  428. /*
  429. * Some Krait processors don't indicate support for SDIV and UDIV
  430. * instructions in the ARM instruction set, even though they actually
  431. * do support them.
  432. */
  433. __v7_proc __v7_setup, hwcaps = HWCAP_IDIV
  434. .size __krait_proc_info, . - __krait_proc_info
  435. /*
  436. * Match any ARMv7 processor core.
  437. */
  438. .type __v7_proc_info, #object
  439. __v7_proc_info:
  440. .long 0x000f0000 @ Required ID value
  441. .long 0x000f0000 @ Mask for ID
  442. __v7_proc __v7_setup
  443. .size __v7_proc_info, . - __v7_proc_info