ibmasr.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * IBM Automatic Server Restart driver.
  3. *
  4. * Copyright (c) 2005 Andrey Panin <pazke@donpac.ru>
  5. *
  6. * Based on driver written by Pete Reynolds.
  7. * Copyright (c) IBM Corporation, 1998-2004.
  8. *
  9. * This software may be used and distributed according to the terms
  10. * of the GNU Public License, incorporated herein by reference.
  11. */
  12. #include <linux/fs.h>
  13. #include <linux/kernel.h>
  14. #include <linux/slab.h>
  15. #include <linux/module.h>
  16. #include <linux/pci.h>
  17. #include <linux/timer.h>
  18. #include <linux/miscdevice.h>
  19. #include <linux/watchdog.h>
  20. #include <linux/dmi.h>
  21. #include <linux/io.h>
  22. #include <linux/uaccess.h>
  23. enum {
  24. ASMTYPE_UNKNOWN,
  25. ASMTYPE_TOPAZ,
  26. ASMTYPE_JASPER,
  27. ASMTYPE_PEARL,
  28. ASMTYPE_JUNIPER,
  29. ASMTYPE_SPRUCE,
  30. };
  31. #define PFX "ibmasr: "
  32. #define TOPAZ_ASR_REG_OFFSET 4
  33. #define TOPAZ_ASR_TOGGLE 0x40
  34. #define TOPAZ_ASR_DISABLE 0x80
  35. /* PEARL ASR S/W REGISTER SUPERIO PORT ADDRESSES */
  36. #define PEARL_BASE 0xe04
  37. #define PEARL_WRITE 0xe06
  38. #define PEARL_READ 0xe07
  39. #define PEARL_ASR_DISABLE_MASK 0x80 /* bit 7: disable = 1, enable = 0 */
  40. #define PEARL_ASR_TOGGLE_MASK 0x40 /* bit 6: 0, then 1, then 0 */
  41. /* JASPER OFFSET FROM SIO BASE ADDR TO ASR S/W REGISTERS. */
  42. #define JASPER_ASR_REG_OFFSET 0x38
  43. #define JASPER_ASR_DISABLE_MASK 0x01 /* bit 0: disable = 1, enable = 0 */
  44. #define JASPER_ASR_TOGGLE_MASK 0x02 /* bit 1: 0, then 1, then 0 */
  45. #define JUNIPER_BASE_ADDRESS 0x54b /* Base address of Juniper ASR */
  46. #define JUNIPER_ASR_DISABLE_MASK 0x01 /* bit 0: disable = 1 enable = 0 */
  47. #define JUNIPER_ASR_TOGGLE_MASK 0x02 /* bit 1: 0, then 1, then 0 */
  48. #define SPRUCE_BASE_ADDRESS 0x118e /* Base address of Spruce ASR */
  49. #define SPRUCE_ASR_DISABLE_MASK 0x01 /* bit 1: disable = 1 enable = 0 */
  50. #define SPRUCE_ASR_TOGGLE_MASK 0x02 /* bit 0: 0, then 1, then 0 */
  51. static int nowayout = WATCHDOG_NOWAYOUT;
  52. static unsigned long asr_is_open;
  53. static char asr_expect_close;
  54. static unsigned int asr_type, asr_base, asr_length;
  55. static unsigned int asr_read_addr, asr_write_addr;
  56. static unsigned char asr_toggle_mask, asr_disable_mask;
  57. static spinlock_t asr_lock;
  58. static void __asr_toggle(void)
  59. {
  60. unsigned char reg;
  61. reg = inb(asr_read_addr);
  62. outb(reg & ~asr_toggle_mask, asr_write_addr);
  63. reg = inb(asr_read_addr);
  64. outb(reg | asr_toggle_mask, asr_write_addr);
  65. reg = inb(asr_read_addr);
  66. outb(reg & ~asr_toggle_mask, asr_write_addr);
  67. reg = inb(asr_read_addr);
  68. spin_unlock(&asr_lock);
  69. }
  70. static void asr_toggle(void)
  71. {
  72. spin_lock(&asr_lock);
  73. __asr_toggle();
  74. spin_unlock(&asr_lock);
  75. }
  76. static void asr_enable(void)
  77. {
  78. unsigned char reg;
  79. spin_lock(&asr_lock);
  80. if (asr_type == ASMTYPE_TOPAZ) {
  81. /* asr_write_addr == asr_read_addr */
  82. reg = inb(asr_read_addr);
  83. outb(reg & ~(TOPAZ_ASR_TOGGLE | TOPAZ_ASR_DISABLE),
  84. asr_read_addr);
  85. } else {
  86. /*
  87. * First make sure the hardware timer is reset by toggling
  88. * ASR hardware timer line.
  89. */
  90. __asr_toggle();
  91. reg = inb(asr_read_addr);
  92. outb(reg & ~asr_disable_mask, asr_write_addr);
  93. }
  94. reg = inb(asr_read_addr);
  95. spin_unlock(&asr_lock);
  96. }
  97. static void asr_disable(void)
  98. {
  99. unsigned char reg;
  100. spin_lock(&asr_lock);
  101. reg = inb(asr_read_addr);
  102. if (asr_type == ASMTYPE_TOPAZ)
  103. /* asr_write_addr == asr_read_addr */
  104. outb(reg | TOPAZ_ASR_TOGGLE | TOPAZ_ASR_DISABLE,
  105. asr_read_addr);
  106. else {
  107. outb(reg | asr_toggle_mask, asr_write_addr);
  108. reg = inb(asr_read_addr);
  109. outb(reg | asr_disable_mask, asr_write_addr);
  110. }
  111. reg = inb(asr_read_addr);
  112. spin_unlock(&asr_lock);
  113. }
  114. static int __init asr_get_base_address(void)
  115. {
  116. unsigned char low, high;
  117. const char *type = "";
  118. asr_length = 1;
  119. switch (asr_type) {
  120. case ASMTYPE_TOPAZ:
  121. /* SELECT SuperIO CHIP FOR QUERYING
  122. (WRITE 0x07 TO BOTH 0x2E and 0x2F) */
  123. outb(0x07, 0x2e);
  124. outb(0x07, 0x2f);
  125. /* SELECT AND READ THE HIGH-NIBBLE OF THE GPIO BASE ADDRESS */
  126. outb(0x60, 0x2e);
  127. high = inb(0x2f);
  128. /* SELECT AND READ THE LOW-NIBBLE OF THE GPIO BASE ADDRESS */
  129. outb(0x61, 0x2e);
  130. low = inb(0x2f);
  131. asr_base = (high << 16) | low;
  132. asr_read_addr = asr_write_addr =
  133. asr_base + TOPAZ_ASR_REG_OFFSET;
  134. asr_length = 5;
  135. break;
  136. case ASMTYPE_JASPER:
  137. type = "Jaspers ";
  138. #if 0
  139. u32 r;
  140. /* Suggested fix */
  141. pdev = pci_get_bus_and_slot(0, DEVFN(0x1f, 0));
  142. if (pdev == NULL)
  143. return -ENODEV;
  144. pci_read_config_dword(pdev, 0x58, &r);
  145. asr_base = r & 0xFFFE;
  146. pci_dev_put(pdev);
  147. #else
  148. /* FIXME: need to use pci_config_lock here,
  149. but it's not exported */
  150. /* spin_lock_irqsave(&pci_config_lock, flags);*/
  151. /* Select the SuperIO chip in the PCI I/O port register */
  152. outl(0x8000f858, 0xcf8);
  153. /* BUS 0, Slot 1F, fnc 0, offset 58 */
  154. /*
  155. * Read the base address for the SuperIO chip.
  156. * Only the lower 16 bits are valid, but the address is word
  157. * aligned so the last bit must be masked off.
  158. */
  159. asr_base = inl(0xcfc) & 0xfffe;
  160. /* spin_unlock_irqrestore(&pci_config_lock, flags);*/
  161. #endif
  162. asr_read_addr = asr_write_addr =
  163. asr_base + JASPER_ASR_REG_OFFSET;
  164. asr_toggle_mask = JASPER_ASR_TOGGLE_MASK;
  165. asr_disable_mask = JASPER_ASR_DISABLE_MASK;
  166. asr_length = JASPER_ASR_REG_OFFSET + 1;
  167. break;
  168. case ASMTYPE_PEARL:
  169. type = "Pearls ";
  170. asr_base = PEARL_BASE;
  171. asr_read_addr = PEARL_READ;
  172. asr_write_addr = PEARL_WRITE;
  173. asr_toggle_mask = PEARL_ASR_TOGGLE_MASK;
  174. asr_disable_mask = PEARL_ASR_DISABLE_MASK;
  175. asr_length = 4;
  176. break;
  177. case ASMTYPE_JUNIPER:
  178. type = "Junipers ";
  179. asr_base = JUNIPER_BASE_ADDRESS;
  180. asr_read_addr = asr_write_addr = asr_base;
  181. asr_toggle_mask = JUNIPER_ASR_TOGGLE_MASK;
  182. asr_disable_mask = JUNIPER_ASR_DISABLE_MASK;
  183. break;
  184. case ASMTYPE_SPRUCE:
  185. type = "Spruce's ";
  186. asr_base = SPRUCE_BASE_ADDRESS;
  187. asr_read_addr = asr_write_addr = asr_base;
  188. asr_toggle_mask = SPRUCE_ASR_TOGGLE_MASK;
  189. asr_disable_mask = SPRUCE_ASR_DISABLE_MASK;
  190. break;
  191. }
  192. if (!request_region(asr_base, asr_length, "ibmasr")) {
  193. printk(KERN_ERR PFX "address %#x already in use\n",
  194. asr_base);
  195. return -EBUSY;
  196. }
  197. printk(KERN_INFO PFX "found %sASR @ addr %#x\n", type, asr_base);
  198. return 0;
  199. }
  200. static ssize_t asr_write(struct file *file, const char __user *buf,
  201. size_t count, loff_t *ppos)
  202. {
  203. if (count) {
  204. if (!nowayout) {
  205. size_t i;
  206. /* In case it was set long ago */
  207. asr_expect_close = 0;
  208. for (i = 0; i != count; i++) {
  209. char c;
  210. if (get_user(c, buf + i))
  211. return -EFAULT;
  212. if (c == 'V')
  213. asr_expect_close = 42;
  214. }
  215. }
  216. asr_toggle();
  217. }
  218. return count;
  219. }
  220. static long asr_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
  221. {
  222. static const struct watchdog_info ident = {
  223. .options = WDIOF_KEEPALIVEPING |
  224. WDIOF_MAGICCLOSE,
  225. .identity = "IBM ASR"
  226. };
  227. void __user *argp = (void __user *)arg;
  228. int __user *p = argp;
  229. int heartbeat;
  230. switch (cmd) {
  231. case WDIOC_GETSUPPORT:
  232. return copy_to_user(argp, &ident, sizeof(ident)) ? -EFAULT : 0;
  233. case WDIOC_GETSTATUS:
  234. case WDIOC_GETBOOTSTATUS:
  235. return put_user(0, p);
  236. case WDIOC_SETOPTIONS:
  237. {
  238. int new_options, retval = -EINVAL;
  239. if (get_user(new_options, p))
  240. return -EFAULT;
  241. if (new_options & WDIOS_DISABLECARD) {
  242. asr_disable();
  243. retval = 0;
  244. }
  245. if (new_options & WDIOS_ENABLECARD) {
  246. asr_enable();
  247. asr_toggle();
  248. retval = 0;
  249. }
  250. return retval;
  251. }
  252. case WDIOC_KEEPALIVE:
  253. asr_toggle();
  254. return 0;
  255. /*
  256. * The hardware has a fixed timeout value, so no WDIOC_SETTIMEOUT
  257. * and WDIOC_GETTIMEOUT always returns 256.
  258. */
  259. case WDIOC_GETTIMEOUT:
  260. heartbeat = 256;
  261. return put_user(heartbeat, p);
  262. default:
  263. return -ENOTTY;
  264. }
  265. }
  266. static int asr_open(struct inode *inode, struct file *file)
  267. {
  268. if (test_and_set_bit(0, &asr_is_open))
  269. return -EBUSY;
  270. asr_toggle();
  271. asr_enable();
  272. return nonseekable_open(inode, file);
  273. }
  274. static int asr_release(struct inode *inode, struct file *file)
  275. {
  276. if (asr_expect_close == 42)
  277. asr_disable();
  278. else {
  279. printk(KERN_CRIT PFX
  280. "unexpected close, not stopping watchdog!\n");
  281. asr_toggle();
  282. }
  283. clear_bit(0, &asr_is_open);
  284. asr_expect_close = 0;
  285. return 0;
  286. }
  287. static const struct file_operations asr_fops = {
  288. .owner = THIS_MODULE,
  289. .llseek = no_llseek,
  290. .write = asr_write,
  291. .unlocked_ioctl = asr_ioctl,
  292. .open = asr_open,
  293. .release = asr_release,
  294. };
  295. static struct miscdevice asr_miscdev = {
  296. .minor = WATCHDOG_MINOR,
  297. .name = "watchdog",
  298. .fops = &asr_fops,
  299. };
  300. struct ibmasr_id {
  301. const char *desc;
  302. int type;
  303. };
  304. static struct ibmasr_id __initdata ibmasr_id_table[] = {
  305. { "IBM Automatic Server Restart - eserver xSeries 220", ASMTYPE_TOPAZ },
  306. { "IBM Automatic Server Restart - Machine Type 8673", ASMTYPE_PEARL },
  307. { "IBM Automatic Server Restart - Machine Type 8480", ASMTYPE_JASPER },
  308. { "IBM Automatic Server Restart - Machine Type 8482", ASMTYPE_JUNIPER },
  309. { "IBM Automatic Server Restart - Machine Type 8648", ASMTYPE_SPRUCE },
  310. { NULL }
  311. };
  312. static int __init ibmasr_init(void)
  313. {
  314. struct ibmasr_id *id;
  315. int rc;
  316. for (id = ibmasr_id_table; id->desc; id++) {
  317. if (dmi_find_device(DMI_DEV_TYPE_OTHER, id->desc, NULL)) {
  318. asr_type = id->type;
  319. break;
  320. }
  321. }
  322. if (!asr_type)
  323. return -ENODEV;
  324. spin_lock_init(&asr_lock);
  325. rc = asr_get_base_address();
  326. if (rc)
  327. return rc;
  328. rc = misc_register(&asr_miscdev);
  329. if (rc < 0) {
  330. release_region(asr_base, asr_length);
  331. printk(KERN_ERR PFX "failed to register misc device\n");
  332. return rc;
  333. }
  334. return 0;
  335. }
  336. static void __exit ibmasr_exit(void)
  337. {
  338. if (!nowayout)
  339. asr_disable();
  340. misc_deregister(&asr_miscdev);
  341. release_region(asr_base, asr_length);
  342. }
  343. module_init(ibmasr_init);
  344. module_exit(ibmasr_exit);
  345. module_param(nowayout, int, 0);
  346. MODULE_PARM_DESC(nowayout,
  347. "Watchdog cannot be stopped once started (default="
  348. __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
  349. MODULE_DESCRIPTION("IBM Automatic Server Restart driver");
  350. MODULE_AUTHOR("Andrey Panin");
  351. MODULE_LICENSE("GPL");
  352. MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);