netxen_nic_init.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to initialize the Phantom Hardware
  31. *
  32. */
  33. #include <linux/netdevice.h>
  34. #include <linux/delay.h>
  35. #include "netxen_nic.h"
  36. #include "netxen_nic_hw.h"
  37. #include "netxen_nic_ioctl.h"
  38. #include "netxen_nic_phan_reg.h"
  39. struct crb_addr_pair {
  40. long addr;
  41. long data;
  42. };
  43. #define NETXEN_MAX_CRB_XFORM 60
  44. static unsigned int crb_addr_xform[NETXEN_MAX_CRB_XFORM];
  45. #define NETXEN_ADDR_ERROR ((unsigned long ) 0xffffffff )
  46. #define crb_addr_transform(name) \
  47. crb_addr_xform[NETXEN_HW_PX_MAP_CRB_##name] = \
  48. NETXEN_HW_CRB_HUB_AGT_ADR_##name << 20
  49. #define NETXEN_NIC_XDMA_RESET 0x8000ff
  50. static inline void
  51. netxen_nic_locked_write_reg(struct netxen_adapter *adapter,
  52. unsigned long off, int *data)
  53. {
  54. void __iomem *addr = pci_base_offset(adapter, off);
  55. writel(*data, addr);
  56. }
  57. static void crb_addr_transform_setup(void)
  58. {
  59. crb_addr_transform(XDMA);
  60. crb_addr_transform(TIMR);
  61. crb_addr_transform(SRE);
  62. crb_addr_transform(SQN3);
  63. crb_addr_transform(SQN2);
  64. crb_addr_transform(SQN1);
  65. crb_addr_transform(SQN0);
  66. crb_addr_transform(SQS3);
  67. crb_addr_transform(SQS2);
  68. crb_addr_transform(SQS1);
  69. crb_addr_transform(SQS0);
  70. crb_addr_transform(RPMX7);
  71. crb_addr_transform(RPMX6);
  72. crb_addr_transform(RPMX5);
  73. crb_addr_transform(RPMX4);
  74. crb_addr_transform(RPMX3);
  75. crb_addr_transform(RPMX2);
  76. crb_addr_transform(RPMX1);
  77. crb_addr_transform(RPMX0);
  78. crb_addr_transform(ROMUSB);
  79. crb_addr_transform(SN);
  80. crb_addr_transform(QMN);
  81. crb_addr_transform(QMS);
  82. crb_addr_transform(PGNI);
  83. crb_addr_transform(PGND);
  84. crb_addr_transform(PGN3);
  85. crb_addr_transform(PGN2);
  86. crb_addr_transform(PGN1);
  87. crb_addr_transform(PGN0);
  88. crb_addr_transform(PGSI);
  89. crb_addr_transform(PGSD);
  90. crb_addr_transform(PGS3);
  91. crb_addr_transform(PGS2);
  92. crb_addr_transform(PGS1);
  93. crb_addr_transform(PGS0);
  94. crb_addr_transform(PS);
  95. crb_addr_transform(PH);
  96. crb_addr_transform(NIU);
  97. crb_addr_transform(I2Q);
  98. crb_addr_transform(EG);
  99. crb_addr_transform(MN);
  100. crb_addr_transform(MS);
  101. crb_addr_transform(CAS2);
  102. crb_addr_transform(CAS1);
  103. crb_addr_transform(CAS0);
  104. crb_addr_transform(CAM);
  105. crb_addr_transform(C2C1);
  106. crb_addr_transform(C2C0);
  107. }
  108. int netxen_init_firmware(struct netxen_adapter *adapter)
  109. {
  110. u32 state = 0, loops = 0, err = 0;
  111. /* Window 1 call */
  112. state = readl(NETXEN_CRB_NORMALIZE(adapter, CRB_CMDPEG_STATE));
  113. if (state == PHAN_INITIALIZE_ACK)
  114. return 0;
  115. while (state != PHAN_INITIALIZE_COMPLETE && loops < 2000) {
  116. udelay(100);
  117. /* Window 1 call */
  118. state = readl(NETXEN_CRB_NORMALIZE(adapter, CRB_CMDPEG_STATE));
  119. loops++;
  120. }
  121. if (loops >= 2000) {
  122. printk(KERN_ERR "Cmd Peg initialization not complete:%x.\n",
  123. state);
  124. err = -EIO;
  125. return err;
  126. }
  127. /* Window 1 call */
  128. writel(MPORT_SINGLE_FUNCTION_MODE,
  129. NETXEN_CRB_NORMALIZE(adapter, CRB_MPORT_MODE));
  130. writel(PHAN_INITIALIZE_ACK,
  131. NETXEN_CRB_NORMALIZE(adapter, CRB_CMDPEG_STATE));
  132. return err;
  133. }
  134. #define NETXEN_ADDR_LIMIT 0xffffffffULL
  135. void *netxen_alloc(struct pci_dev *pdev, size_t sz, dma_addr_t * ptr,
  136. struct pci_dev **used_dev)
  137. {
  138. void *addr;
  139. addr = pci_alloc_consistent(pdev, sz, ptr);
  140. if ((unsigned long long)(*ptr) < NETXEN_ADDR_LIMIT) {
  141. *used_dev = pdev;
  142. return addr;
  143. }
  144. pci_free_consistent(pdev, sz, addr, *ptr);
  145. addr = pci_alloc_consistent(NULL, sz, ptr);
  146. *used_dev = NULL;
  147. return addr;
  148. }
  149. void netxen_initialize_adapter_sw(struct netxen_adapter *adapter)
  150. {
  151. int ctxid, ring;
  152. u32 i;
  153. u32 num_rx_bufs = 0;
  154. struct netxen_rcv_desc_ctx *rcv_desc;
  155. DPRINTK(INFO, "initializing some queues: %p\n", adapter);
  156. for (ctxid = 0; ctxid < MAX_RCV_CTX; ++ctxid) {
  157. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  158. struct netxen_rx_buffer *rx_buf;
  159. rcv_desc = &adapter->recv_ctx[ctxid].rcv_desc[ring];
  160. rcv_desc->rcv_free = rcv_desc->max_rx_desc_count;
  161. rcv_desc->begin_alloc = 0;
  162. rx_buf = rcv_desc->rx_buf_arr;
  163. num_rx_bufs = rcv_desc->max_rx_desc_count;
  164. /*
  165. * Now go through all of them, set reference handles
  166. * and put them in the queues.
  167. */
  168. for (i = 0; i < num_rx_bufs; i++) {
  169. rx_buf->ref_handle = i;
  170. rx_buf->state = NETXEN_BUFFER_FREE;
  171. DPRINTK(INFO, "Rx buf:ctx%d i(%d) rx_buf:"
  172. "%p\n", ctxid, i, rx_buf);
  173. rx_buf++;
  174. }
  175. }
  176. }
  177. }
  178. void netxen_initialize_adapter_hw(struct netxen_adapter *adapter)
  179. {
  180. int ports = 0;
  181. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  182. if (netxen_nic_get_board_info(adapter) != 0)
  183. printk("%s: Error getting board config info.\n",
  184. netxen_nic_driver_name);
  185. get_brd_port_by_type(board_info->board_type, &ports);
  186. if (ports == 0)
  187. printk(KERN_ERR "%s: Unknown board type\n",
  188. netxen_nic_driver_name);
  189. adapter->ahw.max_ports = ports;
  190. }
  191. void netxen_initialize_adapter_ops(struct netxen_adapter *adapter)
  192. {
  193. switch (adapter->ahw.board_type) {
  194. case NETXEN_NIC_GBE:
  195. adapter->enable_phy_interrupts =
  196. netxen_niu_gbe_enable_phy_interrupts;
  197. adapter->disable_phy_interrupts =
  198. netxen_niu_gbe_disable_phy_interrupts;
  199. adapter->handle_phy_intr = netxen_nic_gbe_handle_phy_intr;
  200. adapter->macaddr_set = netxen_niu_macaddr_set;
  201. adapter->set_mtu = netxen_nic_set_mtu_gb;
  202. adapter->set_promisc = netxen_niu_set_promiscuous_mode;
  203. adapter->unset_promisc = netxen_niu_set_promiscuous_mode;
  204. adapter->phy_read = netxen_niu_gbe_phy_read;
  205. adapter->phy_write = netxen_niu_gbe_phy_write;
  206. adapter->init_port = netxen_niu_gbe_init_port;
  207. adapter->init_niu = netxen_nic_init_niu_gb;
  208. adapter->stop_port = netxen_niu_disable_gbe_port;
  209. break;
  210. case NETXEN_NIC_XGBE:
  211. adapter->enable_phy_interrupts =
  212. netxen_niu_xgbe_enable_phy_interrupts;
  213. adapter->disable_phy_interrupts =
  214. netxen_niu_xgbe_disable_phy_interrupts;
  215. adapter->handle_phy_intr = netxen_nic_xgbe_handle_phy_intr;
  216. adapter->macaddr_set = netxen_niu_xg_macaddr_set;
  217. adapter->set_mtu = netxen_nic_set_mtu_xgb;
  218. adapter->init_port = netxen_niu_xg_init_port;
  219. adapter->set_promisc = netxen_niu_xg_set_promiscuous_mode;
  220. adapter->unset_promisc = netxen_niu_xg_set_promiscuous_mode;
  221. adapter->stop_port = netxen_niu_disable_xg_port;
  222. break;
  223. default:
  224. break;
  225. }
  226. }
  227. /*
  228. * netxen_decode_crb_addr(0 - utility to translate from internal Phantom CRB
  229. * address to external PCI CRB address.
  230. */
  231. unsigned long netxen_decode_crb_addr(unsigned long addr)
  232. {
  233. int i;
  234. unsigned long base_addr, offset, pci_base;
  235. crb_addr_transform_setup();
  236. pci_base = NETXEN_ADDR_ERROR;
  237. base_addr = addr & 0xfff00000;
  238. offset = addr & 0x000fffff;
  239. for (i = 0; i < NETXEN_MAX_CRB_XFORM; i++) {
  240. if (crb_addr_xform[i] == base_addr) {
  241. pci_base = i << 20;
  242. break;
  243. }
  244. }
  245. if (pci_base == NETXEN_ADDR_ERROR)
  246. return pci_base;
  247. else
  248. return (pci_base + offset);
  249. }
  250. static long rom_max_timeout = 10000;
  251. static long rom_lock_timeout = 1000000;
  252. static inline int rom_lock(struct netxen_adapter *adapter)
  253. {
  254. int iter;
  255. u32 done = 0;
  256. int timeout = 0;
  257. while (!done) {
  258. /* acquire semaphore2 from PCI HW block */
  259. netxen_nic_read_w0(adapter, NETXEN_PCIE_REG(PCIE_SEM2_LOCK),
  260. &done);
  261. if (done == 1)
  262. break;
  263. if (timeout >= rom_lock_timeout)
  264. return -EIO;
  265. timeout++;
  266. /*
  267. * Yield CPU
  268. */
  269. if (!in_atomic())
  270. schedule();
  271. else {
  272. for (iter = 0; iter < 20; iter++)
  273. cpu_relax(); /*This a nop instr on i386 */
  274. }
  275. }
  276. netxen_nic_reg_write(adapter, NETXEN_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  277. return 0;
  278. }
  279. int netxen_wait_rom_done(struct netxen_adapter *adapter)
  280. {
  281. long timeout = 0;
  282. long done = 0;
  283. while (done == 0) {
  284. done = netxen_nic_reg_read(adapter, NETXEN_ROMUSB_GLB_STATUS);
  285. done &= 2;
  286. timeout++;
  287. if (timeout >= rom_max_timeout) {
  288. printk("Timeout reached waiting for rom done");
  289. return -EIO;
  290. }
  291. }
  292. return 0;
  293. }
  294. static inline int netxen_rom_wren(struct netxen_adapter *adapter)
  295. {
  296. /* Set write enable latch in ROM status register */
  297. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 0);
  298. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_INSTR_OPCODE,
  299. M25P_INSTR_WREN);
  300. if (netxen_wait_rom_done(adapter)) {
  301. return -1;
  302. }
  303. return 0;
  304. }
  305. static inline unsigned int netxen_rdcrbreg(struct netxen_adapter *adapter,
  306. unsigned int addr)
  307. {
  308. unsigned int data = 0xdeaddead;
  309. data = netxen_nic_reg_read(adapter, addr);
  310. return data;
  311. }
  312. static inline int netxen_do_rom_rdsr(struct netxen_adapter *adapter)
  313. {
  314. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_INSTR_OPCODE,
  315. M25P_INSTR_RDSR);
  316. if (netxen_wait_rom_done(adapter)) {
  317. return -1;
  318. }
  319. return netxen_rdcrbreg(adapter, NETXEN_ROMUSB_ROM_RDATA);
  320. }
  321. static inline void netxen_rom_unlock(struct netxen_adapter *adapter)
  322. {
  323. u32 val;
  324. /* release semaphore2 */
  325. netxen_nic_read_w0(adapter, NETXEN_PCIE_REG(PCIE_SEM2_UNLOCK), &val);
  326. }
  327. int netxen_rom_wip_poll(struct netxen_adapter *adapter)
  328. {
  329. long timeout = 0;
  330. long wip = 1;
  331. int val;
  332. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 0);
  333. while (wip != 0) {
  334. val = netxen_do_rom_rdsr(adapter);
  335. wip = val & 1;
  336. timeout++;
  337. if (timeout > rom_max_timeout) {
  338. return -1;
  339. }
  340. }
  341. return 0;
  342. }
  343. static inline int do_rom_fast_write(struct netxen_adapter *adapter, int addr,
  344. int data)
  345. {
  346. if (netxen_rom_wren(adapter)) {
  347. return -1;
  348. }
  349. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_WDATA, data);
  350. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ADDRESS, addr);
  351. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 3);
  352. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_INSTR_OPCODE,
  353. M25P_INSTR_PP);
  354. if (netxen_wait_rom_done(adapter)) {
  355. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 0);
  356. return -1;
  357. }
  358. return netxen_rom_wip_poll(adapter);
  359. }
  360. static inline int
  361. do_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp)
  362. {
  363. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ADDRESS, addr);
  364. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 3);
  365. udelay(100); /* prevent bursting on CRB */
  366. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  367. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  368. if (netxen_wait_rom_done(adapter)) {
  369. printk("Error waiting for rom done\n");
  370. return -EIO;
  371. }
  372. /* reset abyte_cnt and dummy_byte_cnt */
  373. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 0);
  374. udelay(100); /* prevent bursting on CRB */
  375. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  376. *valp = netxen_nic_reg_read(adapter, NETXEN_ROMUSB_ROM_RDATA);
  377. return 0;
  378. }
  379. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp)
  380. {
  381. int ret;
  382. if (rom_lock(adapter) != 0)
  383. return -EIO;
  384. ret = do_rom_fast_read(adapter, addr, valp);
  385. netxen_rom_unlock(adapter);
  386. return ret;
  387. }
  388. int netxen_rom_fast_write(struct netxen_adapter *adapter, int addr, int data)
  389. {
  390. int ret = 0;
  391. if (rom_lock(adapter) != 0) {
  392. return -1;
  393. }
  394. ret = do_rom_fast_write(adapter, addr, data);
  395. netxen_rom_unlock(adapter);
  396. return ret;
  397. }
  398. int netxen_do_rom_se(struct netxen_adapter *adapter, int addr)
  399. {
  400. netxen_rom_wren(adapter);
  401. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ADDRESS, addr);
  402. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 3);
  403. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_INSTR_OPCODE,
  404. M25P_INSTR_SE);
  405. if (netxen_wait_rom_done(adapter)) {
  406. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 0);
  407. return -1;
  408. }
  409. return netxen_rom_wip_poll(adapter);
  410. }
  411. int netxen_rom_se(struct netxen_adapter *adapter, int addr)
  412. {
  413. int ret = 0;
  414. if (rom_lock(adapter) != 0) {
  415. return -1;
  416. }
  417. ret = netxen_do_rom_se(adapter, addr);
  418. netxen_rom_unlock(adapter);
  419. return ret;
  420. }
  421. #define NETXEN_BOARDTYPE 0x4008
  422. #define NETXEN_BOARDNUM 0x400c
  423. #define NETXEN_CHIPNUM 0x4010
  424. #define NETXEN_ROMBUS_RESET 0xFFFFFFFF
  425. #define NETXEN_ROM_FIRST_BARRIER 0x800000000ULL
  426. #define NETXEN_ROM_FOUND_INIT 0x400
  427. int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose)
  428. {
  429. int addr, val, status;
  430. int n, i;
  431. int init_delay = 0;
  432. struct crb_addr_pair *buf;
  433. unsigned long off;
  434. /* resetall */
  435. status = netxen_nic_get_board_info(adapter);
  436. if (status)
  437. printk("%s: netxen_pinit_from_rom: Error getting board info\n",
  438. netxen_nic_driver_name);
  439. netxen_crb_writelit_adapter(adapter, NETXEN_ROMUSB_GLB_SW_RESET,
  440. NETXEN_ROMBUS_RESET);
  441. if (verbose) {
  442. int val;
  443. if (netxen_rom_fast_read(adapter, NETXEN_BOARDTYPE, &val) == 0)
  444. printk("P2 ROM board type: 0x%08x\n", val);
  445. else
  446. printk("Could not read board type\n");
  447. if (netxen_rom_fast_read(adapter, NETXEN_BOARDNUM, &val) == 0)
  448. printk("P2 ROM board num: 0x%08x\n", val);
  449. else
  450. printk("Could not read board number\n");
  451. if (netxen_rom_fast_read(adapter, NETXEN_CHIPNUM, &val) == 0)
  452. printk("P2 ROM chip num: 0x%08x\n", val);
  453. else
  454. printk("Could not read chip number\n");
  455. }
  456. if (netxen_rom_fast_read(adapter, 0, &n) == 0
  457. && (n & NETXEN_ROM_FIRST_BARRIER)) {
  458. n &= ~NETXEN_ROM_ROUNDUP;
  459. if (n < NETXEN_ROM_FOUND_INIT) {
  460. if (verbose)
  461. printk("%s: %d CRB init values found"
  462. " in ROM.\n", netxen_nic_driver_name, n);
  463. } else {
  464. printk("%s:n=0x%x Error! NetXen card flash not"
  465. " initialized.\n", __FUNCTION__, n);
  466. return -EIO;
  467. }
  468. buf = kcalloc(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
  469. if (buf == NULL) {
  470. printk("%s: netxen_pinit_from_rom: Unable to calloc "
  471. "memory.\n", netxen_nic_driver_name);
  472. return -ENOMEM;
  473. }
  474. for (i = 0; i < n; i++) {
  475. if (netxen_rom_fast_read(adapter, 8 * i + 4, &val) != 0
  476. || netxen_rom_fast_read(adapter, 8 * i + 8,
  477. &addr) != 0)
  478. return -EIO;
  479. buf[i].addr = addr;
  480. buf[i].data = val;
  481. if (verbose)
  482. printk("%s: PCI: 0x%08x == 0x%08x\n",
  483. netxen_nic_driver_name, (unsigned int)
  484. netxen_decode_crb_addr((unsigned long)
  485. addr), val);
  486. }
  487. for (i = 0; i < n; i++) {
  488. off =
  489. netxen_decode_crb_addr((unsigned long)buf[i].addr) +
  490. NETXEN_PCI_CRBSPACE;
  491. /* skipping cold reboot MAGIC */
  492. if (off == NETXEN_CAM_RAM(0x1fc))
  493. continue;
  494. /* After writing this register, HW needs time for CRB */
  495. /* to quiet down (else crb_window returns 0xffffffff) */
  496. if (off == NETXEN_ROMUSB_GLB_SW_RESET) {
  497. init_delay = 1;
  498. /* hold xdma in reset also */
  499. buf[i].data = NETXEN_NIC_XDMA_RESET;
  500. }
  501. if (ADDR_IN_WINDOW1(off)) {
  502. writel(buf[i].data,
  503. NETXEN_CRB_NORMALIZE(adapter, off));
  504. } else {
  505. netxen_nic_pci_change_crbwindow(adapter, 0);
  506. writel(buf[i].data,
  507. pci_base_offset(adapter, off));
  508. netxen_nic_pci_change_crbwindow(adapter, 1);
  509. }
  510. if (init_delay == 1) {
  511. ssleep(1);
  512. init_delay = 0;
  513. }
  514. msleep(1);
  515. }
  516. kfree(buf);
  517. /* disable_peg_cache_all */
  518. /* unreset_net_cache */
  519. netxen_nic_hw_read_wx(adapter, NETXEN_ROMUSB_GLB_SW_RESET, &val,
  520. 4);
  521. netxen_crb_writelit_adapter(adapter, NETXEN_ROMUSB_GLB_SW_RESET,
  522. (val & 0xffffff0f));
  523. /* p2dn replyCount */
  524. netxen_crb_writelit_adapter(adapter,
  525. NETXEN_CRB_PEG_NET_D + 0xec, 0x1e);
  526. /* disable_peg_cache 0 */
  527. netxen_crb_writelit_adapter(adapter,
  528. NETXEN_CRB_PEG_NET_D + 0x4c, 8);
  529. /* disable_peg_cache 1 */
  530. netxen_crb_writelit_adapter(adapter,
  531. NETXEN_CRB_PEG_NET_I + 0x4c, 8);
  532. /* peg_clr_all */
  533. /* peg_clr 0 */
  534. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_0 + 0x8,
  535. 0);
  536. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_0 + 0xc,
  537. 0);
  538. /* peg_clr 1 */
  539. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_1 + 0x8,
  540. 0);
  541. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_1 + 0xc,
  542. 0);
  543. /* peg_clr 2 */
  544. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_2 + 0x8,
  545. 0);
  546. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_2 + 0xc,
  547. 0);
  548. /* peg_clr 3 */
  549. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_3 + 0x8,
  550. 0);
  551. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_3 + 0xc,
  552. 0);
  553. }
  554. return 0;
  555. }
  556. int netxen_initialize_adapter_offload(struct netxen_adapter *adapter)
  557. {
  558. uint64_t addr;
  559. uint32_t hi;
  560. uint32_t lo;
  561. adapter->dummy_dma.addr =
  562. pci_alloc_consistent(adapter->ahw.pdev,
  563. NETXEN_HOST_DUMMY_DMA_SIZE,
  564. &adapter->dummy_dma.phys_addr);
  565. if (adapter->dummy_dma.addr == NULL) {
  566. printk("%s: ERROR: Could not allocate dummy DMA memory\n",
  567. __FUNCTION__);
  568. return -ENOMEM;
  569. }
  570. addr = (uint64_t) adapter->dummy_dma.phys_addr;
  571. hi = (addr >> 32) & 0xffffffff;
  572. lo = addr & 0xffffffff;
  573. writel(hi, NETXEN_CRB_NORMALIZE(adapter, CRB_HOST_DUMMY_BUF_ADDR_HI));
  574. writel(lo, NETXEN_CRB_NORMALIZE(adapter, CRB_HOST_DUMMY_BUF_ADDR_LO));
  575. return 0;
  576. }
  577. void netxen_free_adapter_offload(struct netxen_adapter *adapter)
  578. {
  579. if (adapter->dummy_dma.addr) {
  580. pci_free_consistent(adapter->ahw.pdev,
  581. NETXEN_HOST_DUMMY_DMA_SIZE,
  582. adapter->dummy_dma.addr,
  583. adapter->dummy_dma.phys_addr);
  584. adapter->dummy_dma.addr = NULL;
  585. }
  586. }
  587. void netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val)
  588. {
  589. u32 val = 0;
  590. int loops = 0;
  591. if (!pegtune_val) {
  592. while (val != PHAN_INITIALIZE_COMPLETE && loops < 200000) {
  593. udelay(100);
  594. schedule();
  595. val =
  596. readl(NETXEN_CRB_NORMALIZE
  597. (adapter, CRB_CMDPEG_STATE));
  598. loops++;
  599. }
  600. if (val != PHAN_INITIALIZE_COMPLETE)
  601. printk("WARNING: Initial boot wait loop failed...\n");
  602. }
  603. }
  604. int netxen_nic_rx_has_work(struct netxen_adapter *adapter)
  605. {
  606. int ctx;
  607. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  608. struct netxen_recv_context *recv_ctx =
  609. &(adapter->recv_ctx[ctx]);
  610. u32 consumer;
  611. struct status_desc *desc_head;
  612. struct status_desc *desc;
  613. consumer = recv_ctx->status_rx_consumer;
  614. desc_head = recv_ctx->rcv_status_desc_head;
  615. desc = &desc_head[consumer];
  616. if (((le16_to_cpu(netxen_get_sts_owner(desc)))
  617. & STATUS_OWNER_HOST))
  618. return 1;
  619. }
  620. return 0;
  621. }
  622. static inline int netxen_nic_check_temp(struct netxen_adapter *adapter)
  623. {
  624. int port_num;
  625. struct netxen_port *port;
  626. struct net_device *netdev;
  627. uint32_t temp, temp_state, temp_val;
  628. int rv = 0;
  629. temp = readl(NETXEN_CRB_NORMALIZE(adapter, CRB_TEMP_STATE));
  630. temp_state = nx_get_temp_state(temp);
  631. temp_val = nx_get_temp_val(temp);
  632. if (temp_state == NX_TEMP_PANIC) {
  633. printk(KERN_ALERT
  634. "%s: Device temperature %d degrees C exceeds"
  635. " maximum allowed. Hardware has been shut down.\n",
  636. netxen_nic_driver_name, temp_val);
  637. for (port_num = 0; port_num < adapter->ahw.max_ports;
  638. port_num++) {
  639. port = adapter->port[port_num];
  640. netdev = port->netdev;
  641. netif_carrier_off(netdev);
  642. netif_stop_queue(netdev);
  643. }
  644. rv = 1;
  645. } else if (temp_state == NX_TEMP_WARN) {
  646. if (adapter->temp == NX_TEMP_NORMAL) {
  647. printk(KERN_ALERT
  648. "%s: Device temperature %d degrees C "
  649. "exceeds operating range."
  650. " Immediate action needed.\n",
  651. netxen_nic_driver_name, temp_val);
  652. }
  653. } else {
  654. if (adapter->temp == NX_TEMP_WARN) {
  655. printk(KERN_INFO
  656. "%s: Device temperature is now %d degrees C"
  657. " in normal range.\n", netxen_nic_driver_name,
  658. temp_val);
  659. }
  660. }
  661. adapter->temp = temp_state;
  662. return rv;
  663. }
  664. void netxen_watchdog_task(struct work_struct *work)
  665. {
  666. int port_num;
  667. struct netxen_port *port;
  668. struct net_device *netdev;
  669. struct netxen_adapter *adapter =
  670. container_of(work, struct netxen_adapter, watchdog_task);
  671. if (netxen_nic_check_temp(adapter))
  672. return;
  673. for (port_num = 0; port_num < adapter->ahw.max_ports; port_num++) {
  674. port = adapter->port[port_num];
  675. netdev = port->netdev;
  676. if ((netif_running(netdev)) && !netif_carrier_ok(netdev)) {
  677. printk(KERN_INFO "%s port %d, %s carrier is now ok\n",
  678. netxen_nic_driver_name, port_num, netdev->name);
  679. netif_carrier_on(netdev);
  680. }
  681. if (netif_queue_stopped(netdev))
  682. netif_wake_queue(netdev);
  683. }
  684. if (adapter->handle_phy_intr)
  685. adapter->handle_phy_intr(adapter);
  686. mod_timer(&adapter->watchdog_timer, jiffies + 2 * HZ);
  687. }
  688. /*
  689. * netxen_process_rcv() send the received packet to the protocol stack.
  690. * and if the number of receives exceeds RX_BUFFERS_REFILL, then we
  691. * invoke the routine to send more rx buffers to the Phantom...
  692. */
  693. void
  694. netxen_process_rcv(struct netxen_adapter *adapter, int ctxid,
  695. struct status_desc *desc)
  696. {
  697. struct netxen_port *port = adapter->port[netxen_get_sts_port(desc)];
  698. struct pci_dev *pdev = port->pdev;
  699. struct net_device *netdev = port->netdev;
  700. int index = le16_to_cpu(netxen_get_sts_refhandle(desc));
  701. struct netxen_recv_context *recv_ctx = &(adapter->recv_ctx[ctxid]);
  702. struct netxen_rx_buffer *buffer;
  703. struct sk_buff *skb;
  704. u32 length = le16_to_cpu(netxen_get_sts_totallength(desc));
  705. u32 desc_ctx;
  706. struct netxen_rcv_desc_ctx *rcv_desc;
  707. int ret;
  708. desc_ctx = netxen_get_sts_type(desc);
  709. if (unlikely(desc_ctx >= NUM_RCV_DESC_RINGS)) {
  710. printk("%s: %s Bad Rcv descriptor ring\n",
  711. netxen_nic_driver_name, netdev->name);
  712. return;
  713. }
  714. rcv_desc = &recv_ctx->rcv_desc[desc_ctx];
  715. if (unlikely(index > rcv_desc->max_rx_desc_count)) {
  716. DPRINTK(ERR, "Got a buffer index:%x Max is %x\n",
  717. index, rcv_desc->max_rx_desc_count);
  718. return;
  719. }
  720. buffer = &rcv_desc->rx_buf_arr[index];
  721. if (desc_ctx == RCV_DESC_LRO_CTXID) {
  722. buffer->lro_current_frags++;
  723. if (netxen_get_sts_desc_lro_last_frag(desc)) {
  724. buffer->lro_expected_frags =
  725. netxen_get_sts_desc_lro_cnt(desc);
  726. buffer->lro_length = length;
  727. }
  728. if (buffer->lro_current_frags != buffer->lro_expected_frags) {
  729. if (buffer->lro_expected_frags != 0) {
  730. printk("LRO: (refhandle:%x) recv frag."
  731. "wait for last. flags: %x expected:%d"
  732. "have:%d\n", index,
  733. netxen_get_sts_desc_lro_last_frag(desc),
  734. buffer->lro_expected_frags,
  735. buffer->lro_current_frags);
  736. }
  737. return;
  738. }
  739. }
  740. pci_unmap_single(pdev, buffer->dma, rcv_desc->dma_size,
  741. PCI_DMA_FROMDEVICE);
  742. skb = (struct sk_buff *)buffer->skb;
  743. if (likely(netxen_get_sts_status(desc) == STATUS_CKSUM_OK)) {
  744. port->stats.csummed++;
  745. skb->ip_summed = CHECKSUM_UNNECESSARY;
  746. }
  747. skb->dev = netdev;
  748. if (desc_ctx == RCV_DESC_LRO_CTXID) {
  749. /* True length was only available on the last pkt */
  750. skb_put(skb, buffer->lro_length);
  751. } else {
  752. skb_put(skb, length);
  753. }
  754. skb->protocol = eth_type_trans(skb, netdev);
  755. ret = netif_receive_skb(skb);
  756. /*
  757. * RH: Do we need these stats on a regular basis. Can we get it from
  758. * Linux stats.
  759. */
  760. switch (ret) {
  761. case NET_RX_SUCCESS:
  762. port->stats.uphappy++;
  763. break;
  764. case NET_RX_CN_LOW:
  765. port->stats.uplcong++;
  766. break;
  767. case NET_RX_CN_MOD:
  768. port->stats.upmcong++;
  769. break;
  770. case NET_RX_CN_HIGH:
  771. port->stats.uphcong++;
  772. break;
  773. case NET_RX_DROP:
  774. port->stats.updropped++;
  775. break;
  776. default:
  777. port->stats.updunno++;
  778. break;
  779. }
  780. netdev->last_rx = jiffies;
  781. rcv_desc->rcv_free++;
  782. rcv_desc->rcv_pending--;
  783. /*
  784. * We just consumed one buffer so post a buffer.
  785. */
  786. adapter->stats.post_called++;
  787. buffer->skb = NULL;
  788. buffer->state = NETXEN_BUFFER_FREE;
  789. buffer->lro_current_frags = 0;
  790. buffer->lro_expected_frags = 0;
  791. port->stats.no_rcv++;
  792. port->stats.rxbytes += length;
  793. }
  794. /* Process Receive status ring */
  795. u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctxid, int max)
  796. {
  797. struct netxen_recv_context *recv_ctx = &(adapter->recv_ctx[ctxid]);
  798. struct status_desc *desc_head = recv_ctx->rcv_status_desc_head;
  799. struct status_desc *desc; /* used to read status desc here */
  800. u32 consumer = recv_ctx->status_rx_consumer;
  801. u32 producer = 0;
  802. int count = 0, ring;
  803. DPRINTK(INFO, "procesing receive\n");
  804. /*
  805. * we assume in this case that there is only one port and that is
  806. * port #1...changes need to be done in firmware to indicate port
  807. * number as part of the descriptor. This way we will be able to get
  808. * the netdev which is associated with that device.
  809. */
  810. while (count < max) {
  811. desc = &desc_head[consumer];
  812. if (!
  813. (le16_to_cpu(netxen_get_sts_owner(desc)) &
  814. STATUS_OWNER_HOST)) {
  815. DPRINTK(ERR, "desc %p ownedby %x\n", desc,
  816. netxen_get_sts_owner(desc));
  817. break;
  818. }
  819. netxen_process_rcv(adapter, ctxid, desc);
  820. netxen_clear_sts_owner(desc);
  821. netxen_set_sts_owner(desc, STATUS_OWNER_PHANTOM);
  822. consumer = (consumer + 1) & (adapter->max_rx_desc_count - 1);
  823. count++;
  824. }
  825. if (count) {
  826. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  827. netxen_post_rx_buffers_nodb(adapter, ctxid, ring);
  828. }
  829. }
  830. /* update the consumer index in phantom */
  831. if (count) {
  832. adapter->stats.process_rcv++;
  833. recv_ctx->status_rx_consumer = consumer;
  834. recv_ctx->status_rx_producer = producer;
  835. /* Window = 1 */
  836. writel(consumer,
  837. NETXEN_CRB_NORMALIZE(adapter,
  838. recv_crb_registers[ctxid].
  839. crb_rcv_status_consumer));
  840. }
  841. return count;
  842. }
  843. /* Process Command status ring */
  844. int netxen_process_cmd_ring(unsigned long data)
  845. {
  846. u32 last_consumer;
  847. u32 consumer;
  848. struct netxen_adapter *adapter = (struct netxen_adapter *)data;
  849. int count1 = 0;
  850. int count2 = 0;
  851. struct netxen_cmd_buffer *buffer;
  852. struct netxen_port *port; /* port #1 */
  853. struct netxen_port *nport;
  854. struct pci_dev *pdev;
  855. struct netxen_skb_frag *frag;
  856. u32 i;
  857. struct sk_buff *skb = NULL;
  858. int p;
  859. int done;
  860. spin_lock(&adapter->tx_lock);
  861. last_consumer = adapter->last_cmd_consumer;
  862. DPRINTK(INFO, "procesing xmit complete\n");
  863. /* we assume in this case that there is only one port and that is
  864. * port #1...changes need to be done in firmware to indicate port
  865. * number as part of the descriptor. This way we will be able to get
  866. * the netdev which is associated with that device.
  867. */
  868. consumer = *(adapter->cmd_consumer);
  869. if (last_consumer == consumer) { /* Ring is empty */
  870. DPRINTK(INFO, "last_consumer %d == consumer %d\n",
  871. last_consumer, consumer);
  872. spin_unlock(&adapter->tx_lock);
  873. return 1;
  874. }
  875. adapter->proc_cmd_buf_counter++;
  876. adapter->stats.process_xmit++;
  877. /*
  878. * Not needed - does not seem to be used anywhere.
  879. * adapter->cmd_consumer = consumer;
  880. */
  881. spin_unlock(&adapter->tx_lock);
  882. while ((last_consumer != consumer) && (count1 < MAX_STATUS_HANDLE)) {
  883. buffer = &adapter->cmd_buf_arr[last_consumer];
  884. port = adapter->port[buffer->port];
  885. pdev = port->pdev;
  886. frag = &buffer->frag_array[0];
  887. skb = buffer->skb;
  888. if (skb && (cmpxchg(&buffer->skb, skb, 0) == skb)) {
  889. pci_unmap_single(pdev, frag->dma, frag->length,
  890. PCI_DMA_TODEVICE);
  891. for (i = 1; i < buffer->frag_count; i++) {
  892. DPRINTK(INFO, "getting fragment no %d\n", i);
  893. frag++; /* Get the next frag */
  894. pci_unmap_page(pdev, frag->dma, frag->length,
  895. PCI_DMA_TODEVICE);
  896. }
  897. port->stats.skbfreed++;
  898. dev_kfree_skb_any(skb);
  899. skb = NULL;
  900. } else if (adapter->proc_cmd_buf_counter == 1) {
  901. port->stats.txnullskb++;
  902. }
  903. if (unlikely(netif_queue_stopped(port->netdev)
  904. && netif_carrier_ok(port->netdev))
  905. && ((jiffies - port->netdev->trans_start) >
  906. port->netdev->watchdog_timeo)) {
  907. SCHEDULE_WORK(&port->adapter->tx_timeout_task);
  908. }
  909. last_consumer = get_next_index(last_consumer,
  910. adapter->max_tx_desc_count);
  911. count1++;
  912. }
  913. adapter->stats.noxmitdone += count1;
  914. count2 = 0;
  915. spin_lock(&adapter->tx_lock);
  916. if ((--adapter->proc_cmd_buf_counter) == 0) {
  917. adapter->last_cmd_consumer = last_consumer;
  918. while ((adapter->last_cmd_consumer != consumer)
  919. && (count2 < MAX_STATUS_HANDLE)) {
  920. buffer =
  921. &adapter->cmd_buf_arr[adapter->last_cmd_consumer];
  922. count2++;
  923. if (buffer->skb)
  924. break;
  925. else
  926. adapter->last_cmd_consumer =
  927. get_next_index(adapter->last_cmd_consumer,
  928. adapter->max_tx_desc_count);
  929. }
  930. }
  931. if (count1 || count2) {
  932. for (p = 0; p < adapter->ahw.max_ports; p++) {
  933. nport = adapter->port[p];
  934. if (netif_queue_stopped(nport->netdev)
  935. && (nport->flags & NETXEN_NETDEV_STATUS)) {
  936. netif_wake_queue(nport->netdev);
  937. nport->flags &= ~NETXEN_NETDEV_STATUS;
  938. }
  939. }
  940. }
  941. /*
  942. * If everything is freed up to consumer then check if the ring is full
  943. * If the ring is full then check if more needs to be freed and
  944. * schedule the call back again.
  945. *
  946. * This happens when there are 2 CPUs. One could be freeing and the
  947. * other filling it. If the ring is full when we get out of here and
  948. * the card has already interrupted the host then the host can miss the
  949. * interrupt.
  950. *
  951. * There is still a possible race condition and the host could miss an
  952. * interrupt. The card has to take care of this.
  953. */
  954. if (adapter->last_cmd_consumer == consumer &&
  955. (((adapter->cmd_producer + 1) %
  956. adapter->max_tx_desc_count) == adapter->last_cmd_consumer)) {
  957. consumer = *(adapter->cmd_consumer);
  958. }
  959. done = (adapter->last_cmd_consumer == consumer);
  960. spin_unlock(&adapter->tx_lock);
  961. DPRINTK(INFO, "last consumer is %d in %s\n", last_consumer,
  962. __FUNCTION__);
  963. return (done);
  964. }
  965. /*
  966. * netxen_post_rx_buffers puts buffer in the Phantom memory
  967. */
  968. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx, u32 ringid)
  969. {
  970. struct pci_dev *pdev = adapter->ahw.pdev;
  971. struct sk_buff *skb;
  972. struct netxen_recv_context *recv_ctx = &(adapter->recv_ctx[ctx]);
  973. struct netxen_rcv_desc_ctx *rcv_desc = NULL;
  974. uint producer;
  975. struct rcv_desc *pdesc;
  976. struct netxen_rx_buffer *buffer;
  977. int count = 0;
  978. int index = 0;
  979. netxen_ctx_msg msg = 0;
  980. dma_addr_t dma;
  981. adapter->stats.post_called++;
  982. rcv_desc = &recv_ctx->rcv_desc[ringid];
  983. producer = rcv_desc->producer;
  984. index = rcv_desc->begin_alloc;
  985. buffer = &rcv_desc->rx_buf_arr[index];
  986. /* We can start writing rx descriptors into the phantom memory. */
  987. while (buffer->state == NETXEN_BUFFER_FREE) {
  988. skb = dev_alloc_skb(rcv_desc->skb_size);
  989. if (unlikely(!skb)) {
  990. /*
  991. * TODO
  992. * We need to schedule the posting of buffers to the pegs.
  993. */
  994. rcv_desc->begin_alloc = index;
  995. DPRINTK(ERR, "netxen_post_rx_buffers: "
  996. " allocated only %d buffers\n", count);
  997. break;
  998. }
  999. count++; /* now there should be no failure */
  1000. pdesc = &rcv_desc->desc_head[producer];
  1001. #if defined(XGB_DEBUG)
  1002. *(unsigned long *)(skb->head) = 0xc0debabe;
  1003. if (skb_is_nonlinear(skb)) {
  1004. printk("Allocated SKB @%p is nonlinear\n");
  1005. }
  1006. #endif
  1007. skb_reserve(skb, 2);
  1008. /* This will be setup when we receive the
  1009. * buffer after it has been filled FSL TBD TBD
  1010. * skb->dev = netdev;
  1011. */
  1012. dma = pci_map_single(pdev, skb->data, rcv_desc->dma_size,
  1013. PCI_DMA_FROMDEVICE);
  1014. pdesc->addr_buffer = dma;
  1015. buffer->skb = skb;
  1016. buffer->state = NETXEN_BUFFER_BUSY;
  1017. buffer->dma = dma;
  1018. /* make a rcv descriptor */
  1019. pdesc->reference_handle = buffer->ref_handle;
  1020. pdesc->buffer_length = rcv_desc->dma_size;
  1021. DPRINTK(INFO, "done writing descripter\n");
  1022. producer =
  1023. get_next_index(producer, rcv_desc->max_rx_desc_count);
  1024. index = get_next_index(index, rcv_desc->max_rx_desc_count);
  1025. buffer = &rcv_desc->rx_buf_arr[index];
  1026. }
  1027. /* if we did allocate buffers, then write the count to Phantom */
  1028. if (count) {
  1029. rcv_desc->begin_alloc = index;
  1030. rcv_desc->rcv_pending += count;
  1031. adapter->stats.lastposted = count;
  1032. adapter->stats.posted += count;
  1033. rcv_desc->producer = producer;
  1034. if (rcv_desc->rcv_free >= 32) {
  1035. rcv_desc->rcv_free = 0;
  1036. /* Window = 1 */
  1037. writel((producer - 1) &
  1038. (rcv_desc->max_rx_desc_count - 1),
  1039. NETXEN_CRB_NORMALIZE(adapter,
  1040. recv_crb_registers[0].
  1041. rcv_desc_crb[ringid].
  1042. crb_rcv_producer_offset));
  1043. /*
  1044. * Write a doorbell msg to tell phanmon of change in
  1045. * receive ring producer
  1046. */
  1047. netxen_set_msg_peg_id(msg, NETXEN_RCV_PEG_DB_ID);
  1048. netxen_set_msg_privid(msg);
  1049. netxen_set_msg_count(msg,
  1050. ((producer -
  1051. 1) & (rcv_desc->
  1052. max_rx_desc_count - 1)));
  1053. netxen_set_msg_ctxid(msg, 0);
  1054. netxen_set_msg_opcode(msg, NETXEN_RCV_PRODUCER(ringid));
  1055. writel(msg,
  1056. DB_NORMALIZE(adapter,
  1057. NETXEN_RCV_PRODUCER_OFFSET));
  1058. }
  1059. }
  1060. }
  1061. void netxen_post_rx_buffers_nodb(struct netxen_adapter *adapter, uint32_t ctx,
  1062. uint32_t ringid)
  1063. {
  1064. struct pci_dev *pdev = adapter->ahw.pdev;
  1065. struct sk_buff *skb;
  1066. struct netxen_recv_context *recv_ctx = &(adapter->recv_ctx[ctx]);
  1067. struct netxen_rcv_desc_ctx *rcv_desc = NULL;
  1068. u32 producer;
  1069. struct rcv_desc *pdesc;
  1070. struct netxen_rx_buffer *buffer;
  1071. int count = 0;
  1072. int index = 0;
  1073. adapter->stats.post_called++;
  1074. rcv_desc = &recv_ctx->rcv_desc[ringid];
  1075. producer = rcv_desc->producer;
  1076. index = rcv_desc->begin_alloc;
  1077. buffer = &rcv_desc->rx_buf_arr[index];
  1078. /* We can start writing rx descriptors into the phantom memory. */
  1079. while (buffer->state == NETXEN_BUFFER_FREE) {
  1080. skb = dev_alloc_skb(rcv_desc->skb_size);
  1081. if (unlikely(!skb)) {
  1082. /*
  1083. * We need to schedule the posting of buffers to the pegs.
  1084. */
  1085. rcv_desc->begin_alloc = index;
  1086. DPRINTK(ERR, "netxen_post_rx_buffers_nodb: "
  1087. " allocated only %d buffers\n", count);
  1088. break;
  1089. }
  1090. count++; /* now there should be no failure */
  1091. pdesc = &rcv_desc->desc_head[producer];
  1092. skb_reserve(skb, 2);
  1093. /*
  1094. * This will be setup when we receive the
  1095. * buffer after it has been filled
  1096. * skb->dev = netdev;
  1097. */
  1098. buffer->skb = skb;
  1099. buffer->state = NETXEN_BUFFER_BUSY;
  1100. buffer->dma = pci_map_single(pdev, skb->data,
  1101. rcv_desc->dma_size,
  1102. PCI_DMA_FROMDEVICE);
  1103. /* make a rcv descriptor */
  1104. pdesc->reference_handle = le16_to_cpu(buffer->ref_handle);
  1105. pdesc->buffer_length = le16_to_cpu(rcv_desc->dma_size);
  1106. pdesc->addr_buffer = cpu_to_le64(buffer->dma);
  1107. DPRINTK(INFO, "done writing descripter\n");
  1108. producer =
  1109. get_next_index(producer, rcv_desc->max_rx_desc_count);
  1110. index = get_next_index(index, rcv_desc->max_rx_desc_count);
  1111. buffer = &rcv_desc->rx_buf_arr[index];
  1112. }
  1113. /* if we did allocate buffers, then write the count to Phantom */
  1114. if (count) {
  1115. rcv_desc->begin_alloc = index;
  1116. rcv_desc->rcv_pending += count;
  1117. adapter->stats.lastposted = count;
  1118. adapter->stats.posted += count;
  1119. rcv_desc->producer = producer;
  1120. if (rcv_desc->rcv_free >= 32) {
  1121. rcv_desc->rcv_free = 0;
  1122. /* Window = 1 */
  1123. writel((producer - 1) &
  1124. (rcv_desc->max_rx_desc_count - 1),
  1125. NETXEN_CRB_NORMALIZE(adapter,
  1126. recv_crb_registers[0].
  1127. rcv_desc_crb[ringid].
  1128. crb_rcv_producer_offset));
  1129. wmb();
  1130. }
  1131. }
  1132. }
  1133. int netxen_nic_tx_has_work(struct netxen_adapter *adapter)
  1134. {
  1135. if (find_diff_among(adapter->last_cmd_consumer,
  1136. adapter->cmd_producer,
  1137. adapter->max_tx_desc_count) > 0)
  1138. return 1;
  1139. return 0;
  1140. }
  1141. int
  1142. netxen_nic_fill_statistics(struct netxen_adapter *adapter,
  1143. struct netxen_port *port,
  1144. struct netxen_statistics *netxen_stats)
  1145. {
  1146. void __iomem *addr;
  1147. if (adapter->ahw.board_type == NETXEN_NIC_XGBE) {
  1148. netxen_nic_pci_change_crbwindow(adapter, 0);
  1149. NETXEN_NIC_LOCKED_READ_REG(NETXEN_NIU_XGE_TX_BYTE_CNT,
  1150. &(netxen_stats->tx_bytes));
  1151. NETXEN_NIC_LOCKED_READ_REG(NETXEN_NIU_XGE_TX_FRAME_CNT,
  1152. &(netxen_stats->tx_packets));
  1153. NETXEN_NIC_LOCKED_READ_REG(NETXEN_NIU_XGE_RX_BYTE_CNT,
  1154. &(netxen_stats->rx_bytes));
  1155. NETXEN_NIC_LOCKED_READ_REG(NETXEN_NIU_XGE_RX_FRAME_CNT,
  1156. &(netxen_stats->rx_packets));
  1157. NETXEN_NIC_LOCKED_READ_REG(NETXEN_NIU_XGE_AGGR_ERROR_CNT,
  1158. &(netxen_stats->rx_errors));
  1159. NETXEN_NIC_LOCKED_READ_REG(NETXEN_NIU_XGE_CRC_ERROR_CNT,
  1160. &(netxen_stats->rx_crc_errors));
  1161. NETXEN_NIC_LOCKED_READ_REG(NETXEN_NIU_XGE_OVERSIZE_FRAME_ERR,
  1162. &(netxen_stats->
  1163. rx_long_length_error));
  1164. NETXEN_NIC_LOCKED_READ_REG(NETXEN_NIU_XGE_UNDERSIZE_FRAME_ERR,
  1165. &(netxen_stats->
  1166. rx_short_length_error));
  1167. netxen_nic_pci_change_crbwindow(adapter, 1);
  1168. } else {
  1169. spin_lock_bh(&adapter->tx_lock);
  1170. netxen_stats->tx_bytes = port->stats.txbytes;
  1171. netxen_stats->tx_packets = port->stats.xmitedframes +
  1172. port->stats.xmitfinished;
  1173. netxen_stats->rx_bytes = port->stats.rxbytes;
  1174. netxen_stats->rx_packets = port->stats.no_rcv;
  1175. netxen_stats->rx_errors = port->stats.rcvdbadskb;
  1176. netxen_stats->tx_errors = port->stats.nocmddescriptor;
  1177. netxen_stats->rx_short_length_error = port->stats.uplcong;
  1178. netxen_stats->rx_long_length_error = port->stats.uphcong;
  1179. netxen_stats->rx_crc_errors = 0;
  1180. netxen_stats->rx_mac_errors = 0;
  1181. spin_unlock_bh(&adapter->tx_lock);
  1182. }
  1183. return 0;
  1184. }
  1185. void netxen_nic_clear_stats(struct netxen_adapter *adapter)
  1186. {
  1187. struct netxen_port *port;
  1188. int port_num;
  1189. memset(&adapter->stats, 0, sizeof(adapter->stats));
  1190. for (port_num = 0; port_num < adapter->ahw.max_ports; port_num++) {
  1191. port = adapter->port[port_num];
  1192. memset(&port->stats, 0, sizeof(port->stats));
  1193. }
  1194. }
  1195. int
  1196. netxen_nic_clear_statistics(struct netxen_adapter *adapter,
  1197. struct netxen_port *port)
  1198. {
  1199. int data = 0;
  1200. netxen_nic_pci_change_crbwindow(adapter, 0);
  1201. netxen_nic_locked_write_reg(adapter, NETXEN_NIU_XGE_TX_BYTE_CNT, &data);
  1202. netxen_nic_locked_write_reg(adapter, NETXEN_NIU_XGE_TX_FRAME_CNT,
  1203. &data);
  1204. netxen_nic_locked_write_reg(adapter, NETXEN_NIU_XGE_RX_BYTE_CNT, &data);
  1205. netxen_nic_locked_write_reg(adapter, NETXEN_NIU_XGE_RX_FRAME_CNT,
  1206. &data);
  1207. netxen_nic_locked_write_reg(adapter, NETXEN_NIU_XGE_AGGR_ERROR_CNT,
  1208. &data);
  1209. netxen_nic_locked_write_reg(adapter, NETXEN_NIU_XGE_CRC_ERROR_CNT,
  1210. &data);
  1211. netxen_nic_locked_write_reg(adapter, NETXEN_NIU_XGE_OVERSIZE_FRAME_ERR,
  1212. &data);
  1213. netxen_nic_locked_write_reg(adapter, NETXEN_NIU_XGE_UNDERSIZE_FRAME_ERR,
  1214. &data);
  1215. netxen_nic_pci_change_crbwindow(adapter, 1);
  1216. netxen_nic_clear_stats(adapter);
  1217. return 0;
  1218. }
  1219. int
  1220. netxen_nic_do_ioctl(struct netxen_adapter *adapter, void *u_data,
  1221. struct netxen_port *port)
  1222. {
  1223. struct netxen_nic_ioctl_data data;
  1224. struct netxen_nic_ioctl_data *up_data;
  1225. int retval = 0;
  1226. struct netxen_statistics netxen_stats;
  1227. up_data = (void *)u_data;
  1228. DPRINTK(INFO, "doing ioctl for %p\n", adapter);
  1229. if (copy_from_user(&data, (void __user *)up_data, sizeof(data))) {
  1230. /* evil user tried to crash the kernel */
  1231. DPRINTK(ERR, "bad copy from userland: %d\n", (int)sizeof(data));
  1232. retval = -EFAULT;
  1233. goto error_out;
  1234. }
  1235. /* Shouldn't access beyond legal limits of "char u[64];" member */
  1236. if (!data.ptr && (data.size > sizeof(data.u))) {
  1237. /* evil user tried to crash the kernel */
  1238. DPRINTK(ERR, "bad size: %d\n", data.size);
  1239. retval = -EFAULT;
  1240. goto error_out;
  1241. }
  1242. switch (data.cmd) {
  1243. case netxen_nic_cmd_pci_read:
  1244. if ((retval = netxen_nic_hw_read_ioctl(adapter, data.off,
  1245. &(data.u), data.size)))
  1246. goto error_out;
  1247. if (copy_to_user
  1248. ((void __user *)&(up_data->u), &(data.u), data.size)) {
  1249. DPRINTK(ERR, "bad copy to userland: %d\n",
  1250. (int)sizeof(data));
  1251. retval = -EFAULT;
  1252. goto error_out;
  1253. }
  1254. data.rv = 0;
  1255. break;
  1256. case netxen_nic_cmd_pci_write:
  1257. if ((retval = netxen_nic_hw_write_ioctl(adapter, data.off,
  1258. &(data.u), data.size)))
  1259. goto error_out;
  1260. data.rv = 0;
  1261. break;
  1262. case netxen_nic_cmd_pci_mem_read:
  1263. if (netxen_nic_pci_mem_read_ioctl(adapter, data.off, &(data.u),
  1264. data.size)) {
  1265. DPRINTK(ERR, "Failed to read the data.\n");
  1266. retval = -EFAULT;
  1267. goto error_out;
  1268. }
  1269. if (copy_to_user
  1270. ((void __user *)&(up_data->u), &(data.u), data.size)) {
  1271. DPRINTK(ERR, "bad copy to userland: %d\n",
  1272. (int)sizeof(data));
  1273. retval = -EFAULT;
  1274. goto error_out;
  1275. }
  1276. data.rv = 0;
  1277. break;
  1278. case netxen_nic_cmd_pci_mem_write:
  1279. if ((retval = netxen_nic_pci_mem_write_ioctl(adapter, data.off,
  1280. &(data.u),
  1281. data.size)))
  1282. goto error_out;
  1283. data.rv = 0;
  1284. break;
  1285. case netxen_nic_cmd_pci_config_read:
  1286. switch (data.size) {
  1287. case 1:
  1288. data.rv = pci_read_config_byte(adapter->ahw.pdev,
  1289. data.off,
  1290. (char *)&(data.u));
  1291. break;
  1292. case 2:
  1293. data.rv = pci_read_config_word(adapter->ahw.pdev,
  1294. data.off,
  1295. (short *)&(data.u));
  1296. break;
  1297. case 4:
  1298. data.rv = pci_read_config_dword(adapter->ahw.pdev,
  1299. data.off,
  1300. (u32 *) & (data.u));
  1301. break;
  1302. }
  1303. if (copy_to_user
  1304. ((void __user *)&(up_data->u), &(data.u), data.size)) {
  1305. DPRINTK(ERR, "bad copy to userland: %d\n",
  1306. (int)sizeof(data));
  1307. retval = -EFAULT;
  1308. goto error_out;
  1309. }
  1310. break;
  1311. case netxen_nic_cmd_pci_config_write:
  1312. switch (data.size) {
  1313. case 1:
  1314. data.rv = pci_write_config_byte(adapter->ahw.pdev,
  1315. data.off,
  1316. *(char *)&(data.u));
  1317. break;
  1318. case 2:
  1319. data.rv = pci_write_config_word(adapter->ahw.pdev,
  1320. data.off,
  1321. *(short *)&(data.u));
  1322. break;
  1323. case 4:
  1324. data.rv = pci_write_config_dword(adapter->ahw.pdev,
  1325. data.off,
  1326. *(u32 *) & (data.u));
  1327. break;
  1328. }
  1329. break;
  1330. case netxen_nic_cmd_get_stats:
  1331. data.rv =
  1332. netxen_nic_fill_statistics(adapter, port, &netxen_stats);
  1333. if (copy_to_user
  1334. ((void __user *)(up_data->ptr), (void *)&netxen_stats,
  1335. sizeof(struct netxen_statistics))) {
  1336. DPRINTK(ERR, "bad copy to userland: %d\n",
  1337. (int)sizeof(netxen_stats));
  1338. retval = -EFAULT;
  1339. goto error_out;
  1340. }
  1341. up_data->rv = data.rv;
  1342. break;
  1343. case netxen_nic_cmd_clear_stats:
  1344. data.rv = netxen_nic_clear_statistics(adapter, port);
  1345. up_data->rv = data.rv;
  1346. break;
  1347. case netxen_nic_cmd_get_version:
  1348. if (copy_to_user
  1349. ((void __user *)&(up_data->u), NETXEN_NIC_LINUX_VERSIONID,
  1350. sizeof(NETXEN_NIC_LINUX_VERSIONID))) {
  1351. DPRINTK(ERR, "bad copy to userland: %d\n",
  1352. (int)sizeof(data));
  1353. retval = -EFAULT;
  1354. goto error_out;
  1355. }
  1356. break;
  1357. default:
  1358. DPRINTK(INFO, "bad command %d for %p\n", data.cmd, adapter);
  1359. retval = -EOPNOTSUPP;
  1360. goto error_out;
  1361. }
  1362. put_user(data.rv, (&(up_data->rv)));
  1363. DPRINTK(INFO, "done ioctl for %p well.\n", adapter);
  1364. error_out:
  1365. return retval;
  1366. }