qlcnic.h 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409
  1. /*
  2. * Copyright (C) 2009 - QLogic Corporation.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called "COPYING".
  22. *
  23. */
  24. #ifndef _QLCNIC_H_
  25. #define _QLCNIC_H_
  26. #include <linux/module.h>
  27. #include <linux/kernel.h>
  28. #include <linux/types.h>
  29. #include <linux/ioport.h>
  30. #include <linux/pci.h>
  31. #include <linux/netdevice.h>
  32. #include <linux/etherdevice.h>
  33. #include <linux/ip.h>
  34. #include <linux/in.h>
  35. #include <linux/tcp.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/firmware.h>
  38. #include <linux/ethtool.h>
  39. #include <linux/mii.h>
  40. #include <linux/timer.h>
  41. #include <linux/vmalloc.h>
  42. #include <linux/io.h>
  43. #include <asm/byteorder.h>
  44. #include "qlcnic_hdr.h"
  45. #define _QLCNIC_LINUX_MAJOR 5
  46. #define _QLCNIC_LINUX_MINOR 0
  47. #define _QLCNIC_LINUX_SUBVERSION 10
  48. #define QLCNIC_LINUX_VERSIONID "5.0.10"
  49. #define QLCNIC_DRV_IDC_VER 0x01
  50. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  51. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  52. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  53. #define _major(v) (((v) >> 24) & 0xff)
  54. #define _minor(v) (((v) >> 16) & 0xff)
  55. #define _build(v) ((v) & 0xffff)
  56. /* version in image has weird encoding:
  57. * 7:0 - major
  58. * 15:8 - minor
  59. * 31:16 - build (little endian)
  60. */
  61. #define QLCNIC_DECODE_VERSION(v) \
  62. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  63. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  64. #define QLCNIC_NUM_FLASH_SECTORS (64)
  65. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  66. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  67. * QLCNIC_FLASH_SECTOR_SIZE)
  68. #define RCV_DESC_RINGSIZE(rds_ring) \
  69. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  70. #define RCV_BUFF_RINGSIZE(rds_ring) \
  71. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  72. #define STATUS_DESC_RINGSIZE(sds_ring) \
  73. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  74. #define TX_BUFF_RINGSIZE(tx_ring) \
  75. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  76. #define TX_DESC_RINGSIZE(tx_ring) \
  77. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  78. #define QLCNIC_P3P_A0 0x50
  79. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  80. #define FIRST_PAGE_GROUP_START 0
  81. #define FIRST_PAGE_GROUP_END 0x100000
  82. #define P3_MAX_MTU (9600)
  83. #define P3_MIN_MTU (68)
  84. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  85. #define QLCNIC_P3_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  86. #define QLCNIC_P3_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3_MAX_MTU)
  87. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  88. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  89. /* Opcodes to be used with the commands */
  90. #define TX_ETHER_PKT 0x01
  91. #define TX_TCP_PKT 0x02
  92. #define TX_UDP_PKT 0x03
  93. #define TX_IP_PKT 0x04
  94. #define TX_TCP_LSO 0x05
  95. #define TX_TCP_LSO6 0x06
  96. #define TX_IPSEC 0x07
  97. #define TX_IPSEC_CMD 0x0a
  98. #define TX_TCPV6_PKT 0x0b
  99. #define TX_UDPV6_PKT 0x0c
  100. /* Tx defines */
  101. #define MAX_TSO_HEADER_DESC 2
  102. #define MGMT_CMD_DESC_RESV 4
  103. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  104. + MGMT_CMD_DESC_RESV)
  105. #define QLCNIC_MAX_TX_TIMEOUTS 2
  106. /*
  107. * Following are the states of the Phantom. Phantom will set them and
  108. * Host will read to check if the fields are correct.
  109. */
  110. #define PHAN_INITIALIZE_FAILED 0xffff
  111. #define PHAN_INITIALIZE_COMPLETE 0xff01
  112. /* Host writes the following to notify that it has done the init-handshake */
  113. #define PHAN_INITIALIZE_ACK 0xf00f
  114. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  115. #define NUM_RCV_DESC_RINGS 3
  116. #define NUM_STS_DESC_RINGS 4
  117. #define RCV_RING_NORMAL 0
  118. #define RCV_RING_JUMBO 1
  119. #define MIN_CMD_DESCRIPTORS 64
  120. #define MIN_RCV_DESCRIPTORS 64
  121. #define MIN_JUMBO_DESCRIPTORS 32
  122. #define MAX_CMD_DESCRIPTORS 1024
  123. #define MAX_RCV_DESCRIPTORS_1G 4096
  124. #define MAX_RCV_DESCRIPTORS_10G 8192
  125. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  126. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  127. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  128. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  129. #define MAX_RDS_RINGS 2
  130. #define get_next_index(index, length) \
  131. (((index) + 1) & ((length) - 1))
  132. /*
  133. * Following data structures describe the descriptors that will be used.
  134. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  135. * we are doing LSO (above the 1500 size packet) only.
  136. */
  137. #define FLAGS_VLAN_TAGGED 0x10
  138. #define FLAGS_VLAN_OOB 0x40
  139. #define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
  140. (cmd_desc)->vlan_TCI = cpu_to_le16(v);
  141. #define qlcnic_set_cmd_desc_port(cmd_desc, var) \
  142. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  143. #define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
  144. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  145. #define qlcnic_set_tx_port(_desc, _port) \
  146. ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
  147. #define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
  148. ((_desc)->flags_opcode |= \
  149. cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
  150. #define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
  151. ((_desc)->nfrags__length = \
  152. cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
  153. struct cmd_desc_type0 {
  154. u8 tcp_hdr_offset; /* For LSO only */
  155. u8 ip_hdr_offset; /* For LSO only */
  156. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  157. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  158. __le64 addr_buffer2;
  159. __le16 reference_handle;
  160. __le16 mss;
  161. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  162. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  163. __le16 conn_id; /* IPSec offoad only */
  164. __le64 addr_buffer3;
  165. __le64 addr_buffer1;
  166. __le16 buffer_length[4];
  167. __le64 addr_buffer4;
  168. u8 eth_addr[ETH_ALEN];
  169. __le16 vlan_TCI;
  170. } __attribute__ ((aligned(64)));
  171. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  172. struct rcv_desc {
  173. __le16 reference_handle;
  174. __le16 reserved;
  175. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  176. __le64 addr_buffer;
  177. };
  178. /* opcode field in status_desc */
  179. #define QLCNIC_SYN_OFFLOAD 0x03
  180. #define QLCNIC_RXPKT_DESC 0x04
  181. #define QLCNIC_OLD_RXPKT_DESC 0x3f
  182. #define QLCNIC_RESPONSE_DESC 0x05
  183. #define QLCNIC_LRO_DESC 0x12
  184. /* for status field in status_desc */
  185. #define STATUS_CKSUM_LOOP 0
  186. #define STATUS_CKSUM_OK 2
  187. /* owner bits of status_desc */
  188. #define STATUS_OWNER_HOST (0x1ULL << 56)
  189. #define STATUS_OWNER_PHANTOM (0x2ULL << 56)
  190. /* Status descriptor:
  191. 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  192. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  193. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  194. */
  195. #define qlcnic_get_sts_port(sts_data) \
  196. ((sts_data) & 0x0F)
  197. #define qlcnic_get_sts_status(sts_data) \
  198. (((sts_data) >> 4) & 0x0F)
  199. #define qlcnic_get_sts_type(sts_data) \
  200. (((sts_data) >> 8) & 0x0F)
  201. #define qlcnic_get_sts_totallength(sts_data) \
  202. (((sts_data) >> 12) & 0xFFFF)
  203. #define qlcnic_get_sts_refhandle(sts_data) \
  204. (((sts_data) >> 28) & 0xFFFF)
  205. #define qlcnic_get_sts_prot(sts_data) \
  206. (((sts_data) >> 44) & 0x0F)
  207. #define qlcnic_get_sts_pkt_offset(sts_data) \
  208. (((sts_data) >> 48) & 0x1F)
  209. #define qlcnic_get_sts_desc_cnt(sts_data) \
  210. (((sts_data) >> 53) & 0x7)
  211. #define qlcnic_get_sts_opcode(sts_data) \
  212. (((sts_data) >> 58) & 0x03F)
  213. #define qlcnic_get_lro_sts_refhandle(sts_data) \
  214. ((sts_data) & 0x0FFFF)
  215. #define qlcnic_get_lro_sts_length(sts_data) \
  216. (((sts_data) >> 16) & 0x0FFFF)
  217. #define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
  218. (((sts_data) >> 32) & 0x0FF)
  219. #define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
  220. (((sts_data) >> 40) & 0x0FF)
  221. #define qlcnic_get_lro_sts_timestamp(sts_data) \
  222. (((sts_data) >> 48) & 0x1)
  223. #define qlcnic_get_lro_sts_type(sts_data) \
  224. (((sts_data) >> 49) & 0x7)
  225. #define qlcnic_get_lro_sts_push_flag(sts_data) \
  226. (((sts_data) >> 52) & 0x1)
  227. #define qlcnic_get_lro_sts_seq_number(sts_data) \
  228. ((sts_data) & 0x0FFFFFFFF)
  229. struct status_desc {
  230. __le64 status_desc_data[2];
  231. } __attribute__ ((aligned(16)));
  232. /* UNIFIED ROMIMAGE */
  233. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  234. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  235. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  236. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  237. /*Offsets */
  238. #define QLCNIC_UNI_CHIP_REV_OFF 10
  239. #define QLCNIC_UNI_FLAGS_OFF 11
  240. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  241. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  242. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  243. struct uni_table_desc{
  244. u32 findex;
  245. u32 num_entries;
  246. u32 entry_size;
  247. u32 reserved[5];
  248. };
  249. struct uni_data_desc{
  250. u32 findex;
  251. u32 size;
  252. u32 reserved[5];
  253. };
  254. /* Magic number to let user know flash is programmed */
  255. #define QLCNIC_BDINFO_MAGIC 0x12345678
  256. #define QLCNIC_BRDTYPE_P3_REF_QG 0x0021
  257. #define QLCNIC_BRDTYPE_P3_HMEZ 0x0022
  258. #define QLCNIC_BRDTYPE_P3_10G_CX4_LP 0x0023
  259. #define QLCNIC_BRDTYPE_P3_4_GB 0x0024
  260. #define QLCNIC_BRDTYPE_P3_IMEZ 0x0025
  261. #define QLCNIC_BRDTYPE_P3_10G_SFP_PLUS 0x0026
  262. #define QLCNIC_BRDTYPE_P3_10000_BASE_T 0x0027
  263. #define QLCNIC_BRDTYPE_P3_XG_LOM 0x0028
  264. #define QLCNIC_BRDTYPE_P3_4_GB_MM 0x0029
  265. #define QLCNIC_BRDTYPE_P3_10G_SFP_CT 0x002a
  266. #define QLCNIC_BRDTYPE_P3_10G_SFP_QT 0x002b
  267. #define QLCNIC_BRDTYPE_P3_10G_CX4 0x0031
  268. #define QLCNIC_BRDTYPE_P3_10G_XFP 0x0032
  269. #define QLCNIC_BRDTYPE_P3_10G_TP 0x0080
  270. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  271. /* Flash memory map */
  272. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  273. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  274. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  275. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  276. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  277. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  278. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  279. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  280. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  281. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  282. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  283. #define QLCNIC_UNIFIED_ROMIMAGE 0
  284. #define QLCNIC_FLASH_ROMIMAGE 1
  285. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  286. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  287. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  288. extern char qlcnic_driver_name[];
  289. /* Number of status descriptors to handle per interrupt */
  290. #define MAX_STATUS_HANDLE (64)
  291. /*
  292. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  293. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  294. */
  295. struct qlcnic_skb_frag {
  296. u64 dma;
  297. u64 length;
  298. };
  299. struct qlcnic_recv_crb {
  300. u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
  301. u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
  302. u32 sw_int_mask[NUM_STS_DESC_RINGS];
  303. };
  304. /* Following defines are for the state of the buffers */
  305. #define QLCNIC_BUFFER_FREE 0
  306. #define QLCNIC_BUFFER_BUSY 1
  307. /*
  308. * There will be one qlcnic_buffer per skb packet. These will be
  309. * used to save the dma info for pci_unmap_page()
  310. */
  311. struct qlcnic_cmd_buffer {
  312. struct sk_buff *skb;
  313. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  314. u32 frag_count;
  315. };
  316. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  317. struct qlcnic_rx_buffer {
  318. struct list_head list;
  319. struct sk_buff *skb;
  320. u64 dma;
  321. u16 ref_handle;
  322. };
  323. /* Board types */
  324. #define QLCNIC_GBE 0x01
  325. #define QLCNIC_XGBE 0x02
  326. /*
  327. * One hardware_context{} per adapter
  328. * contains interrupt info as well shared hardware info.
  329. */
  330. struct qlcnic_hardware_context {
  331. void __iomem *pci_base0;
  332. void __iomem *ocm_win_crb;
  333. unsigned long pci_len0;
  334. rwlock_t crb_lock;
  335. struct mutex mem_lock;
  336. u8 revision_id;
  337. u8 pci_func;
  338. u8 linkup;
  339. u16 port_type;
  340. u16 board_type;
  341. };
  342. struct qlcnic_adapter_stats {
  343. u64 xmitcalled;
  344. u64 xmitfinished;
  345. u64 rxdropped;
  346. u64 txdropped;
  347. u64 csummed;
  348. u64 rx_pkts;
  349. u64 lro_pkts;
  350. u64 rxbytes;
  351. u64 txbytes;
  352. u64 lrobytes;
  353. u64 lso_frames;
  354. u64 xmit_on;
  355. u64 xmit_off;
  356. u64 skb_alloc_failure;
  357. u64 null_rxbuf;
  358. u64 rx_dma_map_error;
  359. u64 tx_dma_map_error;
  360. };
  361. /*
  362. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  363. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  364. */
  365. struct qlcnic_host_rds_ring {
  366. u32 producer;
  367. u32 num_desc;
  368. u32 dma_size;
  369. u32 skb_size;
  370. u32 flags;
  371. void __iomem *crb_rcv_producer;
  372. struct rcv_desc *desc_head;
  373. struct qlcnic_rx_buffer *rx_buf_arr;
  374. struct list_head free_list;
  375. spinlock_t lock;
  376. dma_addr_t phys_addr;
  377. };
  378. struct qlcnic_host_sds_ring {
  379. u32 consumer;
  380. u32 num_desc;
  381. void __iomem *crb_sts_consumer;
  382. void __iomem *crb_intr_mask;
  383. struct status_desc *desc_head;
  384. struct qlcnic_adapter *adapter;
  385. struct napi_struct napi;
  386. struct list_head free_list[NUM_RCV_DESC_RINGS];
  387. int irq;
  388. dma_addr_t phys_addr;
  389. char name[IFNAMSIZ+4];
  390. };
  391. struct qlcnic_host_tx_ring {
  392. u32 producer;
  393. __le32 *hw_consumer;
  394. u32 sw_consumer;
  395. void __iomem *crb_cmd_producer;
  396. u32 num_desc;
  397. struct netdev_queue *txq;
  398. struct qlcnic_cmd_buffer *cmd_buf_arr;
  399. struct cmd_desc_type0 *desc_head;
  400. dma_addr_t phys_addr;
  401. dma_addr_t hw_cons_phys_addr;
  402. };
  403. /*
  404. * Receive context. There is one such structure per instance of the
  405. * receive processing. Any state information that is relevant to
  406. * the receive, and is must be in this structure. The global data may be
  407. * present elsewhere.
  408. */
  409. struct qlcnic_recv_context {
  410. u32 state;
  411. u16 context_id;
  412. u16 virt_port;
  413. struct qlcnic_host_rds_ring *rds_rings;
  414. struct qlcnic_host_sds_ring *sds_rings;
  415. };
  416. /* HW context creation */
  417. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  418. #define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
  419. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  420. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  421. /*
  422. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  423. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  424. */
  425. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  426. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  427. #define QLCNIC_CDRP_RSP_OK 0x00000001
  428. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  429. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  430. /*
  431. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  432. * the crb QLCNIC_CDRP_CRB_OFFSET.
  433. */
  434. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  435. #define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
  436. #define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  437. #define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  438. #define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  439. #define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  440. #define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  441. #define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  442. #define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
  443. #define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  444. #define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
  445. #define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  446. #define QLCNIC_CDRP_CMD_SETUP_STATISTICS 0x0000000e
  447. #define QLCNIC_CDRP_CMD_GET_STATISTICS 0x0000000f
  448. #define QLCNIC_CDRP_CMD_DELETE_STATISTICS 0x00000010
  449. #define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
  450. #define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
  451. #define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
  452. #define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
  453. #define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
  454. #define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
  455. #define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
  456. #define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
  457. #define QLCNIC_CDRP_CMD_CONFIGURE_TOE 0x0000001a
  458. #define QLCNIC_CDRP_CMD_FUNC_ATTRIB 0x0000001b
  459. #define QLCNIC_CDRP_CMD_READ_PEXQ_PARAMETERS 0x0000001c
  460. #define QLCNIC_CDRP_CMD_GET_LIC_CAPABILITIES 0x0000001d
  461. #define QLCNIC_CDRP_CMD_READ_MAX_LRO_PER_BOARD 0x0000001e
  462. #define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
  463. #define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
  464. #define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
  465. #define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
  466. #define QLCNIC_CDRP_CMD_RESET_NPAR 0x00000023
  467. #define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
  468. #define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
  469. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
  470. #define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
  471. #define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
  472. #define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
  473. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
  474. #define QLCNIC_RCODE_SUCCESS 0
  475. #define QLCNIC_RCODE_TIMEOUT 17
  476. #define QLCNIC_DESTROY_CTX_RESET 0
  477. /*
  478. * Capabilities Announced
  479. */
  480. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  481. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  482. #define QLCNIC_CAP0_LSO (1 << 6)
  483. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  484. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  485. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  486. /*
  487. * Context state
  488. */
  489. #define QLCNIC_HOST_CTX_STATE_FREED 0
  490. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  491. /*
  492. * Rx context
  493. */
  494. struct qlcnic_hostrq_sds_ring {
  495. __le64 host_phys_addr; /* Ring base addr */
  496. __le32 ring_size; /* Ring entries */
  497. __le16 msi_index;
  498. __le16 rsvd; /* Padding */
  499. };
  500. struct qlcnic_hostrq_rds_ring {
  501. __le64 host_phys_addr; /* Ring base addr */
  502. __le64 buff_size; /* Packet buffer size */
  503. __le32 ring_size; /* Ring entries */
  504. __le32 ring_kind; /* Class of ring */
  505. };
  506. struct qlcnic_hostrq_rx_ctx {
  507. __le64 host_rsp_dma_addr; /* Response dma'd here */
  508. __le32 capabilities[4]; /* Flag bit vector */
  509. __le32 host_int_crb_mode; /* Interrupt crb usage */
  510. __le32 host_rds_crb_mode; /* RDS crb usage */
  511. /* These ring offsets are relative to data[0] below */
  512. __le32 rds_ring_offset; /* Offset to RDS config */
  513. __le32 sds_ring_offset; /* Offset to SDS config */
  514. __le16 num_rds_rings; /* Count of RDS rings */
  515. __le16 num_sds_rings; /* Count of SDS rings */
  516. __le16 valid_field_offset;
  517. u8 txrx_sds_binding;
  518. u8 msix_handler;
  519. u8 reserved[128]; /* reserve space for future expansion*/
  520. /* MUST BE 64-bit aligned.
  521. The following is packed:
  522. - N hostrq_rds_rings
  523. - N hostrq_sds_rings */
  524. char data[0];
  525. };
  526. struct qlcnic_cardrsp_rds_ring{
  527. __le32 host_producer_crb; /* Crb to use */
  528. __le32 rsvd1; /* Padding */
  529. };
  530. struct qlcnic_cardrsp_sds_ring {
  531. __le32 host_consumer_crb; /* Crb to use */
  532. __le32 interrupt_crb; /* Crb to use */
  533. };
  534. struct qlcnic_cardrsp_rx_ctx {
  535. /* These ring offsets are relative to data[0] below */
  536. __le32 rds_ring_offset; /* Offset to RDS config */
  537. __le32 sds_ring_offset; /* Offset to SDS config */
  538. __le32 host_ctx_state; /* Starting State */
  539. __le32 num_fn_per_port; /* How many PCI fn share the port */
  540. __le16 num_rds_rings; /* Count of RDS rings */
  541. __le16 num_sds_rings; /* Count of SDS rings */
  542. __le16 context_id; /* Handle for context */
  543. u8 phys_port; /* Physical id of port */
  544. u8 virt_port; /* Virtual/Logical id of port */
  545. u8 reserved[128]; /* save space for future expansion */
  546. /* MUST BE 64-bit aligned.
  547. The following is packed:
  548. - N cardrsp_rds_rings
  549. - N cardrs_sds_rings */
  550. char data[0];
  551. };
  552. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  553. (sizeof(HOSTRQ_RX) + \
  554. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  555. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  556. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  557. (sizeof(CARDRSP_RX) + \
  558. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  559. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  560. /*
  561. * Tx context
  562. */
  563. struct qlcnic_hostrq_cds_ring {
  564. __le64 host_phys_addr; /* Ring base addr */
  565. __le32 ring_size; /* Ring entries */
  566. __le32 rsvd; /* Padding */
  567. };
  568. struct qlcnic_hostrq_tx_ctx {
  569. __le64 host_rsp_dma_addr; /* Response dma'd here */
  570. __le64 cmd_cons_dma_addr; /* */
  571. __le64 dummy_dma_addr; /* */
  572. __le32 capabilities[4]; /* Flag bit vector */
  573. __le32 host_int_crb_mode; /* Interrupt crb usage */
  574. __le32 rsvd1; /* Padding */
  575. __le16 rsvd2; /* Padding */
  576. __le16 interrupt_ctl;
  577. __le16 msi_index;
  578. __le16 rsvd3; /* Padding */
  579. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  580. u8 reserved[128]; /* future expansion */
  581. };
  582. struct qlcnic_cardrsp_cds_ring {
  583. __le32 host_producer_crb; /* Crb to use */
  584. __le32 interrupt_crb; /* Crb to use */
  585. };
  586. struct qlcnic_cardrsp_tx_ctx {
  587. __le32 host_ctx_state; /* Starting state */
  588. __le16 context_id; /* Handle for context */
  589. u8 phys_port; /* Physical id of port */
  590. u8 virt_port; /* Virtual/Logical id of port */
  591. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  592. u8 reserved[128]; /* future expansion */
  593. };
  594. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  595. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  596. /* CRB */
  597. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  598. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  599. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  600. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  601. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  602. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  603. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  604. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  605. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  606. /* MAC */
  607. #define MC_COUNT_P3 38
  608. #define QLCNIC_MAC_NOOP 0
  609. #define QLCNIC_MAC_ADD 1
  610. #define QLCNIC_MAC_DEL 2
  611. #define QLCNIC_MAC_VLAN_ADD 3
  612. #define QLCNIC_MAC_VLAN_DEL 4
  613. struct qlcnic_mac_list_s {
  614. struct list_head list;
  615. uint8_t mac_addr[ETH_ALEN+2];
  616. };
  617. /*
  618. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  619. * adjusted based on configured MTU.
  620. */
  621. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  622. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  623. #define QLCNIC_DEFAULT_INTR_COALESCE_TX_PACKETS 64
  624. #define QLCNIC_DEFAULT_INTR_COALESCE_TX_TIME_US 4
  625. #define QLCNIC_INTR_DEFAULT 0x04
  626. union qlcnic_nic_intr_coalesce_data {
  627. struct {
  628. u16 rx_packets;
  629. u16 rx_time_us;
  630. u16 tx_packets;
  631. u16 tx_time_us;
  632. } data;
  633. u64 word;
  634. };
  635. struct qlcnic_nic_intr_coalesce {
  636. u16 stats_time_us;
  637. u16 rate_sample_time;
  638. u16 flags;
  639. u16 rsvd_1;
  640. u32 low_threshold;
  641. u32 high_threshold;
  642. union qlcnic_nic_intr_coalesce_data normal;
  643. union qlcnic_nic_intr_coalesce_data low;
  644. union qlcnic_nic_intr_coalesce_data high;
  645. union qlcnic_nic_intr_coalesce_data irq;
  646. };
  647. #define QLCNIC_HOST_REQUEST 0x13
  648. #define QLCNIC_REQUEST 0x14
  649. #define QLCNIC_MAC_EVENT 0x1
  650. #define QLCNIC_IP_UP 2
  651. #define QLCNIC_IP_DOWN 3
  652. /*
  653. * Driver --> Firmware
  654. */
  655. #define QLCNIC_H2C_OPCODE_START 0
  656. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 1
  657. #define QLCNIC_H2C_OPCODE_CONFIG_RSS_TBL 2
  658. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
  659. #define QLCNIC_H2C_OPCODE_CONFIG_LED 4
  660. #define QLCNIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
  661. #define QLCNIC_H2C_OPCODE_CONFIG_L2_MAC 6
  662. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 7
  663. #define QLCNIC_H2C_OPCODE_GET_SNMP_STATS 8
  664. #define QLCNIC_H2C_OPCODE_PROXY_START_REQUEST 9
  665. #define QLCNIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
  666. #define QLCNIC_H2C_OPCODE_PROXY_SET_MTU 11
  667. #define QLCNIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
  668. #define QLCNIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
  669. #define QLCNIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
  670. #define QLCNIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
  671. #define QLCNIC_H2C_OPCODE_GET_NET_STATS 16
  672. #define QLCNIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
  673. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 18
  674. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 19
  675. #define QLCNIC_H2C_OPCODE_PROXY_STOP_DONE 20
  676. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 21
  677. #define QLCNIC_C2C_OPCODE 22
  678. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 23
  679. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 24
  680. #define QLCNIC_H2C_OPCODE_LAST 25
  681. /*
  682. * Firmware --> Driver
  683. */
  684. #define QLCNIC_C2H_OPCODE_START 128
  685. #define QLCNIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
  686. #define QLCNIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
  687. #define QLCNIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
  688. #define QLCNIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
  689. #define QLCNIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
  690. #define QLCNIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
  691. #define QLCNIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
  692. #define QLCNIC_C2H_OPCODE_GET_SNMP_STATS 136
  693. #define QLCNIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
  694. #define QLCNIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
  695. #define QLCNIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
  696. #define QLCNIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
  697. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
  698. #define QLCNIC_C2H_OPCODE_LAST 142
  699. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  700. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  701. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  702. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  703. /* Capabilites received */
  704. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  705. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  706. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  707. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  708. /* module types */
  709. #define LINKEVENT_MODULE_NOT_PRESENT 1
  710. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  711. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  712. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  713. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  714. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  715. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  716. #define LINKEVENT_MODULE_TWINAX 8
  717. #define LINKSPEED_10GBPS 10000
  718. #define LINKSPEED_1GBPS 1000
  719. #define LINKSPEED_100MBPS 100
  720. #define LINKSPEED_10MBPS 10
  721. #define LINKSPEED_ENCODED_10MBPS 0
  722. #define LINKSPEED_ENCODED_100MBPS 1
  723. #define LINKSPEED_ENCODED_1GBPS 2
  724. #define LINKEVENT_AUTONEG_DISABLED 0
  725. #define LINKEVENT_AUTONEG_ENABLED 1
  726. #define LINKEVENT_HALF_DUPLEX 0
  727. #define LINKEVENT_FULL_DUPLEX 1
  728. #define LINKEVENT_LINKSPEED_MBPS 0
  729. #define LINKEVENT_LINKSPEED_ENCODED 1
  730. #define AUTO_FW_RESET_ENABLED 0x01
  731. /* firmware response header:
  732. * 63:58 - message type
  733. * 57:56 - owner
  734. * 55:53 - desc count
  735. * 52:48 - reserved
  736. * 47:40 - completion id
  737. * 39:32 - opcode
  738. * 31:16 - error code
  739. * 15:00 - reserved
  740. */
  741. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  742. ((msg_hdr >> 32) & 0xFF)
  743. struct qlcnic_fw_msg {
  744. union {
  745. struct {
  746. u64 hdr;
  747. u64 body[7];
  748. };
  749. u64 words[8];
  750. };
  751. };
  752. struct qlcnic_nic_req {
  753. __le64 qhdr;
  754. __le64 req_hdr;
  755. __le64 words[6];
  756. };
  757. struct qlcnic_mac_req {
  758. u8 op;
  759. u8 tag;
  760. u8 mac_addr[6];
  761. };
  762. struct qlcnic_vlan_req {
  763. __le16 vlan_id;
  764. __le16 rsvd[3];
  765. };
  766. struct qlcnic_ipaddr {
  767. __be32 ipv4;
  768. __be32 ipv6[4];
  769. };
  770. #define QLCNIC_MSI_ENABLED 0x02
  771. #define QLCNIC_MSIX_ENABLED 0x04
  772. #define QLCNIC_LRO_ENABLED 0x08
  773. #define QLCNIC_LRO_DISABLED 0x00
  774. #define QLCNIC_BRIDGE_ENABLED 0X10
  775. #define QLCNIC_DIAG_ENABLED 0x20
  776. #define QLCNIC_ESWITCH_ENABLED 0x40
  777. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  778. #define QLCNIC_TAGGING_ENABLED 0x100
  779. #define QLCNIC_MACSPOOF 0x200
  780. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  781. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  782. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  783. #define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
  784. #define QLCNIC_MSIX_TBL_SPACE 8192
  785. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  786. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  787. #define QLCNIC_NETDEV_WEIGHT 128
  788. #define QLCNIC_ADAPTER_UP_MAGIC 777
  789. #define __QLCNIC_FW_ATTACHED 0
  790. #define __QLCNIC_DEV_UP 1
  791. #define __QLCNIC_RESETTING 2
  792. #define __QLCNIC_START_FW 4
  793. #define __QLCNIC_AER 5
  794. #define QLCNIC_INTERRUPT_TEST 1
  795. #define QLCNIC_LOOPBACK_TEST 2
  796. #define QLCNIC_FILTER_AGE 80
  797. #define QLCNIC_LB_MAX_FILTERS 64
  798. struct qlcnic_filter {
  799. struct hlist_node fnode;
  800. u8 faddr[ETH_ALEN];
  801. __le16 vlan_id;
  802. unsigned long ftime;
  803. };
  804. struct qlcnic_filter_hash {
  805. struct hlist_head *fhead;
  806. u8 fnum;
  807. u8 fmax;
  808. };
  809. struct qlcnic_adapter {
  810. struct qlcnic_hardware_context ahw;
  811. struct net_device *netdev;
  812. struct pci_dev *pdev;
  813. struct list_head mac_list;
  814. spinlock_t tx_clean_lock;
  815. spinlock_t mac_learn_lock;
  816. u16 num_txd;
  817. u16 num_rxd;
  818. u16 num_jumbo_rxd;
  819. u8 max_rds_rings;
  820. u8 max_sds_rings;
  821. u8 msix_supported;
  822. u8 rx_csum;
  823. u8 portnum;
  824. u8 physical_port;
  825. u8 reset_context;
  826. u8 mc_enabled;
  827. u8 max_mc_count;
  828. u8 rss_supported;
  829. u8 fw_wait_cnt;
  830. u8 fw_fail_cnt;
  831. u8 tx_timeo_cnt;
  832. u8 need_fw_reset;
  833. u8 has_link_events;
  834. u8 fw_type;
  835. u16 tx_context_id;
  836. u16 is_up;
  837. u16 link_speed;
  838. u16 link_duplex;
  839. u16 link_autoneg;
  840. u16 module_type;
  841. u16 op_mode;
  842. u16 switch_mode;
  843. u16 max_tx_ques;
  844. u16 max_rx_ques;
  845. u16 max_mtu;
  846. u16 pvid;
  847. u32 fw_hal_version;
  848. u32 capabilities;
  849. u32 flags;
  850. u32 irq;
  851. u32 temp;
  852. u32 int_vec_bit;
  853. u32 heartbeat;
  854. u8 max_mac_filters;
  855. u8 dev_state;
  856. u8 diag_test;
  857. u8 diag_cnt;
  858. u8 reset_ack_timeo;
  859. u8 dev_init_timeo;
  860. u16 msg_enable;
  861. u8 mac_addr[ETH_ALEN];
  862. u64 dev_rst_time;
  863. struct vlan_group *vlgrp;
  864. struct qlcnic_npar_info *npars;
  865. struct qlcnic_eswitch *eswitch;
  866. struct qlcnic_nic_template *nic_ops;
  867. struct qlcnic_adapter_stats stats;
  868. struct qlcnic_recv_context recv_ctx;
  869. struct qlcnic_host_tx_ring *tx_ring;
  870. void __iomem *tgt_mask_reg;
  871. void __iomem *tgt_status_reg;
  872. void __iomem *crb_int_state_reg;
  873. void __iomem *isr_int_vec;
  874. struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
  875. struct delayed_work fw_work;
  876. struct qlcnic_nic_intr_coalesce coal;
  877. struct qlcnic_filter_hash fhash;
  878. unsigned long state;
  879. __le32 file_prd_off; /*File fw product offset*/
  880. u32 fw_version;
  881. const struct firmware *fw;
  882. };
  883. struct qlcnic_info {
  884. __le16 pci_func;
  885. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  886. __le16 phys_port;
  887. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  888. __le32 capabilities;
  889. u8 max_mac_filters;
  890. u8 reserved1;
  891. __le16 max_mtu;
  892. __le16 max_tx_ques;
  893. __le16 max_rx_ques;
  894. __le16 min_tx_bw;
  895. __le16 max_tx_bw;
  896. u8 reserved2[104];
  897. };
  898. struct qlcnic_pci_info {
  899. __le16 id; /* pci function id */
  900. __le16 active; /* 1 = Enabled */
  901. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  902. __le16 default_port; /* default port number */
  903. __le16 tx_min_bw; /* Multiple of 100mbpc */
  904. __le16 tx_max_bw;
  905. __le16 reserved1[2];
  906. u8 mac[ETH_ALEN];
  907. u8 reserved2[106];
  908. };
  909. struct qlcnic_npar_info {
  910. u16 pvid;
  911. u16 min_bw;
  912. u16 max_bw;
  913. u8 phy_port;
  914. u8 type;
  915. u8 active;
  916. u8 enable_pm;
  917. u8 dest_npar;
  918. u8 discard_tagged;
  919. u8 mac_override;
  920. u8 mac_anti_spoof;
  921. u8 promisc_mode;
  922. u8 offload_flags;
  923. };
  924. struct qlcnic_eswitch {
  925. u8 port;
  926. u8 active_vports;
  927. u8 active_vlans;
  928. u8 active_ucast_filters;
  929. u8 max_ucast_filters;
  930. u8 max_active_vlans;
  931. u32 flags;
  932. #define QLCNIC_SWITCH_ENABLE BIT_1
  933. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  934. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  935. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  936. };
  937. /* Return codes for Error handling */
  938. #define QL_STATUS_INVALID_PARAM -1
  939. #define MAX_BW 100
  940. #define MIN_BW 1
  941. #define MAX_VLAN_ID 4095
  942. #define MIN_VLAN_ID 2
  943. #define MAX_TX_QUEUES 1
  944. #define MAX_RX_QUEUES 4
  945. #define DEFAULT_MAC_LEARN 1
  946. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan <= MAX_VLAN_ID)
  947. #define IS_VALID_BW(bw) (bw >= MIN_BW && bw <= MAX_BW)
  948. #define IS_VALID_TX_QUEUES(que) (que > 0 && que <= MAX_TX_QUEUES)
  949. #define IS_VALID_RX_QUEUES(que) (que > 0 && que <= MAX_RX_QUEUES)
  950. struct qlcnic_pci_func_cfg {
  951. u16 func_type;
  952. u16 min_bw;
  953. u16 max_bw;
  954. u16 port_num;
  955. u8 pci_func;
  956. u8 func_state;
  957. u8 def_mac_addr[6];
  958. };
  959. struct qlcnic_npar_func_cfg {
  960. u32 fw_capab;
  961. u16 port_num;
  962. u16 min_bw;
  963. u16 max_bw;
  964. u16 max_tx_queues;
  965. u16 max_rx_queues;
  966. u8 pci_func;
  967. u8 op_mode;
  968. };
  969. struct qlcnic_pm_func_cfg {
  970. u8 pci_func;
  971. u8 action;
  972. u8 dest_npar;
  973. u8 reserved[5];
  974. };
  975. struct qlcnic_esw_func_cfg {
  976. u16 vlan_id;
  977. u8 op_mode;
  978. u8 op_type;
  979. u8 pci_func;
  980. u8 host_vlan_tag;
  981. u8 promisc_mode;
  982. u8 discard_tagged;
  983. u8 mac_override;
  984. u8 mac_anti_spoof;
  985. u8 offload_flags;
  986. u8 reserved[5];
  987. };
  988. #define QLCNIC_STATS_VERSION 1
  989. #define QLCNIC_STATS_PORT 1
  990. #define QLCNIC_STATS_ESWITCH 2
  991. #define QLCNIC_QUERY_RX_COUNTER 0
  992. #define QLCNIC_QUERY_TX_COUNTER 1
  993. #define QLCNIC_ESW_STATS_NOT_AVAIL 0xffffffffffffffffULL
  994. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  995. do { \
  996. if (((VAL1) == QLCNIC_ESW_STATS_NOT_AVAIL) && \
  997. ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
  998. (VAL1) = (VAL2); \
  999. else if (((VAL1) != QLCNIC_ESW_STATS_NOT_AVAIL) && \
  1000. ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
  1001. (VAL1) += (VAL2); \
  1002. } while (0)
  1003. struct __qlcnic_esw_statistics {
  1004. __le16 context_id;
  1005. __le16 version;
  1006. __le16 size;
  1007. __le16 unused;
  1008. __le64 unicast_frames;
  1009. __le64 multicast_frames;
  1010. __le64 broadcast_frames;
  1011. __le64 dropped_frames;
  1012. __le64 errors;
  1013. __le64 local_frames;
  1014. __le64 numbytes;
  1015. __le64 rsvd[3];
  1016. };
  1017. struct qlcnic_esw_statistics {
  1018. struct __qlcnic_esw_statistics rx;
  1019. struct __qlcnic_esw_statistics tx;
  1020. };
  1021. int qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val);
  1022. int qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val);
  1023. u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
  1024. int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
  1025. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  1026. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  1027. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  1028. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  1029. #define ADDR_IN_RANGE(addr, low, high) \
  1030. (((addr) < (high)) && ((addr) >= (low)))
  1031. #define QLCRD32(adapter, off) \
  1032. (qlcnic_hw_read_wx_2M(adapter, off))
  1033. #define QLCWR32(adapter, off, val) \
  1034. (qlcnic_hw_write_wx_2M(adapter, off, val))
  1035. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  1036. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  1037. #define qlcnic_rom_lock(a) \
  1038. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  1039. #define qlcnic_rom_unlock(a) \
  1040. qlcnic_pcie_sem_unlock((a), 2)
  1041. #define qlcnic_phy_lock(a) \
  1042. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1043. #define qlcnic_phy_unlock(a) \
  1044. qlcnic_pcie_sem_unlock((a), 3)
  1045. #define qlcnic_api_lock(a) \
  1046. qlcnic_pcie_sem_lock((a), 5, 0)
  1047. #define qlcnic_api_unlock(a) \
  1048. qlcnic_pcie_sem_unlock((a), 5)
  1049. #define qlcnic_sw_lock(a) \
  1050. qlcnic_pcie_sem_lock((a), 6, 0)
  1051. #define qlcnic_sw_unlock(a) \
  1052. qlcnic_pcie_sem_unlock((a), 6)
  1053. #define crb_win_lock(a) \
  1054. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1055. #define crb_win_unlock(a) \
  1056. qlcnic_pcie_sem_unlock((a), 7)
  1057. int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
  1058. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  1059. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
  1060. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1061. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1062. /* Functions from qlcnic_init.c */
  1063. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1064. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1065. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1066. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1067. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1068. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1069. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1070. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, int addr, int *valp);
  1071. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1072. u8 *bytes, size_t size);
  1073. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1074. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1075. void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
  1076. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1077. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1078. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1079. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1080. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1081. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1082. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
  1083. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1084. void qlcnic_watchdog_task(struct work_struct *work);
  1085. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter, u32 ringid,
  1086. struct qlcnic_host_rds_ring *rds_ring);
  1087. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  1088. void qlcnic_set_multi(struct net_device *netdev);
  1089. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
  1090. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
  1091. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
  1092. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
  1093. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd);
  1094. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
  1095. void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
  1096. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1097. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1098. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
  1099. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1100. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  1101. void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
  1102. struct qlcnic_host_tx_ring *tx_ring);
  1103. void qlcnic_clear_ilb_mode(struct qlcnic_adapter *adapter);
  1104. int qlcnic_set_ilb_mode(struct qlcnic_adapter *adapter);
  1105. void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
  1106. /* Functions from qlcnic_main.c */
  1107. int qlcnic_reset_context(struct qlcnic_adapter *);
  1108. u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  1109. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
  1110. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  1111. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  1112. int qlcnic_check_loopback_buff(unsigned char *data);
  1113. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  1114. void qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring);
  1115. /* Management functions */
  1116. int qlcnic_set_mac_address(struct qlcnic_adapter *, u8*);
  1117. int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
  1118. int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1119. int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
  1120. int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
  1121. int qlcnic_reset_partition(struct qlcnic_adapter *, u8);
  1122. /* eSwitch management functions */
  1123. int qlcnic_get_eswitch_capabilities(struct qlcnic_adapter *, u8,
  1124. struct qlcnic_eswitch *);
  1125. int qlcnic_get_eswitch_status(struct qlcnic_adapter *, u8,
  1126. struct qlcnic_eswitch *);
  1127. int qlcnic_toggle_eswitch(struct qlcnic_adapter *, u8, u8);
  1128. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1129. struct qlcnic_esw_func_cfg *);
  1130. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1131. struct qlcnic_esw_func_cfg *);
  1132. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1133. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1134. struct __qlcnic_esw_statistics *);
  1135. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1136. struct __qlcnic_esw_statistics *);
  1137. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1138. extern int qlcnic_config_tso;
  1139. /*
  1140. * QLOGIC Board information
  1141. */
  1142. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1143. struct qlcnic_brdinfo {
  1144. unsigned short vendor;
  1145. unsigned short device;
  1146. unsigned short sub_vendor;
  1147. unsigned short sub_device;
  1148. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1149. };
  1150. static const struct qlcnic_brdinfo qlcnic_boards[] = {
  1151. {0x1077, 0x8020, 0x1077, 0x203,
  1152. "8200 Series Single Port 10GbE Converged Network Adapter "
  1153. "(TCP/IP Networking)"},
  1154. {0x1077, 0x8020, 0x1077, 0x207,
  1155. "8200 Series Dual Port 10GbE Converged Network Adapter "
  1156. "(TCP/IP Networking)"},
  1157. {0x1077, 0x8020, 0x1077, 0x20b,
  1158. "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
  1159. {0x1077, 0x8020, 0x1077, 0x20c,
  1160. "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
  1161. {0x1077, 0x8020, 0x1077, 0x20f,
  1162. "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
  1163. {0x1077, 0x8020, 0x103c, 0x3733,
  1164. "NC523SFP 10Gb 2-port Flex-10 Server Adapter"},
  1165. {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
  1166. };
  1167. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
  1168. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1169. {
  1170. smp_mb();
  1171. if (tx_ring->producer < tx_ring->sw_consumer)
  1172. return tx_ring->sw_consumer - tx_ring->producer;
  1173. else
  1174. return tx_ring->sw_consumer + tx_ring->num_desc -
  1175. tx_ring->producer;
  1176. }
  1177. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1178. struct qlcnic_nic_template {
  1179. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1180. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1181. int (*start_firmware) (struct qlcnic_adapter *);
  1182. };
  1183. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1184. if (NETIF_MSG_##lvl & adapter->msg_enable) \
  1185. printk(KERN_INFO "%s: %s: " _fmt, \
  1186. dev_name(&adapter->pdev->dev), \
  1187. __func__, ##_args); \
  1188. } while (0)
  1189. #endif /* __QLCNIC_H_ */