bfin_serial_5xx.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. #include <linux/serial.h>
  2. #include <asm/dma.h>
  3. #include <asm/portmux.h>
  4. #define NR_PORTS 4
  5. #define OFFSET_DLL 0x00 /* Divisor Latch (Low-Byte) */
  6. #define OFFSET_DLH 0x04 /* Divisor Latch (High-Byte) */
  7. #define OFFSET_GCTL 0x08 /* Global Control Register */
  8. #define OFFSET_LCR 0x0C /* Line Control Register */
  9. #define OFFSET_MCR 0x10 /* Modem Control Register */
  10. #define OFFSET_LSR 0x14 /* Line Status Register */
  11. #define OFFSET_MSR 0x18 /* Modem Status Register */
  12. #define OFFSET_SCR 0x1C /* SCR Scratch Register */
  13. #define OFFSET_IER_SET 0x20 /* Set Interrupt Enable Register */
  14. #define OFFSET_IER_CLEAR 0x24 /* Clear Interrupt Enable Register */
  15. #define OFFSET_THR 0x28 /* Transmit Holding register */
  16. #define OFFSET_RBR 0x2C /* Receive Buffer register */
  17. #define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
  18. #define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
  19. #define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
  20. #define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER_SET))
  21. #define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
  22. #define UART_GET_LSR(uart) bfin_read16(((uart)->port.membase + OFFSET_LSR))
  23. #define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
  24. #define UART_PUT_CHAR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_THR),v)
  25. #define UART_PUT_DLL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLL),v)
  26. #define UART_SET_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_SET),v)
  27. #define UART_CLEAR_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_CLEAR),v)
  28. #define UART_PUT_DLH(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLH),v)
  29. #define UART_PUT_LSR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LSR),v)
  30. #define UART_PUT_LCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LCR),v)
  31. #define UART_CLEAR_LSR(uart) bfin_write16(((uart)->port.membase + OFFSET_LSR), -1)
  32. #define UART_PUT_GCTL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_GCTL),v)
  33. #if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART1_CTSRTS)
  34. # define CONFIG_SERIAL_BFIN_CTSRTS
  35. # ifndef CONFIG_UART0_CTS_PIN
  36. # define CONFIG_UART0_CTS_PIN -1
  37. # endif
  38. # ifndef CONFIG_UART0_RTS_PIN
  39. # define CONFIG_UART0_RTS_PIN -1
  40. # endif
  41. # ifndef CONFIG_UART1_CTS_PIN
  42. # define CONFIG_UART1_CTS_PIN -1
  43. # endif
  44. # ifndef CONFIG_UART1_RTS_PIN
  45. # define CONFIG_UART1_RTS_PIN -1
  46. # endif
  47. #endif
  48. /*
  49. * The pin configuration is different from schematic
  50. */
  51. struct bfin_serial_port {
  52. struct uart_port port;
  53. unsigned int old_status;
  54. #ifdef CONFIG_SERIAL_BFIN_DMA
  55. int tx_done;
  56. int tx_count;
  57. struct circ_buf rx_dma_buf;
  58. struct timer_list rx_dma_timer;
  59. int rx_dma_nrows;
  60. unsigned int tx_dma_channel;
  61. unsigned int rx_dma_channel;
  62. struct work_struct tx_dma_workqueue;
  63. #else
  64. struct work_struct cts_workqueue;
  65. #endif
  66. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  67. int cts_pin;
  68. int rts_pin;
  69. #endif
  70. };
  71. struct bfin_serial_port bfin_serial_ports[NR_PORTS];
  72. struct bfin_serial_res {
  73. unsigned long uart_base_addr;
  74. int uart_irq;
  75. #ifdef CONFIG_SERIAL_BFIN_DMA
  76. unsigned int uart_tx_dma_channel;
  77. unsigned int uart_rx_dma_channel;
  78. #endif
  79. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  80. int uart_cts_pin;
  81. int uart_rts_pin;
  82. #endif
  83. };
  84. struct bfin_serial_res bfin_serial_resource[] = {
  85. #ifdef CONFIG_SERIAL_BFIN_UART0
  86. {
  87. 0xFFC00400,
  88. IRQ_UART0_RX,
  89. #ifdef CONFIG_SERIAL_BFIN_DMA
  90. CH_UART0_TX,
  91. CH_UART0_RX,
  92. #endif
  93. #ifdef CONFIG_BFIN_UART0_CTSRTS
  94. CONFIG_UART0_CTS_PIN,
  95. CONFIG_UART0_RTS_PIN,
  96. #endif
  97. },
  98. #endif
  99. #ifdef CONFIG_SERIAL_BFIN_UART1
  100. {
  101. 0xFFC02000,
  102. IRQ_UART1_RX,
  103. #ifdef CONFIG_SERIAL_BFIN_DMA
  104. CH_UART1_TX,
  105. CH_UART1_RX,
  106. #endif
  107. },
  108. #endif
  109. #ifdef CONFIG_SERIAL_BFIN_UART2
  110. {
  111. 0xFFC02100,
  112. IRQ_UART2_RX,
  113. #ifdef CONFIG_SERIAL_BFIN_DMA
  114. CH_UART2_TX,
  115. CH_UART2_RX,
  116. #endif
  117. #ifdef CONFIG_BFIN_UART2_CTSRTS
  118. CONFIG_UART2_CTS_PIN,
  119. CONFIG_UART2_RTS_PIN,
  120. #endif
  121. },
  122. #endif
  123. #ifdef CONFIG_SERIAL_BFIN_UART3
  124. {
  125. 0xFFC03100,
  126. IRQ_UART3_RX,
  127. #ifdef CONFIG_SERIAL_BFIN_DMA
  128. CH_UART3_TX,
  129. CH_UART3_RX,
  130. #endif
  131. },
  132. #endif
  133. };
  134. int nr_ports = ARRAY_SIZE(bfin_serial_resource);
  135. #define DRIVER_NAME "bfin-uart"
  136. static void bfin_serial_hw_init(struct bfin_serial_port *uart)
  137. {
  138. #ifdef CONFIG_SERIAL_BFIN_UART0
  139. peripheral_request(P_UART0_TX, DRIVER_NAME);
  140. peripheral_request(P_UART0_RX, DRIVER_NAME);
  141. #endif
  142. #ifdef CONFIG_SERIAL_BFIN_UART1
  143. peripheral_request(P_UART1_TX, DRIVER_NAME);
  144. peripheral_request(P_UART1_RX, DRIVER_NAME);
  145. #ifdef CONFIG_BFIN_UART1_CTSRTS
  146. peripheral_request(P_UART1_RTS, DRIVER_NAME);
  147. peripheral_request(P_UART1_CTS DRIVER_NAME);
  148. #endif
  149. #endif
  150. #ifdef CONFIG_SERIAL_BFIN_UART2
  151. peripheral_request(P_UART2_TX, DRIVER_NAME);
  152. peripheral_request(P_UART2_RX, DRIVER_NAME);
  153. #endif
  154. #ifdef CONFIG_SERIAL_BFIN_UART3
  155. peripheral_request(P_UART3_TX, DRIVER_NAME);
  156. peripheral_request(P_UART3_RX, DRIVER_NAME);
  157. #ifdef CONFIG_BFIN_UART3_CTSRTS
  158. peripheral_request(P_UART3_RTS, DRIVER_NAME);
  159. peripheral_request(P_UART3_CTS DRIVER_NAME);
  160. #endif
  161. #endif
  162. SSYNC();
  163. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  164. if (uart->cts_pin >= 0) {
  165. gpio_request(uart->cts_pin, DRIVER_NAME);
  166. gpio_direction_input(uart->cts_pin);
  167. }
  168. if (uart->rts_pin >= 0) {
  169. gpio_request(uart->rts_pin, DRIVER_NAME);
  170. gpio_direction_output(uart->rts_pin, 0);
  171. }
  172. #endif
  173. }