phy.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508
  1. /*
  2. * PHY functions
  3. *
  4. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  5. * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
  6. * Copyright (c) 2007-2008 Jiri Slaby <jirislaby@gmail.com>
  7. *
  8. * Permission to use, copy, modify, and distribute this software for any
  9. * purpose with or without fee is hereby granted, provided that the above
  10. * copyright notice and this permission notice appear in all copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  13. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  15. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  16. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  17. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  18. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  19. *
  20. */
  21. #define _ATH5K_PHY
  22. #include <linux/delay.h>
  23. #include "ath5k.h"
  24. #include "reg.h"
  25. #include "base.h"
  26. /* Struct to hold initial RF register values (RF Banks) */
  27. struct ath5k_ini_rf {
  28. u8 rf_bank; /* check out ath5k_reg.h */
  29. u16 rf_register; /* register address */
  30. u32 rf_value[5]; /* register value for different modes (above) */
  31. };
  32. /*
  33. * Mode-specific RF Gain table (64bytes) for RF5111/5112
  34. * (RF5110 only comes with AR5210 and only supports a/turbo a mode so initial
  35. * RF Gain values are included in AR5K_AR5210_INI)
  36. */
  37. struct ath5k_ini_rfgain {
  38. u16 rfg_register; /* RF Gain register address */
  39. u32 rfg_value[2]; /* [freq (see below)] */
  40. };
  41. struct ath5k_gain_opt {
  42. u32 go_default;
  43. u32 go_steps_count;
  44. const struct ath5k_gain_opt_step go_step[AR5K_GAIN_STEP_COUNT];
  45. };
  46. /* RF5111 mode-specific init registers */
  47. static const struct ath5k_ini_rf rfregs_5111[] = {
  48. { 0, 0x989c,
  49. /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
  50. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  51. { 0, 0x989c,
  52. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  53. { 0, 0x989c,
  54. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  55. { 0, 0x989c,
  56. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  57. { 0, 0x989c,
  58. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  59. { 0, 0x989c,
  60. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  61. { 0, 0x989c,
  62. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  63. { 0, 0x989c,
  64. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  65. { 0, 0x989c,
  66. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  67. { 0, 0x989c,
  68. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  69. { 0, 0x989c,
  70. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  71. { 0, 0x989c,
  72. { 0x00380000, 0x00380000, 0x00380000, 0x00380000, 0x00380000 } },
  73. { 0, 0x989c,
  74. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  75. { 0, 0x989c,
  76. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  77. { 0, 0x989c,
  78. { 0x00000000, 0x00000000, 0x000000c0, 0x00000080, 0x00000080 } },
  79. { 0, 0x989c,
  80. { 0x000400f9, 0x000400f9, 0x000400ff, 0x000400fd, 0x000400fd } },
  81. { 0, 0x98d4,
  82. { 0x00000000, 0x00000000, 0x00000004, 0x00000004, 0x00000004 } },
  83. { 1, 0x98d4,
  84. { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
  85. { 2, 0x98d4,
  86. { 0x00000010, 0x00000014, 0x00000010, 0x00000010, 0x00000014 } },
  87. { 3, 0x98d8,
  88. { 0x00601068, 0x00601068, 0x00601068, 0x00601068, 0x00601068 } },
  89. { 6, 0x989c,
  90. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  91. { 6, 0x989c,
  92. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  93. { 6, 0x989c,
  94. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  95. { 6, 0x989c,
  96. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  97. { 6, 0x989c,
  98. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  99. { 6, 0x989c,
  100. { 0x10000000, 0x10000000, 0x10000000, 0x10000000, 0x10000000 } },
  101. { 6, 0x989c,
  102. { 0x04000000, 0x04000000, 0x04000000, 0x04000000, 0x04000000 } },
  103. { 6, 0x989c,
  104. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  105. { 6, 0x989c,
  106. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  107. { 6, 0x989c,
  108. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  109. { 6, 0x989c,
  110. { 0x00000000, 0x00000000, 0x0a000000, 0x00000000, 0x00000000 } },
  111. { 6, 0x989c,
  112. { 0x003800c0, 0x00380080, 0x023800c0, 0x003800c0, 0x003800c0 } },
  113. { 6, 0x989c,
  114. { 0x00020006, 0x00020006, 0x00000006, 0x00020006, 0x00020006 } },
  115. { 6, 0x989c,
  116. { 0x00000089, 0x00000089, 0x00000089, 0x00000089, 0x00000089 } },
  117. { 6, 0x989c,
  118. { 0x000000a0, 0x000000a0, 0x000000a0, 0x000000a0, 0x000000a0 } },
  119. { 6, 0x989c,
  120. { 0x00040007, 0x00040007, 0x00040007, 0x00040007, 0x00040007 } },
  121. { 6, 0x98d4,
  122. { 0x0000001a, 0x0000001a, 0x0000001a, 0x0000001a, 0x0000001a } },
  123. { 7, 0x989c,
  124. { 0x00000040, 0x00000048, 0x00000040, 0x00000040, 0x00000040 } },
  125. { 7, 0x989c,
  126. { 0x00000010, 0x00000010, 0x00000010, 0x00000010, 0x00000010 } },
  127. { 7, 0x989c,
  128. { 0x00000008, 0x00000008, 0x00000008, 0x00000008, 0x00000008 } },
  129. { 7, 0x989c,
  130. { 0x0000004f, 0x0000004f, 0x0000004f, 0x0000004f, 0x0000004f } },
  131. { 7, 0x989c,
  132. { 0x000000f1, 0x000000f1, 0x00000061, 0x000000f1, 0x000000f1 } },
  133. { 7, 0x989c,
  134. { 0x0000904f, 0x0000904f, 0x0000904c, 0x0000904f, 0x0000904f } },
  135. { 7, 0x989c,
  136. { 0x0000125a, 0x0000125a, 0x0000129a, 0x0000125a, 0x0000125a } },
  137. { 7, 0x98cc,
  138. { 0x0000000e, 0x0000000e, 0x0000000f, 0x0000000e, 0x0000000e } },
  139. };
  140. /* Initial RF Gain settings for RF5111 */
  141. static const struct ath5k_ini_rfgain rfgain_5111[] = {
  142. /* 5Ghz 2Ghz */
  143. { AR5K_RF_GAIN(0), { 0x000001a9, 0x00000000 } },
  144. { AR5K_RF_GAIN(1), { 0x000001e9, 0x00000040 } },
  145. { AR5K_RF_GAIN(2), { 0x00000029, 0x00000080 } },
  146. { AR5K_RF_GAIN(3), { 0x00000069, 0x00000150 } },
  147. { AR5K_RF_GAIN(4), { 0x00000199, 0x00000190 } },
  148. { AR5K_RF_GAIN(5), { 0x000001d9, 0x000001d0 } },
  149. { AR5K_RF_GAIN(6), { 0x00000019, 0x00000010 } },
  150. { AR5K_RF_GAIN(7), { 0x00000059, 0x00000044 } },
  151. { AR5K_RF_GAIN(8), { 0x00000099, 0x00000084 } },
  152. { AR5K_RF_GAIN(9), { 0x000001a5, 0x00000148 } },
  153. { AR5K_RF_GAIN(10), { 0x000001e5, 0x00000188 } },
  154. { AR5K_RF_GAIN(11), { 0x00000025, 0x000001c8 } },
  155. { AR5K_RF_GAIN(12), { 0x000001c8, 0x00000014 } },
  156. { AR5K_RF_GAIN(13), { 0x00000008, 0x00000042 } },
  157. { AR5K_RF_GAIN(14), { 0x00000048, 0x00000082 } },
  158. { AR5K_RF_GAIN(15), { 0x00000088, 0x00000178 } },
  159. { AR5K_RF_GAIN(16), { 0x00000198, 0x000001b8 } },
  160. { AR5K_RF_GAIN(17), { 0x000001d8, 0x000001f8 } },
  161. { AR5K_RF_GAIN(18), { 0x00000018, 0x00000012 } },
  162. { AR5K_RF_GAIN(19), { 0x00000058, 0x00000052 } },
  163. { AR5K_RF_GAIN(20), { 0x00000098, 0x00000092 } },
  164. { AR5K_RF_GAIN(21), { 0x000001a4, 0x0000017c } },
  165. { AR5K_RF_GAIN(22), { 0x000001e4, 0x000001bc } },
  166. { AR5K_RF_GAIN(23), { 0x00000024, 0x000001fc } },
  167. { AR5K_RF_GAIN(24), { 0x00000064, 0x0000000a } },
  168. { AR5K_RF_GAIN(25), { 0x000000a4, 0x0000004a } },
  169. { AR5K_RF_GAIN(26), { 0x000000e4, 0x0000008a } },
  170. { AR5K_RF_GAIN(27), { 0x0000010a, 0x0000015a } },
  171. { AR5K_RF_GAIN(28), { 0x0000014a, 0x0000019a } },
  172. { AR5K_RF_GAIN(29), { 0x0000018a, 0x000001da } },
  173. { AR5K_RF_GAIN(30), { 0x000001ca, 0x0000000e } },
  174. { AR5K_RF_GAIN(31), { 0x0000000a, 0x0000004e } },
  175. { AR5K_RF_GAIN(32), { 0x0000004a, 0x0000008e } },
  176. { AR5K_RF_GAIN(33), { 0x0000008a, 0x0000015e } },
  177. { AR5K_RF_GAIN(34), { 0x000001ba, 0x0000019e } },
  178. { AR5K_RF_GAIN(35), { 0x000001fa, 0x000001de } },
  179. { AR5K_RF_GAIN(36), { 0x0000003a, 0x00000009 } },
  180. { AR5K_RF_GAIN(37), { 0x0000007a, 0x00000049 } },
  181. { AR5K_RF_GAIN(38), { 0x00000186, 0x00000089 } },
  182. { AR5K_RF_GAIN(39), { 0x000001c6, 0x00000179 } },
  183. { AR5K_RF_GAIN(40), { 0x00000006, 0x000001b9 } },
  184. { AR5K_RF_GAIN(41), { 0x00000046, 0x000001f9 } },
  185. { AR5K_RF_GAIN(42), { 0x00000086, 0x00000039 } },
  186. { AR5K_RF_GAIN(43), { 0x000000c6, 0x00000079 } },
  187. { AR5K_RF_GAIN(44), { 0x000000c6, 0x000000b9 } },
  188. { AR5K_RF_GAIN(45), { 0x000000c6, 0x000001bd } },
  189. { AR5K_RF_GAIN(46), { 0x000000c6, 0x000001fd } },
  190. { AR5K_RF_GAIN(47), { 0x000000c6, 0x0000003d } },
  191. { AR5K_RF_GAIN(48), { 0x000000c6, 0x0000007d } },
  192. { AR5K_RF_GAIN(49), { 0x000000c6, 0x000000bd } },
  193. { AR5K_RF_GAIN(50), { 0x000000c6, 0x000000fd } },
  194. { AR5K_RF_GAIN(51), { 0x000000c6, 0x000000fd } },
  195. { AR5K_RF_GAIN(52), { 0x000000c6, 0x000000fd } },
  196. { AR5K_RF_GAIN(53), { 0x000000c6, 0x000000fd } },
  197. { AR5K_RF_GAIN(54), { 0x000000c6, 0x000000fd } },
  198. { AR5K_RF_GAIN(55), { 0x000000c6, 0x000000fd } },
  199. { AR5K_RF_GAIN(56), { 0x000000c6, 0x000000fd } },
  200. { AR5K_RF_GAIN(57), { 0x000000c6, 0x000000fd } },
  201. { AR5K_RF_GAIN(58), { 0x000000c6, 0x000000fd } },
  202. { AR5K_RF_GAIN(59), { 0x000000c6, 0x000000fd } },
  203. { AR5K_RF_GAIN(60), { 0x000000c6, 0x000000fd } },
  204. { AR5K_RF_GAIN(61), { 0x000000c6, 0x000000fd } },
  205. { AR5K_RF_GAIN(62), { 0x000000c6, 0x000000fd } },
  206. { AR5K_RF_GAIN(63), { 0x000000c6, 0x000000fd } },
  207. };
  208. static const struct ath5k_gain_opt rfgain_opt_5111 = {
  209. 4,
  210. 9,
  211. {
  212. { { 4, 1, 1, 1 }, 6 },
  213. { { 4, 0, 1, 1 }, 4 },
  214. { { 3, 1, 1, 1 }, 3 },
  215. { { 4, 0, 0, 1 }, 1 },
  216. { { 4, 1, 1, 0 }, 0 },
  217. { { 4, 0, 1, 0 }, -2 },
  218. { { 3, 1, 1, 0 }, -3 },
  219. { { 4, 0, 0, 0 }, -4 },
  220. { { 2, 1, 1, 0 }, -6 }
  221. }
  222. };
  223. /* RF5112 mode-specific init registers */
  224. static const struct ath5k_ini_rf rfregs_5112[] = {
  225. { 1, 0x98d4,
  226. /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
  227. { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
  228. { 2, 0x98d0,
  229. { 0x03060408, 0x03070408, 0x03060408, 0x03060408, 0x03070408 } },
  230. { 3, 0x98dc,
  231. { 0x00a0c0c0, 0x00a0c0c0, 0x00e0c0c0, 0x00e0c0c0, 0x00e0c0c0 } },
  232. { 6, 0x989c,
  233. { 0x00a00000, 0x00a00000, 0x00a00000, 0x00a00000, 0x00a00000 } },
  234. { 6, 0x989c,
  235. { 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000 } },
  236. { 6, 0x989c,
  237. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  238. { 6, 0x989c,
  239. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  240. { 6, 0x989c,
  241. { 0x00660000, 0x00660000, 0x00660000, 0x00660000, 0x00660000 } },
  242. { 6, 0x989c,
  243. { 0x00db0000, 0x00db0000, 0x00db0000, 0x00db0000, 0x00db0000 } },
  244. { 6, 0x989c,
  245. { 0x00f10000, 0x00f10000, 0x00f10000, 0x00f10000, 0x00f10000 } },
  246. { 6, 0x989c,
  247. { 0x00120000, 0x00120000, 0x00120000, 0x00120000, 0x00120000 } },
  248. { 6, 0x989c,
  249. { 0x00120000, 0x00120000, 0x00120000, 0x00120000, 0x00120000 } },
  250. { 6, 0x989c,
  251. { 0x00730000, 0x00730000, 0x00730000, 0x00730000, 0x00730000 } },
  252. { 6, 0x989c,
  253. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  254. { 6, 0x989c,
  255. { 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000 } },
  256. { 6, 0x989c,
  257. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  258. { 6, 0x989c,
  259. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  260. { 6, 0x989c,
  261. { 0x008b0000, 0x008b0000, 0x008b0000, 0x008b0000, 0x008b0000 } },
  262. { 6, 0x989c,
  263. { 0x00600000, 0x00600000, 0x00600000, 0x00600000, 0x00600000 } },
  264. { 6, 0x989c,
  265. { 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000 } },
  266. { 6, 0x989c,
  267. { 0x00840000, 0x00840000, 0x00840000, 0x00840000, 0x00840000 } },
  268. { 6, 0x989c,
  269. { 0x00640000, 0x00640000, 0x00640000, 0x00640000, 0x00640000 } },
  270. { 6, 0x989c,
  271. { 0x00200000, 0x00200000, 0x00200000, 0x00200000, 0x00200000 } },
  272. { 6, 0x989c,
  273. { 0x00240000, 0x00240000, 0x00240000, 0x00240000, 0x00240000 } },
  274. { 6, 0x989c,
  275. { 0x00250000, 0x00250000, 0x00250000, 0x00250000, 0x00250000 } },
  276. { 6, 0x989c,
  277. { 0x00110000, 0x00110000, 0x00110000, 0x00110000, 0x00110000 } },
  278. { 6, 0x989c,
  279. { 0x00110000, 0x00110000, 0x00110000, 0x00110000, 0x00110000 } },
  280. { 6, 0x989c,
  281. { 0x00510000, 0x00510000, 0x00510000, 0x00510000, 0x00510000 } },
  282. { 6, 0x989c,
  283. { 0x1c040000, 0x1c040000, 0x1c040000, 0x1c040000, 0x1c040000 } },
  284. { 6, 0x989c,
  285. { 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000 } },
  286. { 6, 0x989c,
  287. { 0x00a10000, 0x00a10000, 0x00a10000, 0x00a10000, 0x00a10000 } },
  288. { 6, 0x989c,
  289. { 0x00400000, 0x00400000, 0x00400000, 0x00400000, 0x00400000 } },
  290. { 6, 0x989c,
  291. { 0x03090000, 0x03090000, 0x03090000, 0x03090000, 0x03090000 } },
  292. { 6, 0x989c,
  293. { 0x06000000, 0x06000000, 0x06000000, 0x06000000, 0x06000000 } },
  294. { 6, 0x989c,
  295. { 0x000000b0, 0x000000b0, 0x000000a8, 0x000000a8, 0x000000a8 } },
  296. { 6, 0x989c,
  297. { 0x0000002e, 0x0000002e, 0x0000002e, 0x0000002e, 0x0000002e } },
  298. { 6, 0x989c,
  299. { 0x006c4a41, 0x006c4a41, 0x006c4af1, 0x006c4a61, 0x006c4a61 } },
  300. { 6, 0x989c,
  301. { 0x0050892a, 0x0050892a, 0x0050892b, 0x0050892b, 0x0050892b } },
  302. { 6, 0x989c,
  303. { 0x00842400, 0x00842400, 0x00842400, 0x00842400, 0x00842400 } },
  304. { 6, 0x989c,
  305. { 0x00c69200, 0x00c69200, 0x00c69200, 0x00c69200, 0x00c69200 } },
  306. { 6, 0x98d0,
  307. { 0x0002000c, 0x0002000c, 0x0002000c, 0x0002000c, 0x0002000c } },
  308. { 7, 0x989c,
  309. { 0x00000094, 0x00000094, 0x00000094, 0x00000094, 0x00000094 } },
  310. { 7, 0x989c,
  311. { 0x00000091, 0x00000091, 0x00000091, 0x00000091, 0x00000091 } },
  312. { 7, 0x989c,
  313. { 0x0000000a, 0x0000000a, 0x00000012, 0x00000012, 0x00000012 } },
  314. { 7, 0x989c,
  315. { 0x00000080, 0x00000080, 0x00000080, 0x00000080, 0x00000080 } },
  316. { 7, 0x989c,
  317. { 0x000000c1, 0x000000c1, 0x000000c1, 0x000000c1, 0x000000c1 } },
  318. { 7, 0x989c,
  319. { 0x00000060, 0x00000060, 0x00000060, 0x00000060, 0x00000060 } },
  320. { 7, 0x989c,
  321. { 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0 } },
  322. { 7, 0x989c,
  323. { 0x00000022, 0x00000022, 0x00000022, 0x00000022, 0x00000022 } },
  324. { 7, 0x989c,
  325. { 0x00000092, 0x00000092, 0x00000092, 0x00000092, 0x00000092 } },
  326. { 7, 0x989c,
  327. { 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4 } },
  328. { 7, 0x989c,
  329. { 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc } },
  330. { 7, 0x989c,
  331. { 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c } },
  332. { 7, 0x98c4,
  333. { 0x00000003, 0x00000003, 0x00000003, 0x00000003, 0x00000003 } },
  334. };
  335. /* RF5112A mode-specific init registers */
  336. static const struct ath5k_ini_rf rfregs_5112a[] = {
  337. { 1, 0x98d4,
  338. /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
  339. { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
  340. { 2, 0x98d0,
  341. { 0x03060408, 0x03070408, 0x03060408, 0x03060408, 0x03070408 } },
  342. { 3, 0x98dc,
  343. { 0x00a0c0c0, 0x00a0c0c0, 0x00e0c0c0, 0x00e0c0c0, 0x00e0c0c0 } },
  344. { 6, 0x989c,
  345. { 0x0f000000, 0x0f000000, 0x0f000000, 0x0f000000, 0x0f000000 } },
  346. { 6, 0x989c,
  347. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  348. { 6, 0x989c,
  349. { 0x00800000, 0x00800000, 0x00800000, 0x00800000, 0x00800000 } },
  350. { 6, 0x989c,
  351. { 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000 } },
  352. { 6, 0x989c,
  353. { 0x00010000, 0x00010000, 0x00010000, 0x00010000, 0x00010000 } },
  354. { 6, 0x989c,
  355. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  356. { 6, 0x989c,
  357. { 0x00180000, 0x00180000, 0x00180000, 0x00180000, 0x00180000 } },
  358. { 6, 0x989c,
  359. { 0x00600000, 0x00600000, 0x006e0000, 0x006e0000, 0x006e0000 } },
  360. { 6, 0x989c,
  361. { 0x00c70000, 0x00c70000, 0x00c70000, 0x00c70000, 0x00c70000 } },
  362. { 6, 0x989c,
  363. { 0x004b0000, 0x004b0000, 0x004b0000, 0x004b0000, 0x004b0000 } },
  364. { 6, 0x989c,
  365. { 0x04480000, 0x04480000, 0x04480000, 0x04480000, 0x04480000 } },
  366. { 6, 0x989c,
  367. { 0x00220000, 0x00220000, 0x00220000, 0x00220000, 0x00220000 } },
  368. { 6, 0x989c,
  369. { 0x00e40000, 0x00e40000, 0x00e40000, 0x00e40000, 0x00e40000 } },
  370. { 6, 0x989c,
  371. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  372. { 6, 0x989c,
  373. { 0x00fc0000, 0x00fc0000, 0x00fc0000, 0x00fc0000, 0x00fc0000 } },
  374. { 6, 0x989c,
  375. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  376. { 6, 0x989c,
  377. { 0x043f0000, 0x043f0000, 0x043f0000, 0x043f0000, 0x043f0000 } },
  378. { 6, 0x989c,
  379. { 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000 } },
  380. { 6, 0x989c,
  381. { 0x00190000, 0x00190000, 0x00190000, 0x00190000, 0x00190000 } },
  382. { 6, 0x989c,
  383. { 0x00240000, 0x00240000, 0x00240000, 0x00240000, 0x00240000 } },
  384. { 6, 0x989c,
  385. { 0x00b40000, 0x00b40000, 0x00b40000, 0x00b40000, 0x00b40000 } },
  386. { 6, 0x989c,
  387. { 0x00990000, 0x00990000, 0x00990000, 0x00990000, 0x00990000 } },
  388. { 6, 0x989c,
  389. { 0x00500000, 0x00500000, 0x00500000, 0x00500000, 0x00500000 } },
  390. { 6, 0x989c,
  391. { 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000 } },
  392. { 6, 0x989c,
  393. { 0x00120000, 0x00120000, 0x00120000, 0x00120000, 0x00120000 } },
  394. { 6, 0x989c,
  395. { 0xc0320000, 0xc0320000, 0xc0320000, 0xc0320000, 0xc0320000 } },
  396. { 6, 0x989c,
  397. { 0x01740000, 0x01740000, 0x01740000, 0x01740000, 0x01740000 } },
  398. { 6, 0x989c,
  399. { 0x00110000, 0x00110000, 0x00110000, 0x00110000, 0x00110000 } },
  400. { 6, 0x989c,
  401. { 0x86280000, 0x86280000, 0x86280000, 0x86280000, 0x86280000 } },
  402. { 6, 0x989c,
  403. { 0x31840000, 0x31840000, 0x31840000, 0x31840000, 0x31840000 } },
  404. { 6, 0x989c,
  405. { 0x00020080, 0x00020080, 0x00020080, 0x00020080, 0x00020080 } },
  406. { 6, 0x989c,
  407. { 0x00080009, 0x00080009, 0x00080009, 0x00080009, 0x00080009 } },
  408. { 6, 0x989c,
  409. { 0x00000003, 0x00000003, 0x00000003, 0x00000003, 0x00000003 } },
  410. { 6, 0x989c,
  411. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  412. { 6, 0x989c,
  413. { 0x000000b2, 0x000000b2, 0x000000b2, 0x000000b2, 0x000000b2 } },
  414. { 6, 0x989c,
  415. { 0x00b02084, 0x00b02084, 0x00b02084, 0x00b02084, 0x00b02084 } },
  416. { 6, 0x989c,
  417. { 0x004125a4, 0x004125a4, 0x004125a4, 0x004125a4, 0x004125a4 } },
  418. { 6, 0x989c,
  419. { 0x00119220, 0x00119220, 0x00119220, 0x00119220, 0x00119220 } },
  420. { 6, 0x989c,
  421. { 0x001a4800, 0x001a4800, 0x001a4800, 0x001a4800, 0x001a4800 } },
  422. { 6, 0x98d8,
  423. { 0x000b0230, 0x000b0230, 0x000b0230, 0x000b0230, 0x000b0230 } },
  424. { 7, 0x989c,
  425. { 0x00000094, 0x00000094, 0x00000094, 0x00000094, 0x00000094 } },
  426. { 7, 0x989c,
  427. { 0x00000091, 0x00000091, 0x00000091, 0x00000091, 0x00000091 } },
  428. { 7, 0x989c,
  429. { 0x00000012, 0x00000012, 0x00000012, 0x00000012, 0x00000012 } },
  430. { 7, 0x989c,
  431. { 0x00000080, 0x00000080, 0x00000080, 0x00000080, 0x00000080 } },
  432. { 7, 0x989c,
  433. { 0x000000d9, 0x000000d9, 0x000000d9, 0x000000d9, 0x000000d9 } },
  434. { 7, 0x989c,
  435. { 0x00000060, 0x00000060, 0x00000060, 0x00000060, 0x00000060 } },
  436. { 7, 0x989c,
  437. { 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0 } },
  438. { 7, 0x989c,
  439. { 0x000000a2, 0x000000a2, 0x000000a2, 0x000000a2, 0x000000a2 } },
  440. { 7, 0x989c,
  441. { 0x00000052, 0x00000052, 0x00000052, 0x00000052, 0x00000052 } },
  442. { 7, 0x989c,
  443. { 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4 } },
  444. { 7, 0x989c,
  445. { 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc } },
  446. { 7, 0x989c,
  447. { 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c } },
  448. { 7, 0x98c4,
  449. { 0x00000003, 0x00000003, 0x00000003, 0x00000003, 0x00000003 } },
  450. };
  451. static const struct ath5k_ini_rf rfregs_2112a[] = {
  452. { 1, AR5K_RF_BUFFER_CONTROL_4,
  453. /* mode b mode g mode gTurbo */
  454. { 0x00000020, 0x00000020, 0x00000020 } },
  455. { 2, AR5K_RF_BUFFER_CONTROL_3,
  456. { 0x03060408, 0x03060408, 0x03070408 } },
  457. { 3, AR5K_RF_BUFFER_CONTROL_6,
  458. { 0x00e020c0, 0x00e020c0, 0x00e020c0 } },
  459. { 6, AR5K_RF_BUFFER,
  460. { 0x0a000000, 0x0a000000, 0x0a000000 } },
  461. { 6, AR5K_RF_BUFFER,
  462. { 0x00000000, 0x00000000, 0x00000000 } },
  463. { 6, AR5K_RF_BUFFER,
  464. { 0x00800000, 0x00800000, 0x00800000 } },
  465. { 6, AR5K_RF_BUFFER,
  466. { 0x002a0000, 0x002a0000, 0x002a0000 } },
  467. { 6, AR5K_RF_BUFFER,
  468. { 0x00010000, 0x00010000, 0x00010000 } },
  469. { 6, AR5K_RF_BUFFER,
  470. { 0x00000000, 0x00000000, 0x00000000 } },
  471. { 6, AR5K_RF_BUFFER,
  472. { 0x00180000, 0x00180000, 0x00180000 } },
  473. { 6, AR5K_RF_BUFFER,
  474. { 0x006e0000, 0x006e0000, 0x006e0000 } },
  475. { 6, AR5K_RF_BUFFER,
  476. { 0x00c70000, 0x00c70000, 0x00c70000 } },
  477. { 6, AR5K_RF_BUFFER,
  478. { 0x004b0000, 0x004b0000, 0x004b0000 } },
  479. { 6, AR5K_RF_BUFFER,
  480. { 0x04480000, 0x04480000, 0x04480000 } },
  481. { 6, AR5K_RF_BUFFER,
  482. { 0x002a0000, 0x002a0000, 0x002a0000 } },
  483. { 6, AR5K_RF_BUFFER,
  484. { 0x00e40000, 0x00e40000, 0x00e40000 } },
  485. { 6, AR5K_RF_BUFFER,
  486. { 0x00000000, 0x00000000, 0x00000000 } },
  487. { 6, AR5K_RF_BUFFER,
  488. { 0x00fc0000, 0x00fc0000, 0x00fc0000 } },
  489. { 6, AR5K_RF_BUFFER,
  490. { 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  491. { 6, AR5K_RF_BUFFER,
  492. { 0x043f0000, 0x043f0000, 0x043f0000 } },
  493. { 6, AR5K_RF_BUFFER,
  494. { 0x0c0c0000, 0x0c0c0000, 0x0c0c0000 } },
  495. { 6, AR5K_RF_BUFFER,
  496. { 0x02190000, 0x02190000, 0x02190000 } },
  497. { 6, AR5K_RF_BUFFER,
  498. { 0x00240000, 0x00240000, 0x00240000 } },
  499. { 6, AR5K_RF_BUFFER,
  500. { 0x00b40000, 0x00b40000, 0x00b40000 } },
  501. { 6, AR5K_RF_BUFFER,
  502. { 0x00990000, 0x00990000, 0x00990000 } },
  503. { 6, AR5K_RF_BUFFER,
  504. { 0x00500000, 0x00500000, 0x00500000 } },
  505. { 6, AR5K_RF_BUFFER,
  506. { 0x002a0000, 0x002a0000, 0x002a0000 } },
  507. { 6, AR5K_RF_BUFFER,
  508. { 0x00120000, 0x00120000, 0x00120000 } },
  509. { 6, AR5K_RF_BUFFER,
  510. { 0xc0320000, 0xc0320000, 0xc0320000 } },
  511. { 6, AR5K_RF_BUFFER,
  512. { 0x01740000, 0x01740000, 0x01740000 } },
  513. { 6, AR5K_RF_BUFFER,
  514. { 0x00110000, 0x00110000, 0x00110000 } },
  515. { 6, AR5K_RF_BUFFER,
  516. { 0x86280000, 0x86280000, 0x86280000 } },
  517. { 6, AR5K_RF_BUFFER,
  518. { 0x31840000, 0x31840000, 0x31840000 } },
  519. { 6, AR5K_RF_BUFFER,
  520. { 0x00f20080, 0x00f20080, 0x00f20080 } },
  521. { 6, AR5K_RF_BUFFER,
  522. { 0x00070019, 0x00070019, 0x00070019 } },
  523. { 6, AR5K_RF_BUFFER,
  524. { 0x00000000, 0x00000000, 0x00000000 } },
  525. { 6, AR5K_RF_BUFFER,
  526. { 0x00000000, 0x00000000, 0x00000000 } },
  527. { 6, AR5K_RF_BUFFER,
  528. { 0x000000b2, 0x000000b2, 0x000000b2 } },
  529. { 6, AR5K_RF_BUFFER,
  530. { 0x00b02184, 0x00b02184, 0x00b02184 } },
  531. { 6, AR5K_RF_BUFFER,
  532. { 0x004125a4, 0x004125a4, 0x004125a4 } },
  533. { 6, AR5K_RF_BUFFER,
  534. { 0x00119220, 0x00119220, 0x00119220 } },
  535. { 6, AR5K_RF_BUFFER,
  536. { 0x001a4800, 0x001a4800, 0x001a4800 } },
  537. { 6, AR5K_RF_BUFFER_CONTROL_5,
  538. { 0x000b0230, 0x000b0230, 0x000b0230 } },
  539. { 7, AR5K_RF_BUFFER,
  540. { 0x00000094, 0x00000094, 0x00000094 } },
  541. { 7, AR5K_RF_BUFFER,
  542. { 0x00000091, 0x00000091, 0x00000091 } },
  543. { 7, AR5K_RF_BUFFER,
  544. { 0x00000012, 0x00000012, 0x00000012 } },
  545. { 7, AR5K_RF_BUFFER,
  546. { 0x00000080, 0x00000080, 0x00000080 } },
  547. { 7, AR5K_RF_BUFFER,
  548. { 0x000000d9, 0x000000d9, 0x000000d9 } },
  549. { 7, AR5K_RF_BUFFER,
  550. { 0x00000060, 0x00000060, 0x00000060 } },
  551. { 7, AR5K_RF_BUFFER,
  552. { 0x000000f0, 0x000000f0, 0x000000f0 } },
  553. { 7, AR5K_RF_BUFFER,
  554. { 0x000000a2, 0x000000a2, 0x000000a2 } },
  555. { 7, AR5K_RF_BUFFER,
  556. { 0x00000052, 0x00000052, 0x00000052 } },
  557. { 7, AR5K_RF_BUFFER,
  558. { 0x000000d4, 0x000000d4, 0x000000d4 } },
  559. { 7, AR5K_RF_BUFFER,
  560. { 0x000014cc, 0x000014cc, 0x000014cc } },
  561. { 7, AR5K_RF_BUFFER,
  562. { 0x0000048c, 0x0000048c, 0x0000048c } },
  563. { 7, AR5K_RF_BUFFER_CONTROL_1,
  564. { 0x00000003, 0x00000003, 0x00000003 } },
  565. };
  566. /* RF5413/5414 mode-specific init registers */
  567. static const struct ath5k_ini_rf rfregs_5413[] = {
  568. { 1, 0x98d4,
  569. /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
  570. { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
  571. { 2, 0x98d0,
  572. { 0x00000008, 0x00000008, 0x00000008, 0x00000008, 0x00000008 } },
  573. { 3, 0x98dc,
  574. { 0x00a000c0, 0x00a000c0, 0x00e000c0, 0x00e000c0, 0x00e000c0 } },
  575. { 6, 0x989c,
  576. { 0x33000000, 0x33000000, 0x33000000, 0x33000000, 0x33000000 } },
  577. { 6, 0x989c,
  578. { 0x01000000, 0x01000000, 0x01000000, 0x01000000, 0x01000000 } },
  579. { 6, 0x989c,
  580. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  581. { 6, 0x989c,
  582. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  583. { 6, 0x989c,
  584. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  585. { 6, 0x989c,
  586. { 0x1f000000, 0x1f000000, 0x1f000000, 0x1f000000, 0x1f000000 } },
  587. { 6, 0x989c,
  588. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  589. { 6, 0x989c,
  590. { 0x00b80000, 0x00b80000, 0x00b80000, 0x00b80000, 0x00b80000 } },
  591. { 6, 0x989c,
  592. { 0x00b70000, 0x00b70000, 0x00b70000, 0x00b70000, 0x00b70000 } },
  593. { 6, 0x989c,
  594. { 0x00840000, 0x00840000, 0x00840000, 0x00840000, 0x00840000 } },
  595. { 6, 0x989c,
  596. { 0x00980000, 0x00980000, 0x00980000, 0x00980000, 0x00980000 } },
  597. { 6, 0x989c,
  598. { 0x00c00000, 0x00c00000, 0x00c00000, 0x00c00000, 0x00c00000 } },
  599. { 6, 0x989c,
  600. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  601. { 6, 0x989c,
  602. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  603. { 6, 0x989c,
  604. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  605. { 6, 0x989c,
  606. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  607. { 6, 0x989c,
  608. { 0x00d70000, 0x00d70000, 0x00d70000, 0x00d70000, 0x00d70000 } },
  609. { 6, 0x989c,
  610. { 0x00610000, 0x00610000, 0x00610000, 0x00610000, 0x00610000 } },
  611. { 6, 0x989c,
  612. { 0x00fe0000, 0x00fe0000, 0x00fe0000, 0x00fe0000, 0x00fe0000 } },
  613. { 6, 0x989c,
  614. { 0x00de0000, 0x00de0000, 0x00de0000, 0x00de0000, 0x00de0000 } },
  615. { 6, 0x989c,
  616. { 0x007f0000, 0x007f0000, 0x007f0000, 0x007f0000, 0x007f0000 } },
  617. { 6, 0x989c,
  618. { 0x043d0000, 0x043d0000, 0x043d0000, 0x043d0000, 0x043d0000 } },
  619. { 6, 0x989c,
  620. { 0x00770000, 0x00770000, 0x00770000, 0x00770000, 0x00770000 } },
  621. { 6, 0x989c,
  622. { 0x00440000, 0x00440000, 0x00440000, 0x00440000, 0x00440000 } },
  623. { 6, 0x989c,
  624. { 0x00980000, 0x00980000, 0x00980000, 0x00980000, 0x00980000 } },
  625. { 6, 0x989c,
  626. { 0x00100080, 0x00100080, 0x00100080, 0x00100080, 0x00100080 } },
  627. { 6, 0x989c,
  628. { 0x0005c034, 0x0005c034, 0x0005c034, 0x0005c034, 0x0005c034 } },
  629. { 6, 0x989c,
  630. { 0x003100f0, 0x003100f0, 0x003100f0, 0x003100f0, 0x003100f0 } },
  631. { 6, 0x989c,
  632. { 0x000c011f, 0x000c011f, 0x000c011f, 0x000c011f, 0x000c011f } },
  633. { 6, 0x989c,
  634. { 0x00510040, 0x00510040, 0x005100a0, 0x005100a0, 0x005100a0 } },
  635. { 6, 0x989c,
  636. { 0x0050006a, 0x0050006a, 0x005000dd, 0x005000dd, 0x005000dd } },
  637. { 6, 0x989c,
  638. { 0x00000001, 0x00000001, 0x00000000, 0x00000000, 0x00000000 } },
  639. { 6, 0x989c,
  640. { 0x00004044, 0x00004044, 0x00004044, 0x00004044, 0x00004044 } },
  641. { 6, 0x989c,
  642. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  643. { 6, 0x989c,
  644. { 0x000060c0, 0x000060c0, 0x000060c0, 0x000060c0, 0x000060c0 } },
  645. { 6, 0x989c,
  646. { 0x00002c00, 0x00002c00, 0x00003600, 0x00003600, 0x00003600 } },
  647. { 6, 0x98c8,
  648. { 0x00000403, 0x00000403, 0x00040403, 0x00040403, 0x00040403 } },
  649. { 7, 0x989c,
  650. { 0x00006400, 0x00006400, 0x00006400, 0x00006400, 0x00006400 } },
  651. { 7, 0x989c,
  652. { 0x00000800, 0x00000800, 0x00000800, 0x00000800, 0x00000800 } },
  653. { 7, 0x98cc,
  654. { 0x0000000e, 0x0000000e, 0x0000000e, 0x0000000e, 0x0000000e } },
  655. };
  656. /* RF2413/2414 mode-specific init registers */
  657. static const struct ath5k_ini_rf rfregs_2413[] = {
  658. { 1, AR5K_RF_BUFFER_CONTROL_4,
  659. /* mode b mode g mode gTurbo */
  660. { 0x00000020, 0x00000020, 0x00000020 } },
  661. { 2, AR5K_RF_BUFFER_CONTROL_3,
  662. { 0x02001408, 0x02001408, 0x02001408 } },
  663. { 3, AR5K_RF_BUFFER_CONTROL_6,
  664. { 0x00e020c0, 0x00e020c0, 0x00e020c0 } },
  665. { 6, AR5K_RF_BUFFER,
  666. { 0xf0000000, 0xf0000000, 0xf0000000 } },
  667. { 6, AR5K_RF_BUFFER,
  668. { 0x00000000, 0x00000000, 0x00000000 } },
  669. { 6, AR5K_RF_BUFFER,
  670. { 0x03000000, 0x03000000, 0x03000000 } },
  671. { 6, AR5K_RF_BUFFER,
  672. { 0x00000000, 0x00000000, 0x00000000 } },
  673. { 6, AR5K_RF_BUFFER,
  674. { 0x00000000, 0x00000000, 0x00000000 } },
  675. { 6, AR5K_RF_BUFFER,
  676. { 0x00000000, 0x00000000, 0x00000000 } },
  677. { 6, AR5K_RF_BUFFER,
  678. { 0x00000000, 0x00000000, 0x00000000 } },
  679. { 6, AR5K_RF_BUFFER,
  680. { 0x00000000, 0x00000000, 0x00000000 } },
  681. { 6, AR5K_RF_BUFFER,
  682. { 0x40400000, 0x40400000, 0x40400000 } },
  683. { 6, AR5K_RF_BUFFER,
  684. { 0x65050000, 0x65050000, 0x65050000 } },
  685. { 6, AR5K_RF_BUFFER,
  686. { 0x00000000, 0x00000000, 0x00000000 } },
  687. { 6, AR5K_RF_BUFFER,
  688. { 0x00000000, 0x00000000, 0x00000000 } },
  689. { 6, AR5K_RF_BUFFER,
  690. { 0x00420000, 0x00420000, 0x00420000 } },
  691. { 6, AR5K_RF_BUFFER,
  692. { 0x00b50000, 0x00b50000, 0x00b50000 } },
  693. { 6, AR5K_RF_BUFFER,
  694. { 0x00030000, 0x00030000, 0x00030000 } },
  695. { 6, AR5K_RF_BUFFER,
  696. { 0x00f70000, 0x00f70000, 0x00f70000 } },
  697. { 6, AR5K_RF_BUFFER,
  698. { 0x009d0000, 0x009d0000, 0x009d0000 } },
  699. { 6, AR5K_RF_BUFFER,
  700. { 0x00220000, 0x00220000, 0x00220000 } },
  701. { 6, AR5K_RF_BUFFER,
  702. { 0x04220000, 0x04220000, 0x04220000 } },
  703. { 6, AR5K_RF_BUFFER,
  704. { 0x00230018, 0x00230018, 0x00230018 } },
  705. { 6, AR5K_RF_BUFFER,
  706. { 0x00280050, 0x00280050, 0x00280050 } },
  707. { 6, AR5K_RF_BUFFER,
  708. { 0x005000c3, 0x005000c3, 0x005000c3 } },
  709. { 6, AR5K_RF_BUFFER,
  710. { 0x0004007f, 0x0004007f, 0x0004007f } },
  711. { 6, AR5K_RF_BUFFER,
  712. { 0x00000458, 0x00000458, 0x00000458 } },
  713. { 6, AR5K_RF_BUFFER,
  714. { 0x00000000, 0x00000000, 0x00000000 } },
  715. { 6, AR5K_RF_BUFFER,
  716. { 0x0000c000, 0x0000c000, 0x0000c000 } },
  717. { 6, AR5K_RF_BUFFER_CONTROL_5,
  718. { 0x00400230, 0x00400230, 0x00400230 } },
  719. { 7, AR5K_RF_BUFFER,
  720. { 0x00006400, 0x00006400, 0x00006400 } },
  721. { 7, AR5K_RF_BUFFER,
  722. { 0x00000800, 0x00000800, 0x00000800 } },
  723. { 7, AR5K_RF_BUFFER_CONTROL_2,
  724. { 0x0000000e, 0x0000000e, 0x0000000e } },
  725. };
  726. /* RF2425 mode-specific init registers */
  727. static const struct ath5k_ini_rf rfregs_2425[] = {
  728. { 1, AR5K_RF_BUFFER_CONTROL_4,
  729. /* mode g mode gTurbo */
  730. { 0x00000020, 0x00000020 } },
  731. { 2, AR5K_RF_BUFFER_CONTROL_3,
  732. { 0x02001408, 0x02001408 } },
  733. { 3, AR5K_RF_BUFFER_CONTROL_6,
  734. { 0x00e020c0, 0x00e020c0 } },
  735. { 6, AR5K_RF_BUFFER,
  736. { 0x10000000, 0x10000000 } },
  737. { 6, AR5K_RF_BUFFER,
  738. { 0x00000000, 0x00000000 } },
  739. { 6, AR5K_RF_BUFFER,
  740. { 0x00000000, 0x00000000 } },
  741. { 6, AR5K_RF_BUFFER,
  742. { 0x00000000, 0x00000000 } },
  743. { 6, AR5K_RF_BUFFER,
  744. { 0x00000000, 0x00000000 } },
  745. { 6, AR5K_RF_BUFFER,
  746. { 0x00000000, 0x00000000 } },
  747. { 6, AR5K_RF_BUFFER,
  748. { 0x00000000, 0x00000000 } },
  749. { 6, AR5K_RF_BUFFER,
  750. { 0x00000000, 0x00000000 } },
  751. { 6, AR5K_RF_BUFFER,
  752. { 0x00000000, 0x00000000 } },
  753. { 6, AR5K_RF_BUFFER,
  754. { 0x00000000, 0x00000000 } },
  755. { 6, AR5K_RF_BUFFER,
  756. { 0x00000000, 0x00000000 } },
  757. { 6, AR5K_RF_BUFFER,
  758. { 0x002a0000, 0x002a0000 } },
  759. { 6, AR5K_RF_BUFFER,
  760. { 0x00000000, 0x00000000 } },
  761. { 6, AR5K_RF_BUFFER,
  762. { 0x00000000, 0x00000000 } },
  763. { 6, AR5K_RF_BUFFER,
  764. { 0x00100000, 0x00100000 } },
  765. { 6, AR5K_RF_BUFFER,
  766. { 0x00020000, 0x00020000 } },
  767. { 6, AR5K_RF_BUFFER,
  768. { 0x00730000, 0x00730000 } },
  769. { 6, AR5K_RF_BUFFER,
  770. { 0x00f80000, 0x00f80000 } },
  771. { 6, AR5K_RF_BUFFER,
  772. { 0x00e70000, 0x00e70000 } },
  773. { 6, AR5K_RF_BUFFER,
  774. { 0x00140000, 0x00140000 } },
  775. { 6, AR5K_RF_BUFFER,
  776. { 0x00910040, 0x00910040 } },
  777. { 6, AR5K_RF_BUFFER,
  778. { 0x0007001a, 0x0007001a } },
  779. { 6, AR5K_RF_BUFFER,
  780. { 0x00410000, 0x00410000 } },
  781. { 6, AR5K_RF_BUFFER,
  782. { 0x00810060, 0x00810060 } },
  783. { 6, AR5K_RF_BUFFER,
  784. { 0x00020803, 0x00020803 } },
  785. { 6, AR5K_RF_BUFFER,
  786. { 0x00000000, 0x00000000 } },
  787. { 6, AR5K_RF_BUFFER,
  788. { 0x00000000, 0x00000000 } },
  789. { 6, AR5K_RF_BUFFER,
  790. { 0x00001660, 0x00001660 } },
  791. { 6, AR5K_RF_BUFFER,
  792. { 0x00001688, 0x00001688 } },
  793. { 6, AR5K_RF_BUFFER_CONTROL_1,
  794. { 0x00000001, 0x00000001 } },
  795. { 7, AR5K_RF_BUFFER,
  796. { 0x00006400, 0x00006400 } },
  797. { 7, AR5K_RF_BUFFER,
  798. { 0x00000800, 0x00000800 } },
  799. { 7, AR5K_RF_BUFFER_CONTROL_2,
  800. { 0x0000000e, 0x0000000e } },
  801. };
  802. /* Initial RF Gain settings for RF5112 */
  803. static const struct ath5k_ini_rfgain rfgain_5112[] = {
  804. /* 5Ghz 2Ghz */
  805. { AR5K_RF_GAIN(0), { 0x00000007, 0x00000007 } },
  806. { AR5K_RF_GAIN(1), { 0x00000047, 0x00000047 } },
  807. { AR5K_RF_GAIN(2), { 0x00000087, 0x00000087 } },
  808. { AR5K_RF_GAIN(3), { 0x000001a0, 0x000001a0 } },
  809. { AR5K_RF_GAIN(4), { 0x000001e0, 0x000001e0 } },
  810. { AR5K_RF_GAIN(5), { 0x00000020, 0x00000020 } },
  811. { AR5K_RF_GAIN(6), { 0x00000060, 0x00000060 } },
  812. { AR5K_RF_GAIN(7), { 0x000001a1, 0x000001a1 } },
  813. { AR5K_RF_GAIN(8), { 0x000001e1, 0x000001e1 } },
  814. { AR5K_RF_GAIN(9), { 0x00000021, 0x00000021 } },
  815. { AR5K_RF_GAIN(10), { 0x00000061, 0x00000061 } },
  816. { AR5K_RF_GAIN(11), { 0x00000162, 0x00000162 } },
  817. { AR5K_RF_GAIN(12), { 0x000001a2, 0x000001a2 } },
  818. { AR5K_RF_GAIN(13), { 0x000001e2, 0x000001e2 } },
  819. { AR5K_RF_GAIN(14), { 0x00000022, 0x00000022 } },
  820. { AR5K_RF_GAIN(15), { 0x00000062, 0x00000062 } },
  821. { AR5K_RF_GAIN(16), { 0x00000163, 0x00000163 } },
  822. { AR5K_RF_GAIN(17), { 0x000001a3, 0x000001a3 } },
  823. { AR5K_RF_GAIN(18), { 0x000001e3, 0x000001e3 } },
  824. { AR5K_RF_GAIN(19), { 0x00000023, 0x00000023 } },
  825. { AR5K_RF_GAIN(20), { 0x00000063, 0x00000063 } },
  826. { AR5K_RF_GAIN(21), { 0x00000184, 0x00000184 } },
  827. { AR5K_RF_GAIN(22), { 0x000001c4, 0x000001c4 } },
  828. { AR5K_RF_GAIN(23), { 0x00000004, 0x00000004 } },
  829. { AR5K_RF_GAIN(24), { 0x000001ea, 0x0000000b } },
  830. { AR5K_RF_GAIN(25), { 0x0000002a, 0x0000004b } },
  831. { AR5K_RF_GAIN(26), { 0x0000006a, 0x0000008b } },
  832. { AR5K_RF_GAIN(27), { 0x000000aa, 0x000001ac } },
  833. { AR5K_RF_GAIN(28), { 0x000001ab, 0x000001ec } },
  834. { AR5K_RF_GAIN(29), { 0x000001eb, 0x0000002c } },
  835. { AR5K_RF_GAIN(30), { 0x0000002b, 0x00000012 } },
  836. { AR5K_RF_GAIN(31), { 0x0000006b, 0x00000052 } },
  837. { AR5K_RF_GAIN(32), { 0x000000ab, 0x00000092 } },
  838. { AR5K_RF_GAIN(33), { 0x000001ac, 0x00000193 } },
  839. { AR5K_RF_GAIN(34), { 0x000001ec, 0x000001d3 } },
  840. { AR5K_RF_GAIN(35), { 0x0000002c, 0x00000013 } },
  841. { AR5K_RF_GAIN(36), { 0x0000003a, 0x00000053 } },
  842. { AR5K_RF_GAIN(37), { 0x0000007a, 0x00000093 } },
  843. { AR5K_RF_GAIN(38), { 0x000000ba, 0x00000194 } },
  844. { AR5K_RF_GAIN(39), { 0x000001bb, 0x000001d4 } },
  845. { AR5K_RF_GAIN(40), { 0x000001fb, 0x00000014 } },
  846. { AR5K_RF_GAIN(41), { 0x0000003b, 0x0000003a } },
  847. { AR5K_RF_GAIN(42), { 0x0000007b, 0x0000007a } },
  848. { AR5K_RF_GAIN(43), { 0x000000bb, 0x000000ba } },
  849. { AR5K_RF_GAIN(44), { 0x000001bc, 0x000001bb } },
  850. { AR5K_RF_GAIN(45), { 0x000001fc, 0x000001fb } },
  851. { AR5K_RF_GAIN(46), { 0x0000003c, 0x0000003b } },
  852. { AR5K_RF_GAIN(47), { 0x0000007c, 0x0000007b } },
  853. { AR5K_RF_GAIN(48), { 0x000000bc, 0x000000bb } },
  854. { AR5K_RF_GAIN(49), { 0x000000fc, 0x000001bc } },
  855. { AR5K_RF_GAIN(50), { 0x000000fc, 0x000001fc } },
  856. { AR5K_RF_GAIN(51), { 0x000000fc, 0x0000003c } },
  857. { AR5K_RF_GAIN(52), { 0x000000fc, 0x0000007c } },
  858. { AR5K_RF_GAIN(53), { 0x000000fc, 0x000000bc } },
  859. { AR5K_RF_GAIN(54), { 0x000000fc, 0x000000fc } },
  860. { AR5K_RF_GAIN(55), { 0x000000fc, 0x000000fc } },
  861. { AR5K_RF_GAIN(56), { 0x000000fc, 0x000000fc } },
  862. { AR5K_RF_GAIN(57), { 0x000000fc, 0x000000fc } },
  863. { AR5K_RF_GAIN(58), { 0x000000fc, 0x000000fc } },
  864. { AR5K_RF_GAIN(59), { 0x000000fc, 0x000000fc } },
  865. { AR5K_RF_GAIN(60), { 0x000000fc, 0x000000fc } },
  866. { AR5K_RF_GAIN(61), { 0x000000fc, 0x000000fc } },
  867. { AR5K_RF_GAIN(62), { 0x000000fc, 0x000000fc } },
  868. { AR5K_RF_GAIN(63), { 0x000000fc, 0x000000fc } },
  869. };
  870. /* Initial RF Gain settings for RF5413 */
  871. static const struct ath5k_ini_rfgain rfgain_5413[] = {
  872. /* 5Ghz 2Ghz */
  873. { AR5K_RF_GAIN(0), { 0x00000000, 0x00000000 } },
  874. { AR5K_RF_GAIN(1), { 0x00000040, 0x00000040 } },
  875. { AR5K_RF_GAIN(2), { 0x00000080, 0x00000080 } },
  876. { AR5K_RF_GAIN(3), { 0x000001a1, 0x00000161 } },
  877. { AR5K_RF_GAIN(4), { 0x000001e1, 0x000001a1 } },
  878. { AR5K_RF_GAIN(5), { 0x00000021, 0x000001e1 } },
  879. { AR5K_RF_GAIN(6), { 0x00000061, 0x00000021 } },
  880. { AR5K_RF_GAIN(7), { 0x00000188, 0x00000061 } },
  881. { AR5K_RF_GAIN(8), { 0x000001c8, 0x00000188 } },
  882. { AR5K_RF_GAIN(9), { 0x00000008, 0x000001c8 } },
  883. { AR5K_RF_GAIN(10), { 0x00000048, 0x00000008 } },
  884. { AR5K_RF_GAIN(11), { 0x00000088, 0x00000048 } },
  885. { AR5K_RF_GAIN(12), { 0x000001a9, 0x00000088 } },
  886. { AR5K_RF_GAIN(13), { 0x000001e9, 0x00000169 } },
  887. { AR5K_RF_GAIN(14), { 0x00000029, 0x000001a9 } },
  888. { AR5K_RF_GAIN(15), { 0x00000069, 0x000001e9 } },
  889. { AR5K_RF_GAIN(16), { 0x000001d0, 0x00000029 } },
  890. { AR5K_RF_GAIN(17), { 0x00000010, 0x00000069 } },
  891. { AR5K_RF_GAIN(18), { 0x00000050, 0x00000190 } },
  892. { AR5K_RF_GAIN(19), { 0x00000090, 0x000001d0 } },
  893. { AR5K_RF_GAIN(20), { 0x000001b1, 0x00000010 } },
  894. { AR5K_RF_GAIN(21), { 0x000001f1, 0x00000050 } },
  895. { AR5K_RF_GAIN(22), { 0x00000031, 0x00000090 } },
  896. { AR5K_RF_GAIN(23), { 0x00000071, 0x00000171 } },
  897. { AR5K_RF_GAIN(24), { 0x000001b8, 0x000001b1 } },
  898. { AR5K_RF_GAIN(25), { 0x000001f8, 0x000001f1 } },
  899. { AR5K_RF_GAIN(26), { 0x00000038, 0x00000031 } },
  900. { AR5K_RF_GAIN(27), { 0x00000078, 0x00000071 } },
  901. { AR5K_RF_GAIN(28), { 0x00000199, 0x00000198 } },
  902. { AR5K_RF_GAIN(29), { 0x000001d9, 0x000001d8 } },
  903. { AR5K_RF_GAIN(30), { 0x00000019, 0x00000018 } },
  904. { AR5K_RF_GAIN(31), { 0x00000059, 0x00000058 } },
  905. { AR5K_RF_GAIN(32), { 0x00000099, 0x00000098 } },
  906. { AR5K_RF_GAIN(33), { 0x000000d9, 0x00000179 } },
  907. { AR5K_RF_GAIN(34), { 0x000000f9, 0x000001b9 } },
  908. { AR5K_RF_GAIN(35), { 0x000000f9, 0x000001f9 } },
  909. { AR5K_RF_GAIN(36), { 0x000000f9, 0x00000039 } },
  910. { AR5K_RF_GAIN(37), { 0x000000f9, 0x00000079 } },
  911. { AR5K_RF_GAIN(38), { 0x000000f9, 0x000000b9 } },
  912. { AR5K_RF_GAIN(39), { 0x000000f9, 0x000000f9 } },
  913. { AR5K_RF_GAIN(40), { 0x000000f9, 0x000000f9 } },
  914. { AR5K_RF_GAIN(41), { 0x000000f9, 0x000000f9 } },
  915. { AR5K_RF_GAIN(42), { 0x000000f9, 0x000000f9 } },
  916. { AR5K_RF_GAIN(43), { 0x000000f9, 0x000000f9 } },
  917. { AR5K_RF_GAIN(44), { 0x000000f9, 0x000000f9 } },
  918. { AR5K_RF_GAIN(45), { 0x000000f9, 0x000000f9 } },
  919. { AR5K_RF_GAIN(46), { 0x000000f9, 0x000000f9 } },
  920. { AR5K_RF_GAIN(47), { 0x000000f9, 0x000000f9 } },
  921. { AR5K_RF_GAIN(48), { 0x000000f9, 0x000000f9 } },
  922. { AR5K_RF_GAIN(49), { 0x000000f9, 0x000000f9 } },
  923. { AR5K_RF_GAIN(50), { 0x000000f9, 0x000000f9 } },
  924. { AR5K_RF_GAIN(51), { 0x000000f9, 0x000000f9 } },
  925. { AR5K_RF_GAIN(52), { 0x000000f9, 0x000000f9 } },
  926. { AR5K_RF_GAIN(53), { 0x000000f9, 0x000000f9 } },
  927. { AR5K_RF_GAIN(54), { 0x000000f9, 0x000000f9 } },
  928. { AR5K_RF_GAIN(55), { 0x000000f9, 0x000000f9 } },
  929. { AR5K_RF_GAIN(56), { 0x000000f9, 0x000000f9 } },
  930. { AR5K_RF_GAIN(57), { 0x000000f9, 0x000000f9 } },
  931. { AR5K_RF_GAIN(58), { 0x000000f9, 0x000000f9 } },
  932. { AR5K_RF_GAIN(59), { 0x000000f9, 0x000000f9 } },
  933. { AR5K_RF_GAIN(60), { 0x000000f9, 0x000000f9 } },
  934. { AR5K_RF_GAIN(61), { 0x000000f9, 0x000000f9 } },
  935. { AR5K_RF_GAIN(62), { 0x000000f9, 0x000000f9 } },
  936. { AR5K_RF_GAIN(63), { 0x000000f9, 0x000000f9 } },
  937. };
  938. /* Initial RF Gain settings for RF2413 */
  939. static const struct ath5k_ini_rfgain rfgain_2413[] = {
  940. { AR5K_RF_GAIN(0), { 0x00000000 } },
  941. { AR5K_RF_GAIN(1), { 0x00000040 } },
  942. { AR5K_RF_GAIN(2), { 0x00000080 } },
  943. { AR5K_RF_GAIN(3), { 0x00000181 } },
  944. { AR5K_RF_GAIN(4), { 0x000001c1 } },
  945. { AR5K_RF_GAIN(5), { 0x00000001 } },
  946. { AR5K_RF_GAIN(6), { 0x00000041 } },
  947. { AR5K_RF_GAIN(7), { 0x00000081 } },
  948. { AR5K_RF_GAIN(8), { 0x00000168 } },
  949. { AR5K_RF_GAIN(9), { 0x000001a8 } },
  950. { AR5K_RF_GAIN(10), { 0x000001e8 } },
  951. { AR5K_RF_GAIN(11), { 0x00000028 } },
  952. { AR5K_RF_GAIN(12), { 0x00000068 } },
  953. { AR5K_RF_GAIN(13), { 0x00000189 } },
  954. { AR5K_RF_GAIN(14), { 0x000001c9 } },
  955. { AR5K_RF_GAIN(15), { 0x00000009 } },
  956. { AR5K_RF_GAIN(16), { 0x00000049 } },
  957. { AR5K_RF_GAIN(17), { 0x00000089 } },
  958. { AR5K_RF_GAIN(18), { 0x00000190 } },
  959. { AR5K_RF_GAIN(19), { 0x000001d0 } },
  960. { AR5K_RF_GAIN(20), { 0x00000010 } },
  961. { AR5K_RF_GAIN(21), { 0x00000050 } },
  962. { AR5K_RF_GAIN(22), { 0x00000090 } },
  963. { AR5K_RF_GAIN(23), { 0x00000191 } },
  964. { AR5K_RF_GAIN(24), { 0x000001d1 } },
  965. { AR5K_RF_GAIN(25), { 0x00000011 } },
  966. { AR5K_RF_GAIN(26), { 0x00000051 } },
  967. { AR5K_RF_GAIN(27), { 0x00000091 } },
  968. { AR5K_RF_GAIN(28), { 0x00000178 } },
  969. { AR5K_RF_GAIN(29), { 0x000001b8 } },
  970. { AR5K_RF_GAIN(30), { 0x000001f8 } },
  971. { AR5K_RF_GAIN(31), { 0x00000038 } },
  972. { AR5K_RF_GAIN(32), { 0x00000078 } },
  973. { AR5K_RF_GAIN(33), { 0x00000199 } },
  974. { AR5K_RF_GAIN(34), { 0x000001d9 } },
  975. { AR5K_RF_GAIN(35), { 0x00000019 } },
  976. { AR5K_RF_GAIN(36), { 0x00000059 } },
  977. { AR5K_RF_GAIN(37), { 0x00000099 } },
  978. { AR5K_RF_GAIN(38), { 0x000000d9 } },
  979. { AR5K_RF_GAIN(39), { 0x000000f9 } },
  980. { AR5K_RF_GAIN(40), { 0x000000f9 } },
  981. { AR5K_RF_GAIN(41), { 0x000000f9 } },
  982. { AR5K_RF_GAIN(42), { 0x000000f9 } },
  983. { AR5K_RF_GAIN(43), { 0x000000f9 } },
  984. { AR5K_RF_GAIN(44), { 0x000000f9 } },
  985. { AR5K_RF_GAIN(45), { 0x000000f9 } },
  986. { AR5K_RF_GAIN(46), { 0x000000f9 } },
  987. { AR5K_RF_GAIN(47), { 0x000000f9 } },
  988. { AR5K_RF_GAIN(48), { 0x000000f9 } },
  989. { AR5K_RF_GAIN(49), { 0x000000f9 } },
  990. { AR5K_RF_GAIN(50), { 0x000000f9 } },
  991. { AR5K_RF_GAIN(51), { 0x000000f9 } },
  992. { AR5K_RF_GAIN(52), { 0x000000f9 } },
  993. { AR5K_RF_GAIN(53), { 0x000000f9 } },
  994. { AR5K_RF_GAIN(54), { 0x000000f9 } },
  995. { AR5K_RF_GAIN(55), { 0x000000f9 } },
  996. { AR5K_RF_GAIN(56), { 0x000000f9 } },
  997. { AR5K_RF_GAIN(57), { 0x000000f9 } },
  998. { AR5K_RF_GAIN(58), { 0x000000f9 } },
  999. { AR5K_RF_GAIN(59), { 0x000000f9 } },
  1000. { AR5K_RF_GAIN(60), { 0x000000f9 } },
  1001. { AR5K_RF_GAIN(61), { 0x000000f9 } },
  1002. { AR5K_RF_GAIN(62), { 0x000000f9 } },
  1003. { AR5K_RF_GAIN(63), { 0x000000f9 } },
  1004. };
  1005. /* Initial RF Gain settings for RF2425 */
  1006. static const struct ath5k_ini_rfgain rfgain_2425[] = {
  1007. { AR5K_RF_GAIN(0), { 0x00000000 } },
  1008. { AR5K_RF_GAIN(1), { 0x00000040 } },
  1009. { AR5K_RF_GAIN(2), { 0x00000080 } },
  1010. { AR5K_RF_GAIN(3), { 0x00000181 } },
  1011. { AR5K_RF_GAIN(4), { 0x000001c1 } },
  1012. { AR5K_RF_GAIN(5), { 0x00000001 } },
  1013. { AR5K_RF_GAIN(6), { 0x00000041 } },
  1014. { AR5K_RF_GAIN(7), { 0x00000081 } },
  1015. { AR5K_RF_GAIN(8), { 0x00000188 } },
  1016. { AR5K_RF_GAIN(9), { 0x000001c8 } },
  1017. { AR5K_RF_GAIN(10), { 0x00000008 } },
  1018. { AR5K_RF_GAIN(11), { 0x00000048 } },
  1019. { AR5K_RF_GAIN(12), { 0x00000088 } },
  1020. { AR5K_RF_GAIN(13), { 0x00000189 } },
  1021. { AR5K_RF_GAIN(14), { 0x000001c9 } },
  1022. { AR5K_RF_GAIN(15), { 0x00000009 } },
  1023. { AR5K_RF_GAIN(16), { 0x00000049 } },
  1024. { AR5K_RF_GAIN(17), { 0x00000089 } },
  1025. { AR5K_RF_GAIN(18), { 0x000001b0 } },
  1026. { AR5K_RF_GAIN(19), { 0x000001f0 } },
  1027. { AR5K_RF_GAIN(20), { 0x00000030 } },
  1028. { AR5K_RF_GAIN(21), { 0x00000070 } },
  1029. { AR5K_RF_GAIN(22), { 0x00000171 } },
  1030. { AR5K_RF_GAIN(23), { 0x000001b1 } },
  1031. { AR5K_RF_GAIN(24), { 0x000001f1 } },
  1032. { AR5K_RF_GAIN(25), { 0x00000031 } },
  1033. { AR5K_RF_GAIN(26), { 0x00000071 } },
  1034. { AR5K_RF_GAIN(27), { 0x000001b8 } },
  1035. { AR5K_RF_GAIN(28), { 0x000001f8 } },
  1036. { AR5K_RF_GAIN(29), { 0x00000038 } },
  1037. { AR5K_RF_GAIN(30), { 0x00000078 } },
  1038. { AR5K_RF_GAIN(31), { 0x000000b8 } },
  1039. { AR5K_RF_GAIN(32), { 0x000001b9 } },
  1040. { AR5K_RF_GAIN(33), { 0x000001f9 } },
  1041. { AR5K_RF_GAIN(34), { 0x00000039 } },
  1042. { AR5K_RF_GAIN(35), { 0x00000079 } },
  1043. { AR5K_RF_GAIN(36), { 0x000000b9 } },
  1044. { AR5K_RF_GAIN(37), { 0x000000f9 } },
  1045. { AR5K_RF_GAIN(38), { 0x000000f9 } },
  1046. { AR5K_RF_GAIN(39), { 0x000000f9 } },
  1047. { AR5K_RF_GAIN(40), { 0x000000f9 } },
  1048. { AR5K_RF_GAIN(41), { 0x000000f9 } },
  1049. { AR5K_RF_GAIN(42), { 0x000000f9 } },
  1050. { AR5K_RF_GAIN(43), { 0x000000f9 } },
  1051. { AR5K_RF_GAIN(44), { 0x000000f9 } },
  1052. { AR5K_RF_GAIN(45), { 0x000000f9 } },
  1053. { AR5K_RF_GAIN(46), { 0x000000f9 } },
  1054. { AR5K_RF_GAIN(47), { 0x000000f9 } },
  1055. { AR5K_RF_GAIN(48), { 0x000000f9 } },
  1056. { AR5K_RF_GAIN(49), { 0x000000f9 } },
  1057. { AR5K_RF_GAIN(50), { 0x000000f9 } },
  1058. { AR5K_RF_GAIN(51), { 0x000000f9 } },
  1059. { AR5K_RF_GAIN(52), { 0x000000f9 } },
  1060. { AR5K_RF_GAIN(53), { 0x000000f9 } },
  1061. { AR5K_RF_GAIN(54), { 0x000000f9 } },
  1062. { AR5K_RF_GAIN(55), { 0x000000f9 } },
  1063. { AR5K_RF_GAIN(56), { 0x000000f9 } },
  1064. { AR5K_RF_GAIN(57), { 0x000000f9 } },
  1065. { AR5K_RF_GAIN(58), { 0x000000f9 } },
  1066. { AR5K_RF_GAIN(59), { 0x000000f9 } },
  1067. { AR5K_RF_GAIN(60), { 0x000000f9 } },
  1068. { AR5K_RF_GAIN(61), { 0x000000f9 } },
  1069. { AR5K_RF_GAIN(62), { 0x000000f9 } },
  1070. { AR5K_RF_GAIN(63), { 0x000000f9 } },
  1071. };
  1072. static const struct ath5k_gain_opt rfgain_opt_5112 = {
  1073. 1,
  1074. 8,
  1075. {
  1076. { { 3, 0, 0, 0, 0, 0, 0 }, 6 },
  1077. { { 2, 0, 0, 0, 0, 0, 0 }, 0 },
  1078. { { 1, 0, 0, 0, 0, 0, 0 }, -3 },
  1079. { { 0, 0, 0, 0, 0, 0, 0 }, -6 },
  1080. { { 0, 1, 1, 0, 0, 0, 0 }, -8 },
  1081. { { 0, 1, 1, 0, 1, 1, 0 }, -10 },
  1082. { { 0, 1, 0, 1, 1, 1, 0 }, -13 },
  1083. { { 0, 1, 0, 1, 1, 0, 1 }, -16 },
  1084. }
  1085. };
  1086. /*
  1087. * Used to modify RF Banks before writing them to AR5K_RF_BUFFER
  1088. */
  1089. static unsigned int ath5k_hw_rfregs_op(u32 *rf, u32 offset, u32 reg, u32 bits,
  1090. u32 first, u32 col, bool set)
  1091. {
  1092. u32 mask, entry, last, data, shift, position;
  1093. s32 left;
  1094. int i;
  1095. data = 0;
  1096. if (rf == NULL)
  1097. /* should not happen */
  1098. return 0;
  1099. if (!(col <= 3 && bits <= 32 && first + bits <= 319)) {
  1100. ATH5K_PRINTF("invalid values at offset %u\n", offset);
  1101. return 0;
  1102. }
  1103. entry = ((first - 1) / 8) + offset;
  1104. position = (first - 1) % 8;
  1105. if (set)
  1106. data = ath5k_hw_bitswap(reg, bits);
  1107. for (i = shift = 0, left = bits; left > 0; position = 0, entry++, i++) {
  1108. last = (position + left > 8) ? 8 : position + left;
  1109. mask = (((1 << last) - 1) ^ ((1 << position) - 1)) << (col * 8);
  1110. if (set) {
  1111. rf[entry] &= ~mask;
  1112. rf[entry] |= ((data << position) << (col * 8)) & mask;
  1113. data >>= (8 - position);
  1114. } else {
  1115. data = (((rf[entry] & mask) >> (col * 8)) >> position)
  1116. << shift;
  1117. shift += last - position;
  1118. }
  1119. left -= 8 - position;
  1120. }
  1121. data = set ? 1 : ath5k_hw_bitswap(data, bits);
  1122. return data;
  1123. }
  1124. static u32 ath5k_hw_rfregs_gainf_corr(struct ath5k_hw *ah)
  1125. {
  1126. u32 mix, step;
  1127. u32 *rf;
  1128. if (ah->ah_rf_banks == NULL)
  1129. return 0;
  1130. rf = ah->ah_rf_banks;
  1131. ah->ah_gain.g_f_corr = 0;
  1132. if (ath5k_hw_rfregs_op(rf, ah->ah_offset[7], 0, 1, 36, 0, false) != 1)
  1133. return 0;
  1134. step = ath5k_hw_rfregs_op(rf, ah->ah_offset[7], 0, 4, 32, 0, false);
  1135. mix = ah->ah_gain.g_step->gos_param[0];
  1136. switch (mix) {
  1137. case 3:
  1138. ah->ah_gain.g_f_corr = step * 2;
  1139. break;
  1140. case 2:
  1141. ah->ah_gain.g_f_corr = (step - 5) * 2;
  1142. break;
  1143. case 1:
  1144. ah->ah_gain.g_f_corr = step;
  1145. break;
  1146. default:
  1147. ah->ah_gain.g_f_corr = 0;
  1148. break;
  1149. }
  1150. return ah->ah_gain.g_f_corr;
  1151. }
  1152. static bool ath5k_hw_rfregs_gain_readback(struct ath5k_hw *ah)
  1153. {
  1154. u32 step, mix, level[4];
  1155. u32 *rf;
  1156. if (ah->ah_rf_banks == NULL)
  1157. return false;
  1158. rf = ah->ah_rf_banks;
  1159. if (ah->ah_radio == AR5K_RF5111) {
  1160. step = ath5k_hw_rfregs_op(rf, ah->ah_offset[7], 0, 6, 37, 0,
  1161. false);
  1162. level[0] = 0;
  1163. level[1] = (step == 0x3f) ? 0x32 : step + 4;
  1164. level[2] = (step != 0x3f) ? 0x40 : level[0];
  1165. level[3] = level[2] + 0x32;
  1166. ah->ah_gain.g_high = level[3] -
  1167. (step == 0x3f ? AR5K_GAIN_DYN_ADJUST_HI_MARGIN : -5);
  1168. ah->ah_gain.g_low = level[0] +
  1169. (step == 0x3f ? AR5K_GAIN_DYN_ADJUST_LO_MARGIN : 0);
  1170. } else {
  1171. mix = ath5k_hw_rfregs_op(rf, ah->ah_offset[7], 0, 1, 36, 0,
  1172. false);
  1173. level[0] = level[2] = 0;
  1174. if (mix == 1) {
  1175. level[1] = level[3] = 83;
  1176. } else {
  1177. level[1] = level[3] = 107;
  1178. ah->ah_gain.g_high = 55;
  1179. }
  1180. }
  1181. return (ah->ah_gain.g_current >= level[0] &&
  1182. ah->ah_gain.g_current <= level[1]) ||
  1183. (ah->ah_gain.g_current >= level[2] &&
  1184. ah->ah_gain.g_current <= level[3]);
  1185. }
  1186. static s32 ath5k_hw_rfregs_gain_adjust(struct ath5k_hw *ah)
  1187. {
  1188. const struct ath5k_gain_opt *go;
  1189. int ret = 0;
  1190. switch (ah->ah_radio) {
  1191. case AR5K_RF5111:
  1192. go = &rfgain_opt_5111;
  1193. break;
  1194. case AR5K_RF5112:
  1195. go = &rfgain_opt_5112;
  1196. break;
  1197. default:
  1198. return 0;
  1199. }
  1200. ah->ah_gain.g_step = &go->go_step[ah->ah_gain.g_step_idx];
  1201. if (ah->ah_gain.g_current >= ah->ah_gain.g_high) {
  1202. if (ah->ah_gain.g_step_idx == 0)
  1203. return -1;
  1204. for (ah->ah_gain.g_target = ah->ah_gain.g_current;
  1205. ah->ah_gain.g_target >= ah->ah_gain.g_high &&
  1206. ah->ah_gain.g_step_idx > 0;
  1207. ah->ah_gain.g_step =
  1208. &go->go_step[ah->ah_gain.g_step_idx])
  1209. ah->ah_gain.g_target -= 2 *
  1210. (go->go_step[--(ah->ah_gain.g_step_idx)].gos_gain -
  1211. ah->ah_gain.g_step->gos_gain);
  1212. ret = 1;
  1213. goto done;
  1214. }
  1215. if (ah->ah_gain.g_current <= ah->ah_gain.g_low) {
  1216. if (ah->ah_gain.g_step_idx == (go->go_steps_count - 1))
  1217. return -2;
  1218. for (ah->ah_gain.g_target = ah->ah_gain.g_current;
  1219. ah->ah_gain.g_target <= ah->ah_gain.g_low &&
  1220. ah->ah_gain.g_step_idx < go->go_steps_count-1;
  1221. ah->ah_gain.g_step =
  1222. &go->go_step[ah->ah_gain.g_step_idx])
  1223. ah->ah_gain.g_target -= 2 *
  1224. (go->go_step[++ah->ah_gain.g_step_idx].gos_gain -
  1225. ah->ah_gain.g_step->gos_gain);
  1226. ret = 2;
  1227. goto done;
  1228. }
  1229. done:
  1230. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1231. "ret %d, gain step %u, current gain %u, target gain %u\n",
  1232. ret, ah->ah_gain.g_step_idx, ah->ah_gain.g_current,
  1233. ah->ah_gain.g_target);
  1234. return ret;
  1235. }
  1236. /*
  1237. * Read EEPROM Calibration data, modify RF Banks and Initialize RF5111
  1238. */
  1239. static int ath5k_hw_rf5111_rfregs(struct ath5k_hw *ah,
  1240. struct ieee80211_channel *channel, unsigned int mode)
  1241. {
  1242. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  1243. u32 *rf;
  1244. const unsigned int rf_size = ARRAY_SIZE(rfregs_5111);
  1245. unsigned int i;
  1246. int obdb = -1, bank = -1;
  1247. u32 ee_mode;
  1248. AR5K_ASSERT_ENTRY(mode, AR5K_MODE_MAX);
  1249. rf = ah->ah_rf_banks;
  1250. /* Copy values to modify them */
  1251. for (i = 0; i < rf_size; i++) {
  1252. if (rfregs_5111[i].rf_bank >= AR5K_RF5111_INI_RF_MAX_BANKS) {
  1253. ATH5K_ERR(ah->ah_sc, "invalid bank\n");
  1254. return -EINVAL;
  1255. }
  1256. if (bank != rfregs_5111[i].rf_bank) {
  1257. bank = rfregs_5111[i].rf_bank;
  1258. ah->ah_offset[bank] = i;
  1259. }
  1260. rf[i] = rfregs_5111[i].rf_value[mode];
  1261. }
  1262. /* Modify bank 0 */
  1263. if (channel->hw_value & CHANNEL_2GHZ) {
  1264. if (channel->hw_value & CHANNEL_CCK)
  1265. ee_mode = AR5K_EEPROM_MODE_11B;
  1266. else
  1267. ee_mode = AR5K_EEPROM_MODE_11G;
  1268. obdb = 0;
  1269. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[0],
  1270. ee->ee_ob[ee_mode][obdb], 3, 119, 0, true))
  1271. return -EINVAL;
  1272. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[0],
  1273. ee->ee_ob[ee_mode][obdb], 3, 122, 0, true))
  1274. return -EINVAL;
  1275. obdb = 1;
  1276. /* Modify bank 6 */
  1277. } else {
  1278. /* For 11a, Turbo and XR */
  1279. ee_mode = AR5K_EEPROM_MODE_11A;
  1280. obdb = channel->center_freq >= 5725 ? 3 :
  1281. (channel->center_freq >= 5500 ? 2 :
  1282. (channel->center_freq >= 5260 ? 1 :
  1283. (channel->center_freq > 4000 ? 0 : -1)));
  1284. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1285. ee->ee_pwd_84, 1, 51, 3, true))
  1286. return -EINVAL;
  1287. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1288. ee->ee_pwd_90, 1, 45, 3, true))
  1289. return -EINVAL;
  1290. }
  1291. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1292. !ee->ee_xpd[ee_mode], 1, 95, 0, true))
  1293. return -EINVAL;
  1294. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1295. ee->ee_x_gain[ee_mode], 4, 96, 0, true))
  1296. return -EINVAL;
  1297. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6], obdb >= 0 ?
  1298. ee->ee_ob[ee_mode][obdb] : 0, 3, 104, 0, true))
  1299. return -EINVAL;
  1300. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6], obdb >= 0 ?
  1301. ee->ee_db[ee_mode][obdb] : 0, 3, 107, 0, true))
  1302. return -EINVAL;
  1303. /* Modify bank 7 */
  1304. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[7],
  1305. ee->ee_i_gain[ee_mode], 6, 29, 0, true))
  1306. return -EINVAL;
  1307. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[7],
  1308. ee->ee_xpd[ee_mode], 1, 4, 0, true))
  1309. return -EINVAL;
  1310. /* Write RF values */
  1311. for (i = 0; i < rf_size; i++) {
  1312. AR5K_REG_WAIT(i);
  1313. ath5k_hw_reg_write(ah, rf[i], rfregs_5111[i].rf_register);
  1314. }
  1315. return 0;
  1316. }
  1317. /*
  1318. * Read EEPROM Calibration data, modify RF Banks and Initialize RF5112
  1319. */
  1320. static int ath5k_hw_rf5112_rfregs(struct ath5k_hw *ah,
  1321. struct ieee80211_channel *channel, unsigned int mode)
  1322. {
  1323. const struct ath5k_ini_rf *rf_ini;
  1324. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  1325. u32 *rf;
  1326. unsigned int rf_size, i;
  1327. int obdb = -1, bank = -1;
  1328. u32 ee_mode;
  1329. AR5K_ASSERT_ENTRY(mode, AR5K_MODE_MAX);
  1330. rf = ah->ah_rf_banks;
  1331. if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_2112A
  1332. && !test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
  1333. rf_ini = rfregs_2112a;
  1334. rf_size = ARRAY_SIZE(rfregs_5112a);
  1335. if (mode < 2) {
  1336. ATH5K_ERR(ah->ah_sc, "invalid channel mode: %i\n",
  1337. mode);
  1338. return -EINVAL;
  1339. }
  1340. mode = mode - 2; /*no a/turboa modes for 2112*/
  1341. } else if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_5112A) {
  1342. rf_ini = rfregs_5112a;
  1343. rf_size = ARRAY_SIZE(rfregs_5112a);
  1344. } else {
  1345. rf_ini = rfregs_5112;
  1346. rf_size = ARRAY_SIZE(rfregs_5112);
  1347. }
  1348. /* Copy values to modify them */
  1349. for (i = 0; i < rf_size; i++) {
  1350. if (rf_ini[i].rf_bank >= AR5K_RF5112_INI_RF_MAX_BANKS) {
  1351. ATH5K_ERR(ah->ah_sc, "invalid bank\n");
  1352. return -EINVAL;
  1353. }
  1354. if (bank != rf_ini[i].rf_bank) {
  1355. bank = rf_ini[i].rf_bank;
  1356. ah->ah_offset[bank] = i;
  1357. }
  1358. rf[i] = rf_ini[i].rf_value[mode];
  1359. }
  1360. /* Modify bank 6 */
  1361. if (channel->hw_value & CHANNEL_2GHZ) {
  1362. if (channel->hw_value & CHANNEL_OFDM)
  1363. ee_mode = AR5K_EEPROM_MODE_11G;
  1364. else
  1365. ee_mode = AR5K_EEPROM_MODE_11B;
  1366. obdb = 0;
  1367. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1368. ee->ee_ob[ee_mode][obdb], 3, 287, 0, true))
  1369. return -EINVAL;
  1370. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1371. ee->ee_ob[ee_mode][obdb], 3, 290, 0, true))
  1372. return -EINVAL;
  1373. } else {
  1374. /* For 11a, Turbo and XR */
  1375. ee_mode = AR5K_EEPROM_MODE_11A;
  1376. obdb = channel->center_freq >= 5725 ? 3 :
  1377. (channel->center_freq >= 5500 ? 2 :
  1378. (channel->center_freq >= 5260 ? 1 :
  1379. (channel->center_freq > 4000 ? 0 : -1)));
  1380. if (obdb == -1)
  1381. return -EINVAL;
  1382. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1383. ee->ee_ob[ee_mode][obdb], 3, 279, 0, true))
  1384. return -EINVAL;
  1385. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1386. ee->ee_ob[ee_mode][obdb], 3, 282, 0, true))
  1387. return -EINVAL;
  1388. }
  1389. ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1390. ee->ee_x_gain[ee_mode], 2, 270, 0, true);
  1391. ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1392. ee->ee_x_gain[ee_mode], 2, 257, 0, true);
  1393. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1394. ee->ee_xpd[ee_mode], 1, 302, 0, true))
  1395. return -EINVAL;
  1396. /* Modify bank 7 */
  1397. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[7],
  1398. ee->ee_i_gain[ee_mode], 6, 14, 0, true))
  1399. return -EINVAL;
  1400. /* Write RF values */
  1401. for (i = 0; i < rf_size; i++)
  1402. ath5k_hw_reg_write(ah, rf[i], rf_ini[i].rf_register);
  1403. return 0;
  1404. }
  1405. /*
  1406. * Initialize RF5413/5414 and future chips
  1407. * (until we come up with a better solution)
  1408. */
  1409. static int ath5k_hw_rf5413_rfregs(struct ath5k_hw *ah,
  1410. struct ieee80211_channel *channel, unsigned int mode)
  1411. {
  1412. const struct ath5k_ini_rf *rf_ini;
  1413. u32 *rf;
  1414. unsigned int rf_size, i;
  1415. int bank = -1;
  1416. AR5K_ASSERT_ENTRY(mode, AR5K_MODE_MAX);
  1417. rf = ah->ah_rf_banks;
  1418. switch (ah->ah_radio) {
  1419. case AR5K_RF5413:
  1420. rf_ini = rfregs_5413;
  1421. rf_size = ARRAY_SIZE(rfregs_5413);
  1422. break;
  1423. case AR5K_RF2413:
  1424. rf_ini = rfregs_2413;
  1425. rf_size = ARRAY_SIZE(rfregs_2413);
  1426. if (mode < 2) {
  1427. ATH5K_ERR(ah->ah_sc,
  1428. "invalid channel mode: %i\n", mode);
  1429. return -EINVAL;
  1430. }
  1431. mode = mode - 2;
  1432. break;
  1433. case AR5K_RF2425:
  1434. rf_ini = rfregs_2425;
  1435. rf_size = ARRAY_SIZE(rfregs_2425);
  1436. if (mode < 2) {
  1437. ATH5K_ERR(ah->ah_sc,
  1438. "invalid channel mode: %i\n", mode);
  1439. return -EINVAL;
  1440. }
  1441. /* Map b to g */
  1442. if (mode == 2)
  1443. mode = 0;
  1444. else
  1445. mode = mode - 3;
  1446. break;
  1447. default:
  1448. return -EINVAL;
  1449. }
  1450. /* Copy values to modify them */
  1451. for (i = 0; i < rf_size; i++) {
  1452. if (rf_ini[i].rf_bank >= AR5K_RF5112_INI_RF_MAX_BANKS) {
  1453. ATH5K_ERR(ah->ah_sc, "invalid bank\n");
  1454. return -EINVAL;
  1455. }
  1456. if (bank != rf_ini[i].rf_bank) {
  1457. bank = rf_ini[i].rf_bank;
  1458. ah->ah_offset[bank] = i;
  1459. }
  1460. rf[i] = rf_ini[i].rf_value[mode];
  1461. }
  1462. /*
  1463. * After compairing dumps from different cards
  1464. * we get the same RF_BUFFER settings (diff returns
  1465. * 0 lines). It seems that RF_BUFFER settings are static
  1466. * and are written unmodified (no EEPROM stuff
  1467. * is used because calibration data would be
  1468. * different between different cards and would result
  1469. * different RF_BUFFER settings)
  1470. */
  1471. /* Write RF values */
  1472. for (i = 0; i < rf_size; i++)
  1473. ath5k_hw_reg_write(ah, rf[i], rf_ini[i].rf_register);
  1474. return 0;
  1475. }
  1476. /*
  1477. * Initialize RF
  1478. */
  1479. int ath5k_hw_rfregs(struct ath5k_hw *ah, struct ieee80211_channel *channel,
  1480. unsigned int mode)
  1481. {
  1482. int (*func)(struct ath5k_hw *, struct ieee80211_channel *, unsigned int);
  1483. int ret;
  1484. switch (ah->ah_radio) {
  1485. case AR5K_RF5111:
  1486. ah->ah_rf_banks_size = sizeof(rfregs_5111);
  1487. func = ath5k_hw_rf5111_rfregs;
  1488. break;
  1489. case AR5K_RF5112:
  1490. if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_5112A)
  1491. ah->ah_rf_banks_size = sizeof(rfregs_5112a);
  1492. else
  1493. ah->ah_rf_banks_size = sizeof(rfregs_5112);
  1494. func = ath5k_hw_rf5112_rfregs;
  1495. break;
  1496. case AR5K_RF5413:
  1497. ah->ah_rf_banks_size = sizeof(rfregs_5413);
  1498. func = ath5k_hw_rf5413_rfregs;
  1499. break;
  1500. case AR5K_RF2413:
  1501. ah->ah_rf_banks_size = sizeof(rfregs_2413);
  1502. func = ath5k_hw_rf5413_rfregs;
  1503. break;
  1504. case AR5K_RF2425:
  1505. ah->ah_rf_banks_size = sizeof(rfregs_2425);
  1506. func = ath5k_hw_rf5413_rfregs;
  1507. break;
  1508. default:
  1509. return -EINVAL;
  1510. }
  1511. if (ah->ah_rf_banks == NULL) {
  1512. /* XXX do extra checks? */
  1513. ah->ah_rf_banks = kmalloc(ah->ah_rf_banks_size, GFP_KERNEL);
  1514. if (ah->ah_rf_banks == NULL) {
  1515. ATH5K_ERR(ah->ah_sc, "out of memory\n");
  1516. return -ENOMEM;
  1517. }
  1518. }
  1519. ret = func(ah, channel, mode);
  1520. if (!ret)
  1521. ah->ah_rf_gain = AR5K_RFGAIN_INACTIVE;
  1522. return ret;
  1523. }
  1524. int ath5k_hw_rfgain(struct ath5k_hw *ah, unsigned int freq)
  1525. {
  1526. const struct ath5k_ini_rfgain *ath5k_rfg;
  1527. unsigned int i, size;
  1528. switch (ah->ah_radio) {
  1529. case AR5K_RF5111:
  1530. ath5k_rfg = rfgain_5111;
  1531. size = ARRAY_SIZE(rfgain_5111);
  1532. break;
  1533. case AR5K_RF5112:
  1534. ath5k_rfg = rfgain_5112;
  1535. size = ARRAY_SIZE(rfgain_5112);
  1536. break;
  1537. case AR5K_RF5413:
  1538. ath5k_rfg = rfgain_5413;
  1539. size = ARRAY_SIZE(rfgain_5413);
  1540. break;
  1541. case AR5K_RF2413:
  1542. ath5k_rfg = rfgain_2413;
  1543. size = ARRAY_SIZE(rfgain_2413);
  1544. freq = 0; /* only 2Ghz */
  1545. break;
  1546. case AR5K_RF2425:
  1547. ath5k_rfg = rfgain_2425;
  1548. size = ARRAY_SIZE(rfgain_2425);
  1549. freq = 0; /* only 2Ghz */
  1550. break;
  1551. default:
  1552. return -EINVAL;
  1553. }
  1554. switch (freq) {
  1555. case AR5K_INI_RFGAIN_2GHZ:
  1556. case AR5K_INI_RFGAIN_5GHZ:
  1557. break;
  1558. default:
  1559. return -EINVAL;
  1560. }
  1561. for (i = 0; i < size; i++) {
  1562. AR5K_REG_WAIT(i);
  1563. ath5k_hw_reg_write(ah, ath5k_rfg[i].rfg_value[freq],
  1564. (u32)ath5k_rfg[i].rfg_register);
  1565. }
  1566. return 0;
  1567. }
  1568. enum ath5k_rfgain ath5k_hw_get_rf_gain(struct ath5k_hw *ah)
  1569. {
  1570. u32 data, type;
  1571. ATH5K_TRACE(ah->ah_sc);
  1572. if (ah->ah_rf_banks == NULL || !ah->ah_gain.g_active ||
  1573. ah->ah_version <= AR5K_AR5211)
  1574. return AR5K_RFGAIN_INACTIVE;
  1575. if (ah->ah_rf_gain != AR5K_RFGAIN_READ_REQUESTED)
  1576. goto done;
  1577. data = ath5k_hw_reg_read(ah, AR5K_PHY_PAPD_PROBE);
  1578. if (!(data & AR5K_PHY_PAPD_PROBE_TX_NEXT)) {
  1579. ah->ah_gain.g_current = data >> AR5K_PHY_PAPD_PROBE_GAINF_S;
  1580. type = AR5K_REG_MS(data, AR5K_PHY_PAPD_PROBE_TYPE);
  1581. if (type == AR5K_PHY_PAPD_PROBE_TYPE_CCK)
  1582. ah->ah_gain.g_current += AR5K_GAIN_CCK_PROBE_CORR;
  1583. if (ah->ah_radio >= AR5K_RF5112) {
  1584. ath5k_hw_rfregs_gainf_corr(ah);
  1585. ah->ah_gain.g_current =
  1586. ah->ah_gain.g_current >= ah->ah_gain.g_f_corr ?
  1587. (ah->ah_gain.g_current-ah->ah_gain.g_f_corr) :
  1588. 0;
  1589. }
  1590. if (ath5k_hw_rfregs_gain_readback(ah) &&
  1591. AR5K_GAIN_CHECK_ADJUST(&ah->ah_gain) &&
  1592. ath5k_hw_rfregs_gain_adjust(ah))
  1593. ah->ah_rf_gain = AR5K_RFGAIN_NEED_CHANGE;
  1594. }
  1595. done:
  1596. return ah->ah_rf_gain;
  1597. }
  1598. int ath5k_hw_set_rfgain_opt(struct ath5k_hw *ah)
  1599. {
  1600. /* Initialize the gain optimization values */
  1601. switch (ah->ah_radio) {
  1602. case AR5K_RF5111:
  1603. ah->ah_gain.g_step_idx = rfgain_opt_5111.go_default;
  1604. ah->ah_gain.g_step =
  1605. &rfgain_opt_5111.go_step[ah->ah_gain.g_step_idx];
  1606. ah->ah_gain.g_low = 20;
  1607. ah->ah_gain.g_high = 35;
  1608. ah->ah_gain.g_active = 1;
  1609. break;
  1610. case AR5K_RF5112:
  1611. ah->ah_gain.g_step_idx = rfgain_opt_5112.go_default;
  1612. ah->ah_gain.g_step =
  1613. &rfgain_opt_5112.go_step[ah->ah_gain.g_step_idx];
  1614. ah->ah_gain.g_low = 20;
  1615. ah->ah_gain.g_high = 85;
  1616. ah->ah_gain.g_active = 1;
  1617. break;
  1618. default:
  1619. return -EINVAL;
  1620. }
  1621. return 0;
  1622. }
  1623. /**************************\
  1624. PHY/RF channel functions
  1625. \**************************/
  1626. /*
  1627. * Check if a channel is supported
  1628. */
  1629. bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags)
  1630. {
  1631. /* Check if the channel is in our supported range */
  1632. if (flags & CHANNEL_2GHZ) {
  1633. if ((freq >= ah->ah_capabilities.cap_range.range_2ghz_min) &&
  1634. (freq <= ah->ah_capabilities.cap_range.range_2ghz_max))
  1635. return true;
  1636. } else if (flags & CHANNEL_5GHZ)
  1637. if ((freq >= ah->ah_capabilities.cap_range.range_5ghz_min) &&
  1638. (freq <= ah->ah_capabilities.cap_range.range_5ghz_max))
  1639. return true;
  1640. return false;
  1641. }
  1642. /*
  1643. * Convertion needed for RF5110
  1644. */
  1645. static u32 ath5k_hw_rf5110_chan2athchan(struct ieee80211_channel *channel)
  1646. {
  1647. u32 athchan;
  1648. /*
  1649. * Convert IEEE channel/MHz to an internal channel value used
  1650. * by the AR5210 chipset. This has not been verified with
  1651. * newer chipsets like the AR5212A who have a completely
  1652. * different RF/PHY part.
  1653. */
  1654. athchan = (ath5k_hw_bitswap(
  1655. (ieee80211_frequency_to_channel(
  1656. channel->center_freq) - 24) / 2, 5)
  1657. << 1) | (1 << 6) | 0x1;
  1658. return athchan;
  1659. }
  1660. /*
  1661. * Set channel on RF5110
  1662. */
  1663. static int ath5k_hw_rf5110_channel(struct ath5k_hw *ah,
  1664. struct ieee80211_channel *channel)
  1665. {
  1666. u32 data;
  1667. /*
  1668. * Set the channel and wait
  1669. */
  1670. data = ath5k_hw_rf5110_chan2athchan(channel);
  1671. ath5k_hw_reg_write(ah, data, AR5K_RF_BUFFER);
  1672. ath5k_hw_reg_write(ah, 0, AR5K_RF_BUFFER_CONTROL_0);
  1673. mdelay(1);
  1674. return 0;
  1675. }
  1676. /*
  1677. * Convertion needed for 5111
  1678. */
  1679. static int ath5k_hw_rf5111_chan2athchan(unsigned int ieee,
  1680. struct ath5k_athchan_2ghz *athchan)
  1681. {
  1682. int channel;
  1683. /* Cast this value to catch negative channel numbers (>= -19) */
  1684. channel = (int)ieee;
  1685. /*
  1686. * Map 2GHz IEEE channel to 5GHz Atheros channel
  1687. */
  1688. if (channel <= 13) {
  1689. athchan->a2_athchan = 115 + channel;
  1690. athchan->a2_flags = 0x46;
  1691. } else if (channel == 14) {
  1692. athchan->a2_athchan = 124;
  1693. athchan->a2_flags = 0x44;
  1694. } else if (channel >= 15 && channel <= 26) {
  1695. athchan->a2_athchan = ((channel - 14) * 4) + 132;
  1696. athchan->a2_flags = 0x46;
  1697. } else
  1698. return -EINVAL;
  1699. return 0;
  1700. }
  1701. /*
  1702. * Set channel on 5111
  1703. */
  1704. static int ath5k_hw_rf5111_channel(struct ath5k_hw *ah,
  1705. struct ieee80211_channel *channel)
  1706. {
  1707. struct ath5k_athchan_2ghz ath5k_channel_2ghz;
  1708. unsigned int ath5k_channel =
  1709. ieee80211_frequency_to_channel(channel->center_freq);
  1710. u32 data0, data1, clock;
  1711. int ret;
  1712. /*
  1713. * Set the channel on the RF5111 radio
  1714. */
  1715. data0 = data1 = 0;
  1716. if (channel->hw_value & CHANNEL_2GHZ) {
  1717. /* Map 2GHz channel to 5GHz Atheros channel ID */
  1718. ret = ath5k_hw_rf5111_chan2athchan(
  1719. ieee80211_frequency_to_channel(channel->center_freq),
  1720. &ath5k_channel_2ghz);
  1721. if (ret)
  1722. return ret;
  1723. ath5k_channel = ath5k_channel_2ghz.a2_athchan;
  1724. data0 = ((ath5k_hw_bitswap(ath5k_channel_2ghz.a2_flags, 8) & 0xff)
  1725. << 5) | (1 << 4);
  1726. }
  1727. if (ath5k_channel < 145 || !(ath5k_channel & 1)) {
  1728. clock = 1;
  1729. data1 = ((ath5k_hw_bitswap(ath5k_channel - 24, 8) & 0xff) << 2) |
  1730. (clock << 1) | (1 << 10) | 1;
  1731. } else {
  1732. clock = 0;
  1733. data1 = ((ath5k_hw_bitswap((ath5k_channel - 24) / 2, 8) & 0xff)
  1734. << 2) | (clock << 1) | (1 << 10) | 1;
  1735. }
  1736. ath5k_hw_reg_write(ah, (data1 & 0xff) | ((data0 & 0xff) << 8),
  1737. AR5K_RF_BUFFER);
  1738. ath5k_hw_reg_write(ah, ((data1 >> 8) & 0xff) | (data0 & 0xff00),
  1739. AR5K_RF_BUFFER_CONTROL_3);
  1740. return 0;
  1741. }
  1742. /*
  1743. * Set channel on 5112 and newer
  1744. */
  1745. static int ath5k_hw_rf5112_channel(struct ath5k_hw *ah,
  1746. struct ieee80211_channel *channel)
  1747. {
  1748. u32 data, data0, data1, data2;
  1749. u16 c;
  1750. data = data0 = data1 = data2 = 0;
  1751. c = channel->center_freq;
  1752. if (c < 4800) {
  1753. if (!((c - 2224) % 5)) {
  1754. data0 = ((2 * (c - 704)) - 3040) / 10;
  1755. data1 = 1;
  1756. } else if (!((c - 2192) % 5)) {
  1757. data0 = ((2 * (c - 672)) - 3040) / 10;
  1758. data1 = 0;
  1759. } else
  1760. return -EINVAL;
  1761. data0 = ath5k_hw_bitswap((data0 << 2) & 0xff, 8);
  1762. } else if ((c - (c % 5)) != 2 || c > 5435) {
  1763. if (!(c % 20) && c >= 5120) {
  1764. data0 = ath5k_hw_bitswap(((c - 4800) / 20 << 2), 8);
  1765. data2 = ath5k_hw_bitswap(3, 2);
  1766. } else if (!(c % 10)) {
  1767. data0 = ath5k_hw_bitswap(((c - 4800) / 10 << 1), 8);
  1768. data2 = ath5k_hw_bitswap(2, 2);
  1769. } else if (!(c % 5)) {
  1770. data0 = ath5k_hw_bitswap((c - 4800) / 5, 8);
  1771. data2 = ath5k_hw_bitswap(1, 2);
  1772. } else
  1773. return -EINVAL;
  1774. } else {
  1775. data0 = ath5k_hw_bitswap((10 * (c - 2) - 4800) / 25 + 1, 8);
  1776. data2 = ath5k_hw_bitswap(0, 2);
  1777. }
  1778. data = (data0 << 4) | (data1 << 1) | (data2 << 2) | 0x1001;
  1779. ath5k_hw_reg_write(ah, data & 0xff, AR5K_RF_BUFFER);
  1780. ath5k_hw_reg_write(ah, (data >> 8) & 0x7f, AR5K_RF_BUFFER_CONTROL_5);
  1781. return 0;
  1782. }
  1783. /*
  1784. * Set the channel on the RF2425
  1785. */
  1786. static int ath5k_hw_rf2425_channel(struct ath5k_hw *ah,
  1787. struct ieee80211_channel *channel)
  1788. {
  1789. u32 data, data0, data2;
  1790. u16 c;
  1791. data = data0 = data2 = 0;
  1792. c = channel->center_freq;
  1793. if (c < 4800) {
  1794. data0 = ath5k_hw_bitswap((c - 2272), 8);
  1795. data2 = 0;
  1796. /* ? 5GHz ? */
  1797. } else if ((c - (c % 5)) != 2 || c > 5435) {
  1798. if (!(c % 20) && c < 5120)
  1799. data0 = ath5k_hw_bitswap(((c - 4800) / 20 << 2), 8);
  1800. else if (!(c % 10))
  1801. data0 = ath5k_hw_bitswap(((c - 4800) / 10 << 1), 8);
  1802. else if (!(c % 5))
  1803. data0 = ath5k_hw_bitswap((c - 4800) / 5, 8);
  1804. else
  1805. return -EINVAL;
  1806. data2 = ath5k_hw_bitswap(1, 2);
  1807. } else {
  1808. data0 = ath5k_hw_bitswap((10 * (c - 2) - 4800) / 25 + 1, 8);
  1809. data2 = ath5k_hw_bitswap(0, 2);
  1810. }
  1811. data = (data0 << 4) | data2 << 2 | 0x1001;
  1812. ath5k_hw_reg_write(ah, data & 0xff, AR5K_RF_BUFFER);
  1813. ath5k_hw_reg_write(ah, (data >> 8) & 0x7f, AR5K_RF_BUFFER_CONTROL_5);
  1814. return 0;
  1815. }
  1816. /*
  1817. * Set a channel on the radio chip
  1818. */
  1819. int ath5k_hw_channel(struct ath5k_hw *ah, struct ieee80211_channel *channel)
  1820. {
  1821. int ret;
  1822. /*
  1823. * Check bounds supported by the PHY (we don't care about regultory
  1824. * restrictions at this point). Note: hw_value already has the band
  1825. * (CHANNEL_2GHZ, or CHANNEL_5GHZ) so we inform ath5k_channel_ok()
  1826. * of the band by that */
  1827. if (!ath5k_channel_ok(ah, channel->center_freq, channel->hw_value)) {
  1828. ATH5K_ERR(ah->ah_sc,
  1829. "channel frequency (%u MHz) out of supported "
  1830. "band range\n",
  1831. channel->center_freq);
  1832. return -EINVAL;
  1833. }
  1834. /*
  1835. * Set the channel and wait
  1836. */
  1837. switch (ah->ah_radio) {
  1838. case AR5K_RF5110:
  1839. ret = ath5k_hw_rf5110_channel(ah, channel);
  1840. break;
  1841. case AR5K_RF5111:
  1842. ret = ath5k_hw_rf5111_channel(ah, channel);
  1843. break;
  1844. case AR5K_RF2425:
  1845. ret = ath5k_hw_rf2425_channel(ah, channel);
  1846. break;
  1847. default:
  1848. ret = ath5k_hw_rf5112_channel(ah, channel);
  1849. break;
  1850. }
  1851. if (ret)
  1852. return ret;
  1853. /* Set JAPAN setting for channel 14 */
  1854. if (channel->center_freq == 2484) {
  1855. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_CCKTXCTL,
  1856. AR5K_PHY_CCKTXCTL_JAPAN);
  1857. } else {
  1858. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_CCKTXCTL,
  1859. AR5K_PHY_CCKTXCTL_WORLD);
  1860. }
  1861. ah->ah_current_channel.center_freq = channel->center_freq;
  1862. ah->ah_current_channel.hw_value = channel->hw_value;
  1863. ah->ah_turbo = channel->hw_value == CHANNEL_T ? true : false;
  1864. return 0;
  1865. }
  1866. /*****************\
  1867. PHY calibration
  1868. \*****************/
  1869. /**
  1870. * ath5k_hw_noise_floor_calibration - perform PHY noise floor calibration
  1871. *
  1872. * @ah: struct ath5k_hw pointer we are operating on
  1873. * @freq: the channel frequency, just used for error logging
  1874. *
  1875. * This function performs a noise floor calibration of the PHY and waits for
  1876. * it to complete. Then the noise floor value is compared to some maximum
  1877. * noise floor we consider valid.
  1878. *
  1879. * Note that this is different from what the madwifi HAL does: it reads the
  1880. * noise floor and afterwards initiates the calibration. Since the noise floor
  1881. * calibration can take some time to finish, depending on the current channel
  1882. * use, that avoids the occasional timeout warnings we are seeing now.
  1883. *
  1884. * See the following link for an Atheros patent on noise floor calibration:
  1885. * http://patft.uspto.gov/netacgi/nph-Parser?Sect1=PTO1&Sect2=HITOFF&d=PALL \
  1886. * &p=1&u=%2Fnetahtml%2FPTO%2Fsrchnum.htm&r=1&f=G&l=50&s1=7245893.PN.&OS=PN/7
  1887. *
  1888. * XXX: Since during noise floor calibration antennas are detached according to
  1889. * the patent, we should stop tx queues here.
  1890. */
  1891. int
  1892. ath5k_hw_noise_floor_calibration(struct ath5k_hw *ah, short freq)
  1893. {
  1894. int ret;
  1895. unsigned int i;
  1896. s32 noise_floor;
  1897. /*
  1898. * Enable noise floor calibration
  1899. */
  1900. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL,
  1901. AR5K_PHY_AGCCTL_NF);
  1902. ret = ath5k_hw_register_timeout(ah, AR5K_PHY_AGCCTL,
  1903. AR5K_PHY_AGCCTL_NF, 0, false);
  1904. if (ret) {
  1905. ATH5K_ERR(ah->ah_sc,
  1906. "noise floor calibration timeout (%uMHz)\n", freq);
  1907. return -EAGAIN;
  1908. }
  1909. /* Wait until the noise floor is calibrated and read the value */
  1910. for (i = 20; i > 0; i--) {
  1911. mdelay(1);
  1912. noise_floor = ath5k_hw_reg_read(ah, AR5K_PHY_NF);
  1913. noise_floor = AR5K_PHY_NF_RVAL(noise_floor);
  1914. if (noise_floor & AR5K_PHY_NF_ACTIVE) {
  1915. noise_floor = AR5K_PHY_NF_AVAL(noise_floor);
  1916. if (noise_floor <= AR5K_TUNE_NOISE_FLOOR)
  1917. break;
  1918. }
  1919. }
  1920. ATH5K_DBG_UNLIMIT(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1921. "noise floor %d\n", noise_floor);
  1922. if (noise_floor > AR5K_TUNE_NOISE_FLOOR) {
  1923. ATH5K_ERR(ah->ah_sc,
  1924. "noise floor calibration failed (%uMHz)\n", freq);
  1925. return -EAGAIN;
  1926. }
  1927. ah->ah_noise_floor = noise_floor;
  1928. return 0;
  1929. }
  1930. /*
  1931. * Perform a PHY calibration on RF5110
  1932. * -Fix BPSK/QAM Constellation (I/Q correction)
  1933. * -Calculate Noise Floor
  1934. */
  1935. static int ath5k_hw_rf5110_calibrate(struct ath5k_hw *ah,
  1936. struct ieee80211_channel *channel)
  1937. {
  1938. u32 phy_sig, phy_agc, phy_sat, beacon;
  1939. int ret;
  1940. /*
  1941. * Disable beacons and RX/TX queues, wait
  1942. */
  1943. AR5K_REG_ENABLE_BITS(ah, AR5K_DIAG_SW_5210,
  1944. AR5K_DIAG_SW_DIS_TX | AR5K_DIAG_SW_DIS_RX_5210);
  1945. beacon = ath5k_hw_reg_read(ah, AR5K_BEACON_5210);
  1946. ath5k_hw_reg_write(ah, beacon & ~AR5K_BEACON_ENABLE, AR5K_BEACON_5210);
  1947. mdelay(2);
  1948. /*
  1949. * Set the channel (with AGC turned off)
  1950. */
  1951. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1952. udelay(10);
  1953. ret = ath5k_hw_channel(ah, channel);
  1954. /*
  1955. * Activate PHY and wait
  1956. */
  1957. ath5k_hw_reg_write(ah, AR5K_PHY_ACT_ENABLE, AR5K_PHY_ACT);
  1958. mdelay(1);
  1959. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1960. if (ret)
  1961. return ret;
  1962. /*
  1963. * Calibrate the radio chip
  1964. */
  1965. /* Remember normal state */
  1966. phy_sig = ath5k_hw_reg_read(ah, AR5K_PHY_SIG);
  1967. phy_agc = ath5k_hw_reg_read(ah, AR5K_PHY_AGCCOARSE);
  1968. phy_sat = ath5k_hw_reg_read(ah, AR5K_PHY_ADCSAT);
  1969. /* Update radio registers */
  1970. ath5k_hw_reg_write(ah, (phy_sig & ~(AR5K_PHY_SIG_FIRPWR)) |
  1971. AR5K_REG_SM(-1, AR5K_PHY_SIG_FIRPWR), AR5K_PHY_SIG);
  1972. ath5k_hw_reg_write(ah, (phy_agc & ~(AR5K_PHY_AGCCOARSE_HI |
  1973. AR5K_PHY_AGCCOARSE_LO)) |
  1974. AR5K_REG_SM(-1, AR5K_PHY_AGCCOARSE_HI) |
  1975. AR5K_REG_SM(-127, AR5K_PHY_AGCCOARSE_LO), AR5K_PHY_AGCCOARSE);
  1976. ath5k_hw_reg_write(ah, (phy_sat & ~(AR5K_PHY_ADCSAT_ICNT |
  1977. AR5K_PHY_ADCSAT_THR)) |
  1978. AR5K_REG_SM(2, AR5K_PHY_ADCSAT_ICNT) |
  1979. AR5K_REG_SM(12, AR5K_PHY_ADCSAT_THR), AR5K_PHY_ADCSAT);
  1980. udelay(20);
  1981. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1982. udelay(10);
  1983. ath5k_hw_reg_write(ah, AR5K_PHY_RFSTG_DISABLE, AR5K_PHY_RFSTG);
  1984. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1985. mdelay(1);
  1986. /*
  1987. * Enable calibration and wait until completion
  1988. */
  1989. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL, AR5K_PHY_AGCCTL_CAL);
  1990. ret = ath5k_hw_register_timeout(ah, AR5K_PHY_AGCCTL,
  1991. AR5K_PHY_AGCCTL_CAL, 0, false);
  1992. /* Reset to normal state */
  1993. ath5k_hw_reg_write(ah, phy_sig, AR5K_PHY_SIG);
  1994. ath5k_hw_reg_write(ah, phy_agc, AR5K_PHY_AGCCOARSE);
  1995. ath5k_hw_reg_write(ah, phy_sat, AR5K_PHY_ADCSAT);
  1996. if (ret) {
  1997. ATH5K_ERR(ah->ah_sc, "calibration timeout (%uMHz)\n",
  1998. channel->center_freq);
  1999. return ret;
  2000. }
  2001. ret = ath5k_hw_noise_floor_calibration(ah, channel->center_freq);
  2002. if (ret)
  2003. return ret;
  2004. /*
  2005. * Re-enable RX/TX and beacons
  2006. */
  2007. AR5K_REG_DISABLE_BITS(ah, AR5K_DIAG_SW_5210,
  2008. AR5K_DIAG_SW_DIS_TX | AR5K_DIAG_SW_DIS_RX_5210);
  2009. ath5k_hw_reg_write(ah, beacon, AR5K_BEACON_5210);
  2010. return 0;
  2011. }
  2012. /*
  2013. * Perform a PHY calibration on RF5111/5112 and newer chips
  2014. */
  2015. static int ath5k_hw_rf511x_calibrate(struct ath5k_hw *ah,
  2016. struct ieee80211_channel *channel)
  2017. {
  2018. u32 i_pwr, q_pwr;
  2019. s32 iq_corr, i_coff, i_coffd, q_coff, q_coffd;
  2020. int i;
  2021. ATH5K_TRACE(ah->ah_sc);
  2022. if (!ah->ah_calibration ||
  2023. ath5k_hw_reg_read(ah, AR5K_PHY_IQ) & AR5K_PHY_IQ_RUN)
  2024. goto done;
  2025. /* Calibration has finished, get the results and re-run */
  2026. for (i = 0; i <= 10; i++) {
  2027. iq_corr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_CORR);
  2028. i_pwr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_PWR_I);
  2029. q_pwr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_PWR_Q);
  2030. }
  2031. i_coffd = ((i_pwr >> 1) + (q_pwr >> 1)) >> 7;
  2032. q_coffd = q_pwr >> 7;
  2033. /* No correction */
  2034. if (i_coffd == 0 || q_coffd == 0)
  2035. goto done;
  2036. i_coff = ((-iq_corr) / i_coffd) & 0x3f;
  2037. /* Boundary check */
  2038. if (i_coff > 31)
  2039. i_coff = 31;
  2040. if (i_coff < -32)
  2041. i_coff = -32;
  2042. q_coff = (((s32)i_pwr / q_coffd) - 128) & 0x1f;
  2043. /* Boundary check */
  2044. if (q_coff > 15)
  2045. q_coff = 15;
  2046. if (q_coff < -16)
  2047. q_coff = -16;
  2048. /* Commit new I/Q value */
  2049. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_ENABLE |
  2050. ((u32)q_coff) | ((u32)i_coff << AR5K_PHY_IQ_CORR_Q_I_COFF_S));
  2051. /* Re-enable calibration -if we don't we'll commit
  2052. * the same values again and again */
  2053. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_IQ,
  2054. AR5K_PHY_IQ_CAL_NUM_LOG_MAX, 15);
  2055. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_RUN);
  2056. done:
  2057. /* TODO: Separate noise floor calibration from I/Q calibration
  2058. * since noise floor calibration interrupts rx path while I/Q
  2059. * calibration doesn't. We don't need to run noise floor calibration
  2060. * as often as I/Q calibration.*/
  2061. ath5k_hw_noise_floor_calibration(ah, channel->center_freq);
  2062. /* Request RF gain */
  2063. if (channel->hw_value & CHANNEL_5GHZ) {
  2064. ath5k_hw_reg_write(ah, AR5K_REG_SM(ah->ah_txpower.txp_max,
  2065. AR5K_PHY_PAPD_PROBE_TXPOWER) |
  2066. AR5K_PHY_PAPD_PROBE_TX_NEXT, AR5K_PHY_PAPD_PROBE);
  2067. ah->ah_rf_gain = AR5K_RFGAIN_READ_REQUESTED;
  2068. }
  2069. return 0;
  2070. }
  2071. /*
  2072. * Perform a PHY calibration
  2073. */
  2074. int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
  2075. struct ieee80211_channel *channel)
  2076. {
  2077. int ret;
  2078. if (ah->ah_radio == AR5K_RF5110)
  2079. ret = ath5k_hw_rf5110_calibrate(ah, channel);
  2080. else
  2081. ret = ath5k_hw_rf511x_calibrate(ah, channel);
  2082. return ret;
  2083. }
  2084. int ath5k_hw_phy_disable(struct ath5k_hw *ah)
  2085. {
  2086. ATH5K_TRACE(ah->ah_sc);
  2087. /*Just a try M.F.*/
  2088. ath5k_hw_reg_write(ah, AR5K_PHY_ACT_DISABLE, AR5K_PHY_ACT);
  2089. return 0;
  2090. }
  2091. /********************\
  2092. Misc PHY functions
  2093. \********************/
  2094. /*
  2095. * Get the PHY Chip revision
  2096. */
  2097. u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan)
  2098. {
  2099. unsigned int i;
  2100. u32 srev;
  2101. u16 ret;
  2102. ATH5K_TRACE(ah->ah_sc);
  2103. /*
  2104. * Set the radio chip access register
  2105. */
  2106. switch (chan) {
  2107. case CHANNEL_2GHZ:
  2108. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_2GHZ, AR5K_PHY(0));
  2109. break;
  2110. case CHANNEL_5GHZ:
  2111. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_5GHZ, AR5K_PHY(0));
  2112. break;
  2113. default:
  2114. return 0;
  2115. }
  2116. mdelay(2);
  2117. /* ...wait until PHY is ready and read the selected radio revision */
  2118. ath5k_hw_reg_write(ah, 0x00001c16, AR5K_PHY(0x34));
  2119. for (i = 0; i < 8; i++)
  2120. ath5k_hw_reg_write(ah, 0x00010000, AR5K_PHY(0x20));
  2121. if (ah->ah_version == AR5K_AR5210) {
  2122. srev = ath5k_hw_reg_read(ah, AR5K_PHY(256) >> 28) & 0xf;
  2123. ret = (u16)ath5k_hw_bitswap(srev, 4) + 1;
  2124. } else {
  2125. srev = (ath5k_hw_reg_read(ah, AR5K_PHY(0x100)) >> 24) & 0xff;
  2126. ret = (u16)ath5k_hw_bitswap(((srev & 0xf0) >> 4) |
  2127. ((srev & 0x0f) << 4), 8);
  2128. }
  2129. /* Reset to the 5GHz mode */
  2130. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_5GHZ, AR5K_PHY(0));
  2131. return ret;
  2132. }
  2133. void /*TODO:Boundary check*/
  2134. ath5k_hw_set_def_antenna(struct ath5k_hw *ah, unsigned int ant)
  2135. {
  2136. ATH5K_TRACE(ah->ah_sc);
  2137. /*Just a try M.F.*/
  2138. if (ah->ah_version != AR5K_AR5210)
  2139. ath5k_hw_reg_write(ah, ant, AR5K_DEFAULT_ANTENNA);
  2140. }
  2141. unsigned int ath5k_hw_get_def_antenna(struct ath5k_hw *ah)
  2142. {
  2143. ATH5K_TRACE(ah->ah_sc);
  2144. /*Just a try M.F.*/
  2145. if (ah->ah_version != AR5K_AR5210)
  2146. return ath5k_hw_reg_read(ah, AR5K_DEFAULT_ANTENNA);
  2147. return false; /*XXX: What do we return for 5210 ?*/
  2148. }
  2149. /*
  2150. * TX power setup
  2151. */
  2152. /*
  2153. * Initialize the tx power table (not fully implemented)
  2154. */
  2155. static void ath5k_txpower_table(struct ath5k_hw *ah,
  2156. struct ieee80211_channel *channel, s16 max_power)
  2157. {
  2158. unsigned int i, min, max, n;
  2159. u16 txpower, *rates;
  2160. rates = ah->ah_txpower.txp_rates;
  2161. txpower = AR5K_TUNE_DEFAULT_TXPOWER * 2;
  2162. if (max_power > txpower)
  2163. txpower = max_power > AR5K_TUNE_MAX_TXPOWER ?
  2164. AR5K_TUNE_MAX_TXPOWER : max_power;
  2165. for (i = 0; i < AR5K_MAX_RATES; i++)
  2166. rates[i] = txpower;
  2167. /* XXX setup target powers by rate */
  2168. ah->ah_txpower.txp_min = rates[7];
  2169. ah->ah_txpower.txp_max = rates[0];
  2170. ah->ah_txpower.txp_ofdm = rates[0];
  2171. /* Calculate the power table */
  2172. n = ARRAY_SIZE(ah->ah_txpower.txp_pcdac);
  2173. min = AR5K_EEPROM_PCDAC_START;
  2174. max = AR5K_EEPROM_PCDAC_STOP;
  2175. for (i = 0; i < n; i += AR5K_EEPROM_PCDAC_STEP)
  2176. ah->ah_txpower.txp_pcdac[i] =
  2177. #ifdef notyet
  2178. min + ((i * (max - min)) / n);
  2179. #else
  2180. min;
  2181. #endif
  2182. }
  2183. /*
  2184. * Set transmition power
  2185. */
  2186. int /*O.K. - txpower_table is unimplemented so this doesn't work*/
  2187. ath5k_hw_txpower(struct ath5k_hw *ah, struct ieee80211_channel *channel,
  2188. unsigned int txpower)
  2189. {
  2190. bool tpc = ah->ah_txpower.txp_tpc;
  2191. unsigned int i;
  2192. ATH5K_TRACE(ah->ah_sc);
  2193. if (txpower > AR5K_TUNE_MAX_TXPOWER) {
  2194. ATH5K_ERR(ah->ah_sc, "invalid tx power: %u\n", txpower);
  2195. return -EINVAL;
  2196. }
  2197. /*
  2198. * RF2413 for some reason can't
  2199. * transmit anything if we call
  2200. * this funtion, so we skip it
  2201. * until we fix txpower.
  2202. *
  2203. * XXX: Assume same for RF2425
  2204. * to be safe.
  2205. */
  2206. if ((ah->ah_radio == AR5K_RF2413) || (ah->ah_radio == AR5K_RF2425))
  2207. return 0;
  2208. /* Reset TX power values */
  2209. memset(&ah->ah_txpower, 0, sizeof(ah->ah_txpower));
  2210. ah->ah_txpower.txp_tpc = tpc;
  2211. /* Initialize TX power table */
  2212. ath5k_txpower_table(ah, channel, txpower);
  2213. /*
  2214. * Write TX power values
  2215. */
  2216. for (i = 0; i < (AR5K_EEPROM_POWER_TABLE_SIZE / 2); i++) {
  2217. ath5k_hw_reg_write(ah,
  2218. ((((ah->ah_txpower.txp_pcdac[(i << 1) + 1] << 8) | 0xff) & 0xffff) << 16) |
  2219. (((ah->ah_txpower.txp_pcdac[(i << 1) ] << 8) | 0xff) & 0xffff),
  2220. AR5K_PHY_PCDAC_TXPOWER(i));
  2221. }
  2222. ath5k_hw_reg_write(ah, AR5K_TXPOWER_OFDM(3, 24) |
  2223. AR5K_TXPOWER_OFDM(2, 16) | AR5K_TXPOWER_OFDM(1, 8) |
  2224. AR5K_TXPOWER_OFDM(0, 0), AR5K_PHY_TXPOWER_RATE1);
  2225. ath5k_hw_reg_write(ah, AR5K_TXPOWER_OFDM(7, 24) |
  2226. AR5K_TXPOWER_OFDM(6, 16) | AR5K_TXPOWER_OFDM(5, 8) |
  2227. AR5K_TXPOWER_OFDM(4, 0), AR5K_PHY_TXPOWER_RATE2);
  2228. ath5k_hw_reg_write(ah, AR5K_TXPOWER_CCK(10, 24) |
  2229. AR5K_TXPOWER_CCK(9, 16) | AR5K_TXPOWER_CCK(15, 8) |
  2230. AR5K_TXPOWER_CCK(8, 0), AR5K_PHY_TXPOWER_RATE3);
  2231. ath5k_hw_reg_write(ah, AR5K_TXPOWER_CCK(14, 24) |
  2232. AR5K_TXPOWER_CCK(13, 16) | AR5K_TXPOWER_CCK(12, 8) |
  2233. AR5K_TXPOWER_CCK(11, 0), AR5K_PHY_TXPOWER_RATE4);
  2234. if (ah->ah_txpower.txp_tpc)
  2235. ath5k_hw_reg_write(ah, AR5K_PHY_TXPOWER_RATE_MAX_TPC_ENABLE |
  2236. AR5K_TUNE_MAX_TXPOWER, AR5K_PHY_TXPOWER_RATE_MAX);
  2237. else
  2238. ath5k_hw_reg_write(ah, AR5K_PHY_TXPOWER_RATE_MAX |
  2239. AR5K_TUNE_MAX_TXPOWER, AR5K_PHY_TXPOWER_RATE_MAX);
  2240. return 0;
  2241. }
  2242. int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, unsigned int power)
  2243. {
  2244. /*Just a try M.F.*/
  2245. struct ieee80211_channel *channel = &ah->ah_current_channel;
  2246. ATH5K_TRACE(ah->ah_sc);
  2247. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_TXPOWER,
  2248. "changing txpower to %d\n", power);
  2249. return ath5k_hw_txpower(ah, channel, power);
  2250. }
  2251. #undef _ATH5K_PHY