forcedeth.c 171 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey.
  7. *
  8. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  9. * trademarks of NVIDIA Corporation in the United States and other
  10. * countries.
  11. *
  12. * Copyright (C) 2003,4,5 Manfred Spraul
  13. * Copyright (C) 2004 Andrew de Quincey (wol support)
  14. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  15. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  16. * Copyright (c) 2004,5,6 NVIDIA Corporation
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. * Changelog:
  33. * 0.01: 05 Oct 2003: First release that compiles without warnings.
  34. * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
  35. * Check all PCI BARs for the register window.
  36. * udelay added to mii_rw.
  37. * 0.03: 06 Oct 2003: Initialize dev->irq.
  38. * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
  39. * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
  40. * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
  41. * irq mask updated
  42. * 0.07: 14 Oct 2003: Further irq mask updates.
  43. * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
  44. * added into irq handler, NULL check for drain_ring.
  45. * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
  46. * requested interrupt sources.
  47. * 0.10: 20 Oct 2003: First cleanup for release.
  48. * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
  49. * MAC Address init fix, set_multicast cleanup.
  50. * 0.12: 23 Oct 2003: Cleanups for release.
  51. * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
  52. * Set link speed correctly. start rx before starting
  53. * tx (nv_start_rx sets the link speed).
  54. * 0.14: 25 Oct 2003: Nic dependant irq mask.
  55. * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
  56. * open.
  57. * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
  58. * increased to 1628 bytes.
  59. * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
  60. * the tx length.
  61. * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
  62. * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
  63. * addresses, really stop rx if already running
  64. * in nv_start_rx, clean up a bit.
  65. * 0.20: 07 Dec 2003: alloc fixes
  66. * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
  67. * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
  68. * on close.
  69. * 0.23: 26 Jan 2004: various small cleanups
  70. * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
  71. * 0.25: 09 Mar 2004: wol support
  72. * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
  73. * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
  74. * added CK804/MCP04 device IDs, code fixes
  75. * for registers, link status and other minor fixes.
  76. * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
  77. * 0.29: 31 Aug 2004: Add backup timer for link change notification.
  78. * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
  79. * into nv_close, otherwise reenabling for wol can
  80. * cause DMA to kfree'd memory.
  81. * 0.31: 14 Nov 2004: ethtool support for getting/setting link
  82. * capabilities.
  83. * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
  84. * 0.33: 16 May 2005: Support for MCP51 added.
  85. * 0.34: 18 Jun 2005: Add DEV_NEED_LINKTIMER to all nForce nics.
  86. * 0.35: 26 Jun 2005: Support for MCP55 added.
  87. * 0.36: 28 Jun 2005: Add jumbo frame support.
  88. * 0.37: 10 Jul 2005: Additional ethtool support, cleanup of pci id list
  89. * 0.38: 16 Jul 2005: tx irq rewrite: Use global flags instead of
  90. * per-packet flags.
  91. * 0.39: 18 Jul 2005: Add 64bit descriptor support.
  92. * 0.40: 19 Jul 2005: Add support for mac address change.
  93. * 0.41: 30 Jul 2005: Write back original MAC in nv_close instead
  94. * of nv_remove
  95. * 0.42: 06 Aug 2005: Fix lack of link speed initialization
  96. * in the second (and later) nv_open call
  97. * 0.43: 10 Aug 2005: Add support for tx checksum.
  98. * 0.44: 20 Aug 2005: Add support for scatter gather and segmentation.
  99. * 0.45: 18 Sep 2005: Remove nv_stop/start_rx from every link check
  100. * 0.46: 20 Oct 2005: Add irq optimization modes.
  101. * 0.47: 26 Oct 2005: Add phyaddr 0 in phy scan.
  102. * 0.48: 24 Dec 2005: Disable TSO, bugfix for pci_map_single
  103. * 0.49: 10 Dec 2005: Fix tso for large buffers.
  104. * 0.50: 20 Jan 2006: Add 8021pq tagging support.
  105. * 0.51: 20 Jan 2006: Add 64bit consistent memory allocation for rings.
  106. * 0.52: 20 Jan 2006: Add MSI/MSIX support.
  107. * 0.53: 19 Mar 2006: Fix init from low power mode and add hw reset.
  108. * 0.54: 21 Mar 2006: Fix spin locks for multi irqs and cleanup.
  109. * 0.55: 22 Mar 2006: Add flow control (pause frame).
  110. * 0.56: 22 Mar 2006: Additional ethtool config and moduleparam support.
  111. * 0.57: 14 May 2006: Mac address set in probe/remove and order corrections.
  112. * 0.58: 30 Oct 2006: Added support for sideband management unit.
  113. * 0.59: 30 Oct 2006: Added support for recoverable error.
  114. * 0.60: 20 Jan 2007: Code optimizations for rings, rx & tx data paths, and stats.
  115. *
  116. * Known bugs:
  117. * We suspect that on some hardware no TX done interrupts are generated.
  118. * This means recovery from netif_stop_queue only happens if the hw timer
  119. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  120. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  121. * If your hardware reliably generates tx done interrupts, then you can remove
  122. * DEV_NEED_TIMERIRQ from the driver_data flags.
  123. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  124. * superfluous timer interrupts from the nic.
  125. */
  126. #ifdef CONFIG_FORCEDETH_NAPI
  127. #define DRIVERNAPI "-NAPI"
  128. #else
  129. #define DRIVERNAPI
  130. #endif
  131. #define FORCEDETH_VERSION "0.61"
  132. #define DRV_NAME "forcedeth"
  133. #include <linux/module.h>
  134. #include <linux/types.h>
  135. #include <linux/pci.h>
  136. #include <linux/interrupt.h>
  137. #include <linux/netdevice.h>
  138. #include <linux/etherdevice.h>
  139. #include <linux/delay.h>
  140. #include <linux/spinlock.h>
  141. #include <linux/ethtool.h>
  142. #include <linux/timer.h>
  143. #include <linux/skbuff.h>
  144. #include <linux/mii.h>
  145. #include <linux/random.h>
  146. #include <linux/init.h>
  147. #include <linux/if_vlan.h>
  148. #include <linux/dma-mapping.h>
  149. #include <asm/irq.h>
  150. #include <asm/io.h>
  151. #include <asm/uaccess.h>
  152. #include <asm/system.h>
  153. #if 0
  154. #define dprintk printk
  155. #else
  156. #define dprintk(x...) do { } while (0)
  157. #endif
  158. #define TX_WORK_PER_LOOP 64
  159. #define RX_WORK_PER_LOOP 64
  160. /*
  161. * Hardware access:
  162. */
  163. #define DEV_NEED_TIMERIRQ 0x0001 /* set the timer irq flag in the irq mask */
  164. #define DEV_NEED_LINKTIMER 0x0002 /* poll link settings. Relies on the timer irq */
  165. #define DEV_HAS_LARGEDESC 0x0004 /* device supports jumbo frames and needs packet format 2 */
  166. #define DEV_HAS_HIGH_DMA 0x0008 /* device supports 64bit dma */
  167. #define DEV_HAS_CHECKSUM 0x0010 /* device supports tx and rx checksum offloads */
  168. #define DEV_HAS_VLAN 0x0020 /* device supports vlan tagging and striping */
  169. #define DEV_HAS_MSI 0x0040 /* device supports MSI */
  170. #define DEV_HAS_MSI_X 0x0080 /* device supports MSI-X */
  171. #define DEV_HAS_POWER_CNTRL 0x0100 /* device supports power savings */
  172. #define DEV_HAS_PAUSEFRAME_TX 0x0200 /* device supports tx pause frames */
  173. #define DEV_HAS_STATISTICS_V1 0x0400 /* device supports hw statistics version 1 */
  174. #define DEV_HAS_STATISTICS_V2 0x0800 /* device supports hw statistics version 2 */
  175. #define DEV_HAS_TEST_EXTENDED 0x1000 /* device supports extended diagnostic test */
  176. #define DEV_HAS_MGMT_UNIT 0x2000 /* device supports management unit */
  177. #define DEV_HAS_CORRECT_MACADDR 0x4000 /* device supports correct mac address order */
  178. enum {
  179. NvRegIrqStatus = 0x000,
  180. #define NVREG_IRQSTAT_MIIEVENT 0x040
  181. #define NVREG_IRQSTAT_MASK 0x81ff
  182. NvRegIrqMask = 0x004,
  183. #define NVREG_IRQ_RX_ERROR 0x0001
  184. #define NVREG_IRQ_RX 0x0002
  185. #define NVREG_IRQ_RX_NOBUF 0x0004
  186. #define NVREG_IRQ_TX_ERR 0x0008
  187. #define NVREG_IRQ_TX_OK 0x0010
  188. #define NVREG_IRQ_TIMER 0x0020
  189. #define NVREG_IRQ_LINK 0x0040
  190. #define NVREG_IRQ_RX_FORCED 0x0080
  191. #define NVREG_IRQ_TX_FORCED 0x0100
  192. #define NVREG_IRQ_RECOVER_ERROR 0x8000
  193. #define NVREG_IRQMASK_THROUGHPUT 0x00df
  194. #define NVREG_IRQMASK_CPU 0x0060
  195. #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
  196. #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
  197. #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
  198. #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \
  199. NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RX_FORCED| \
  200. NVREG_IRQ_TX_FORCED|NVREG_IRQ_RECOVER_ERROR))
  201. NvRegUnknownSetupReg6 = 0x008,
  202. #define NVREG_UNKSETUP6_VAL 3
  203. /*
  204. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  205. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  206. */
  207. NvRegPollingInterval = 0x00c,
  208. #define NVREG_POLL_DEFAULT_THROUGHPUT 970 /* backup tx cleanup if loop max reached */
  209. #define NVREG_POLL_DEFAULT_CPU 13
  210. NvRegMSIMap0 = 0x020,
  211. NvRegMSIMap1 = 0x024,
  212. NvRegMSIIrqMask = 0x030,
  213. #define NVREG_MSI_VECTOR_0_ENABLED 0x01
  214. NvRegMisc1 = 0x080,
  215. #define NVREG_MISC1_PAUSE_TX 0x01
  216. #define NVREG_MISC1_HD 0x02
  217. #define NVREG_MISC1_FORCE 0x3b0f3c
  218. NvRegMacReset = 0x3c,
  219. #define NVREG_MAC_RESET_ASSERT 0x0F3
  220. NvRegTransmitterControl = 0x084,
  221. #define NVREG_XMITCTL_START 0x01
  222. #define NVREG_XMITCTL_MGMT_ST 0x40000000
  223. #define NVREG_XMITCTL_SYNC_MASK 0x000f0000
  224. #define NVREG_XMITCTL_SYNC_NOT_READY 0x0
  225. #define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
  226. #define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
  227. #define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
  228. #define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
  229. #define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
  230. #define NVREG_XMITCTL_HOST_LOADED 0x00004000
  231. #define NVREG_XMITCTL_TX_PATH_EN 0x01000000
  232. NvRegTransmitterStatus = 0x088,
  233. #define NVREG_XMITSTAT_BUSY 0x01
  234. NvRegPacketFilterFlags = 0x8c,
  235. #define NVREG_PFF_PAUSE_RX 0x08
  236. #define NVREG_PFF_ALWAYS 0x7F0000
  237. #define NVREG_PFF_PROMISC 0x80
  238. #define NVREG_PFF_MYADDR 0x20
  239. #define NVREG_PFF_LOOPBACK 0x10
  240. NvRegOffloadConfig = 0x90,
  241. #define NVREG_OFFLOAD_HOMEPHY 0x601
  242. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  243. NvRegReceiverControl = 0x094,
  244. #define NVREG_RCVCTL_START 0x01
  245. #define NVREG_RCVCTL_RX_PATH_EN 0x01000000
  246. NvRegReceiverStatus = 0x98,
  247. #define NVREG_RCVSTAT_BUSY 0x01
  248. NvRegRandomSeed = 0x9c,
  249. #define NVREG_RNDSEED_MASK 0x00ff
  250. #define NVREG_RNDSEED_FORCE 0x7f00
  251. #define NVREG_RNDSEED_FORCE2 0x2d00
  252. #define NVREG_RNDSEED_FORCE3 0x7400
  253. NvRegTxDeferral = 0xA0,
  254. #define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
  255. #define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
  256. #define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
  257. NvRegRxDeferral = 0xA4,
  258. #define NVREG_RX_DEFERRAL_DEFAULT 0x16
  259. NvRegMacAddrA = 0xA8,
  260. NvRegMacAddrB = 0xAC,
  261. NvRegMulticastAddrA = 0xB0,
  262. #define NVREG_MCASTADDRA_FORCE 0x01
  263. NvRegMulticastAddrB = 0xB4,
  264. NvRegMulticastMaskA = 0xB8,
  265. NvRegMulticastMaskB = 0xBC,
  266. NvRegPhyInterface = 0xC0,
  267. #define PHY_RGMII 0x10000000
  268. NvRegTxRingPhysAddr = 0x100,
  269. NvRegRxRingPhysAddr = 0x104,
  270. NvRegRingSizes = 0x108,
  271. #define NVREG_RINGSZ_TXSHIFT 0
  272. #define NVREG_RINGSZ_RXSHIFT 16
  273. NvRegTransmitPoll = 0x10c,
  274. #define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
  275. NvRegLinkSpeed = 0x110,
  276. #define NVREG_LINKSPEED_FORCE 0x10000
  277. #define NVREG_LINKSPEED_10 1000
  278. #define NVREG_LINKSPEED_100 100
  279. #define NVREG_LINKSPEED_1000 50
  280. #define NVREG_LINKSPEED_MASK (0xFFF)
  281. NvRegUnknownSetupReg5 = 0x130,
  282. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  283. NvRegTxWatermark = 0x13c,
  284. #define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
  285. #define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
  286. #define NVREG_TX_WM_DESC2_3_1000 0xfe08000
  287. NvRegTxRxControl = 0x144,
  288. #define NVREG_TXRXCTL_KICK 0x0001
  289. #define NVREG_TXRXCTL_BIT1 0x0002
  290. #define NVREG_TXRXCTL_BIT2 0x0004
  291. #define NVREG_TXRXCTL_IDLE 0x0008
  292. #define NVREG_TXRXCTL_RESET 0x0010
  293. #define NVREG_TXRXCTL_RXCHECK 0x0400
  294. #define NVREG_TXRXCTL_DESC_1 0
  295. #define NVREG_TXRXCTL_DESC_2 0x002100
  296. #define NVREG_TXRXCTL_DESC_3 0xc02200
  297. #define NVREG_TXRXCTL_VLANSTRIP 0x00040
  298. #define NVREG_TXRXCTL_VLANINS 0x00080
  299. NvRegTxRingPhysAddrHigh = 0x148,
  300. NvRegRxRingPhysAddrHigh = 0x14C,
  301. NvRegTxPauseFrame = 0x170,
  302. #define NVREG_TX_PAUSEFRAME_DISABLE 0x1ff0080
  303. #define NVREG_TX_PAUSEFRAME_ENABLE 0x0c00030
  304. NvRegMIIStatus = 0x180,
  305. #define NVREG_MIISTAT_ERROR 0x0001
  306. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  307. #define NVREG_MIISTAT_MASK 0x000f
  308. #define NVREG_MIISTAT_MASK2 0x000f
  309. NvRegMIIMask = 0x184,
  310. #define NVREG_MII_LINKCHANGE 0x0008
  311. NvRegAdapterControl = 0x188,
  312. #define NVREG_ADAPTCTL_START 0x02
  313. #define NVREG_ADAPTCTL_LINKUP 0x04
  314. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  315. #define NVREG_ADAPTCTL_RUNNING 0x100000
  316. #define NVREG_ADAPTCTL_PHYSHIFT 24
  317. NvRegMIISpeed = 0x18c,
  318. #define NVREG_MIISPEED_BIT8 (1<<8)
  319. #define NVREG_MIIDELAY 5
  320. NvRegMIIControl = 0x190,
  321. #define NVREG_MIICTL_INUSE 0x08000
  322. #define NVREG_MIICTL_WRITE 0x00400
  323. #define NVREG_MIICTL_ADDRSHIFT 5
  324. NvRegMIIData = 0x194,
  325. NvRegWakeUpFlags = 0x200,
  326. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  327. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  328. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  329. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  330. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  331. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  332. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  333. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  334. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  335. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  336. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  337. NvRegPatternCRC = 0x204,
  338. NvRegPatternMask = 0x208,
  339. NvRegPowerCap = 0x268,
  340. #define NVREG_POWERCAP_D3SUPP (1<<30)
  341. #define NVREG_POWERCAP_D2SUPP (1<<26)
  342. #define NVREG_POWERCAP_D1SUPP (1<<25)
  343. NvRegPowerState = 0x26c,
  344. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  345. #define NVREG_POWERSTATE_VALID 0x0100
  346. #define NVREG_POWERSTATE_MASK 0x0003
  347. #define NVREG_POWERSTATE_D0 0x0000
  348. #define NVREG_POWERSTATE_D1 0x0001
  349. #define NVREG_POWERSTATE_D2 0x0002
  350. #define NVREG_POWERSTATE_D3 0x0003
  351. NvRegTxCnt = 0x280,
  352. NvRegTxZeroReXmt = 0x284,
  353. NvRegTxOneReXmt = 0x288,
  354. NvRegTxManyReXmt = 0x28c,
  355. NvRegTxLateCol = 0x290,
  356. NvRegTxUnderflow = 0x294,
  357. NvRegTxLossCarrier = 0x298,
  358. NvRegTxExcessDef = 0x29c,
  359. NvRegTxRetryErr = 0x2a0,
  360. NvRegRxFrameErr = 0x2a4,
  361. NvRegRxExtraByte = 0x2a8,
  362. NvRegRxLateCol = 0x2ac,
  363. NvRegRxRunt = 0x2b0,
  364. NvRegRxFrameTooLong = 0x2b4,
  365. NvRegRxOverflow = 0x2b8,
  366. NvRegRxFCSErr = 0x2bc,
  367. NvRegRxFrameAlignErr = 0x2c0,
  368. NvRegRxLenErr = 0x2c4,
  369. NvRegRxUnicast = 0x2c8,
  370. NvRegRxMulticast = 0x2cc,
  371. NvRegRxBroadcast = 0x2d0,
  372. NvRegTxDef = 0x2d4,
  373. NvRegTxFrame = 0x2d8,
  374. NvRegRxCnt = 0x2dc,
  375. NvRegTxPause = 0x2e0,
  376. NvRegRxPause = 0x2e4,
  377. NvRegRxDropFrame = 0x2e8,
  378. NvRegVlanControl = 0x300,
  379. #define NVREG_VLANCONTROL_ENABLE 0x2000
  380. NvRegMSIXMap0 = 0x3e0,
  381. NvRegMSIXMap1 = 0x3e4,
  382. NvRegMSIXIrqStatus = 0x3f0,
  383. NvRegPowerState2 = 0x600,
  384. #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F11
  385. #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
  386. };
  387. /* Big endian: should work, but is untested */
  388. struct ring_desc {
  389. __le32 buf;
  390. __le32 flaglen;
  391. };
  392. struct ring_desc_ex {
  393. __le32 bufhigh;
  394. __le32 buflow;
  395. __le32 txvlan;
  396. __le32 flaglen;
  397. };
  398. union ring_type {
  399. struct ring_desc* orig;
  400. struct ring_desc_ex* ex;
  401. };
  402. #define FLAG_MASK_V1 0xffff0000
  403. #define FLAG_MASK_V2 0xffffc000
  404. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  405. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  406. #define NV_TX_LASTPACKET (1<<16)
  407. #define NV_TX_RETRYERROR (1<<19)
  408. #define NV_TX_FORCED_INTERRUPT (1<<24)
  409. #define NV_TX_DEFERRED (1<<26)
  410. #define NV_TX_CARRIERLOST (1<<27)
  411. #define NV_TX_LATECOLLISION (1<<28)
  412. #define NV_TX_UNDERFLOW (1<<29)
  413. #define NV_TX_ERROR (1<<30)
  414. #define NV_TX_VALID (1<<31)
  415. #define NV_TX2_LASTPACKET (1<<29)
  416. #define NV_TX2_RETRYERROR (1<<18)
  417. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  418. #define NV_TX2_DEFERRED (1<<25)
  419. #define NV_TX2_CARRIERLOST (1<<26)
  420. #define NV_TX2_LATECOLLISION (1<<27)
  421. #define NV_TX2_UNDERFLOW (1<<28)
  422. /* error and valid are the same for both */
  423. #define NV_TX2_ERROR (1<<30)
  424. #define NV_TX2_VALID (1<<31)
  425. #define NV_TX2_TSO (1<<28)
  426. #define NV_TX2_TSO_SHIFT 14
  427. #define NV_TX2_TSO_MAX_SHIFT 14
  428. #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
  429. #define NV_TX2_CHECKSUM_L3 (1<<27)
  430. #define NV_TX2_CHECKSUM_L4 (1<<26)
  431. #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
  432. #define NV_RX_DESCRIPTORVALID (1<<16)
  433. #define NV_RX_MISSEDFRAME (1<<17)
  434. #define NV_RX_SUBSTRACT1 (1<<18)
  435. #define NV_RX_ERROR1 (1<<23)
  436. #define NV_RX_ERROR2 (1<<24)
  437. #define NV_RX_ERROR3 (1<<25)
  438. #define NV_RX_ERROR4 (1<<26)
  439. #define NV_RX_CRCERR (1<<27)
  440. #define NV_RX_OVERFLOW (1<<28)
  441. #define NV_RX_FRAMINGERR (1<<29)
  442. #define NV_RX_ERROR (1<<30)
  443. #define NV_RX_AVAIL (1<<31)
  444. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  445. #define NV_RX2_CHECKSUMOK1 (0x10000000)
  446. #define NV_RX2_CHECKSUMOK2 (0x14000000)
  447. #define NV_RX2_CHECKSUMOK3 (0x18000000)
  448. #define NV_RX2_DESCRIPTORVALID (1<<29)
  449. #define NV_RX2_SUBSTRACT1 (1<<25)
  450. #define NV_RX2_ERROR1 (1<<18)
  451. #define NV_RX2_ERROR2 (1<<19)
  452. #define NV_RX2_ERROR3 (1<<20)
  453. #define NV_RX2_ERROR4 (1<<21)
  454. #define NV_RX2_CRCERR (1<<22)
  455. #define NV_RX2_OVERFLOW (1<<23)
  456. #define NV_RX2_FRAMINGERR (1<<24)
  457. /* error and avail are the same for both */
  458. #define NV_RX2_ERROR (1<<30)
  459. #define NV_RX2_AVAIL (1<<31)
  460. #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
  461. #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
  462. /* Miscelaneous hardware related defines: */
  463. #define NV_PCI_REGSZ_VER1 0x270
  464. #define NV_PCI_REGSZ_VER2 0x2d4
  465. #define NV_PCI_REGSZ_VER3 0x604
  466. /* various timeout delays: all in usec */
  467. #define NV_TXRX_RESET_DELAY 4
  468. #define NV_TXSTOP_DELAY1 10
  469. #define NV_TXSTOP_DELAY1MAX 500000
  470. #define NV_TXSTOP_DELAY2 100
  471. #define NV_RXSTOP_DELAY1 10
  472. #define NV_RXSTOP_DELAY1MAX 500000
  473. #define NV_RXSTOP_DELAY2 100
  474. #define NV_SETUP5_DELAY 5
  475. #define NV_SETUP5_DELAYMAX 50000
  476. #define NV_POWERUP_DELAY 5
  477. #define NV_POWERUP_DELAYMAX 5000
  478. #define NV_MIIBUSY_DELAY 50
  479. #define NV_MIIPHY_DELAY 10
  480. #define NV_MIIPHY_DELAYMAX 10000
  481. #define NV_MAC_RESET_DELAY 64
  482. #define NV_WAKEUPPATTERNS 5
  483. #define NV_WAKEUPMASKENTRIES 4
  484. /* General driver defaults */
  485. #define NV_WATCHDOG_TIMEO (5*HZ)
  486. #define RX_RING_DEFAULT 128
  487. #define TX_RING_DEFAULT 256
  488. #define RX_RING_MIN 128
  489. #define TX_RING_MIN 64
  490. #define RING_MAX_DESC_VER_1 1024
  491. #define RING_MAX_DESC_VER_2_3 16384
  492. /* rx/tx mac addr + type + vlan + align + slack*/
  493. #define NV_RX_HEADERS (64)
  494. /* even more slack. */
  495. #define NV_RX_ALLOC_PAD (64)
  496. /* maximum mtu size */
  497. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  498. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  499. #define OOM_REFILL (1+HZ/20)
  500. #define POLL_WAIT (1+HZ/100)
  501. #define LINK_TIMEOUT (3*HZ)
  502. #define STATS_INTERVAL (10*HZ)
  503. /*
  504. * desc_ver values:
  505. * The nic supports three different descriptor types:
  506. * - DESC_VER_1: Original
  507. * - DESC_VER_2: support for jumbo frames.
  508. * - DESC_VER_3: 64-bit format.
  509. */
  510. #define DESC_VER_1 1
  511. #define DESC_VER_2 2
  512. #define DESC_VER_3 3
  513. /* PHY defines */
  514. #define PHY_OUI_MARVELL 0x5043
  515. #define PHY_OUI_CICADA 0x03f1
  516. #define PHY_OUI_VITESSE 0x01c1
  517. #define PHY_OUI_REALTEK 0x0732
  518. #define PHYID1_OUI_MASK 0x03ff
  519. #define PHYID1_OUI_SHFT 6
  520. #define PHYID2_OUI_MASK 0xfc00
  521. #define PHYID2_OUI_SHFT 10
  522. #define PHYID2_MODEL_MASK 0x03f0
  523. #define PHY_MODEL_MARVELL_E3016 0x220
  524. #define PHY_MARVELL_E3016_INITMASK 0x0300
  525. #define PHY_CICADA_INIT1 0x0f000
  526. #define PHY_CICADA_INIT2 0x0e00
  527. #define PHY_CICADA_INIT3 0x01000
  528. #define PHY_CICADA_INIT4 0x0200
  529. #define PHY_CICADA_INIT5 0x0004
  530. #define PHY_CICADA_INIT6 0x02000
  531. #define PHY_VITESSE_INIT_REG1 0x1f
  532. #define PHY_VITESSE_INIT_REG2 0x10
  533. #define PHY_VITESSE_INIT_REG3 0x11
  534. #define PHY_VITESSE_INIT_REG4 0x12
  535. #define PHY_VITESSE_INIT_MSK1 0xc
  536. #define PHY_VITESSE_INIT_MSK2 0x0180
  537. #define PHY_VITESSE_INIT1 0x52b5
  538. #define PHY_VITESSE_INIT2 0xaf8a
  539. #define PHY_VITESSE_INIT3 0x8
  540. #define PHY_VITESSE_INIT4 0x8f8a
  541. #define PHY_VITESSE_INIT5 0xaf86
  542. #define PHY_VITESSE_INIT6 0x8f86
  543. #define PHY_VITESSE_INIT7 0xaf82
  544. #define PHY_VITESSE_INIT8 0x0100
  545. #define PHY_VITESSE_INIT9 0x8f82
  546. #define PHY_VITESSE_INIT10 0x0
  547. #define PHY_REALTEK_INIT_REG1 0x1f
  548. #define PHY_REALTEK_INIT_REG2 0x19
  549. #define PHY_REALTEK_INIT_REG3 0x13
  550. #define PHY_REALTEK_INIT1 0x0000
  551. #define PHY_REALTEK_INIT2 0x8e00
  552. #define PHY_REALTEK_INIT3 0x0001
  553. #define PHY_REALTEK_INIT4 0xad17
  554. #define PHY_GIGABIT 0x0100
  555. #define PHY_TIMEOUT 0x1
  556. #define PHY_ERROR 0x2
  557. #define PHY_100 0x1
  558. #define PHY_1000 0x2
  559. #define PHY_HALF 0x100
  560. #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
  561. #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
  562. #define NV_PAUSEFRAME_RX_ENABLE 0x0004
  563. #define NV_PAUSEFRAME_TX_ENABLE 0x0008
  564. #define NV_PAUSEFRAME_RX_REQ 0x0010
  565. #define NV_PAUSEFRAME_TX_REQ 0x0020
  566. #define NV_PAUSEFRAME_AUTONEG 0x0040
  567. /* MSI/MSI-X defines */
  568. #define NV_MSI_X_MAX_VECTORS 8
  569. #define NV_MSI_X_VECTORS_MASK 0x000f
  570. #define NV_MSI_CAPABLE 0x0010
  571. #define NV_MSI_X_CAPABLE 0x0020
  572. #define NV_MSI_ENABLED 0x0040
  573. #define NV_MSI_X_ENABLED 0x0080
  574. #define NV_MSI_X_VECTOR_ALL 0x0
  575. #define NV_MSI_X_VECTOR_RX 0x0
  576. #define NV_MSI_X_VECTOR_TX 0x1
  577. #define NV_MSI_X_VECTOR_OTHER 0x2
  578. /* statistics */
  579. struct nv_ethtool_str {
  580. char name[ETH_GSTRING_LEN];
  581. };
  582. static const struct nv_ethtool_str nv_estats_str[] = {
  583. { "tx_bytes" },
  584. { "tx_zero_rexmt" },
  585. { "tx_one_rexmt" },
  586. { "tx_many_rexmt" },
  587. { "tx_late_collision" },
  588. { "tx_fifo_errors" },
  589. { "tx_carrier_errors" },
  590. { "tx_excess_deferral" },
  591. { "tx_retry_error" },
  592. { "rx_frame_error" },
  593. { "rx_extra_byte" },
  594. { "rx_late_collision" },
  595. { "rx_runt" },
  596. { "rx_frame_too_long" },
  597. { "rx_over_errors" },
  598. { "rx_crc_errors" },
  599. { "rx_frame_align_error" },
  600. { "rx_length_error" },
  601. { "rx_unicast" },
  602. { "rx_multicast" },
  603. { "rx_broadcast" },
  604. { "rx_packets" },
  605. { "rx_errors_total" },
  606. { "tx_errors_total" },
  607. /* version 2 stats */
  608. { "tx_deferral" },
  609. { "tx_packets" },
  610. { "rx_bytes" },
  611. { "tx_pause" },
  612. { "rx_pause" },
  613. { "rx_drop_frame" }
  614. };
  615. struct nv_ethtool_stats {
  616. u64 tx_bytes;
  617. u64 tx_zero_rexmt;
  618. u64 tx_one_rexmt;
  619. u64 tx_many_rexmt;
  620. u64 tx_late_collision;
  621. u64 tx_fifo_errors;
  622. u64 tx_carrier_errors;
  623. u64 tx_excess_deferral;
  624. u64 tx_retry_error;
  625. u64 rx_frame_error;
  626. u64 rx_extra_byte;
  627. u64 rx_late_collision;
  628. u64 rx_runt;
  629. u64 rx_frame_too_long;
  630. u64 rx_over_errors;
  631. u64 rx_crc_errors;
  632. u64 rx_frame_align_error;
  633. u64 rx_length_error;
  634. u64 rx_unicast;
  635. u64 rx_multicast;
  636. u64 rx_broadcast;
  637. u64 rx_packets;
  638. u64 rx_errors_total;
  639. u64 tx_errors_total;
  640. /* version 2 stats */
  641. u64 tx_deferral;
  642. u64 tx_packets;
  643. u64 rx_bytes;
  644. u64 tx_pause;
  645. u64 rx_pause;
  646. u64 rx_drop_frame;
  647. };
  648. #define NV_DEV_STATISTICS_V2_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
  649. #define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
  650. /* diagnostics */
  651. #define NV_TEST_COUNT_BASE 3
  652. #define NV_TEST_COUNT_EXTENDED 4
  653. static const struct nv_ethtool_str nv_etests_str[] = {
  654. { "link (online/offline)" },
  655. { "register (offline) " },
  656. { "interrupt (offline) " },
  657. { "loopback (offline) " }
  658. };
  659. struct register_test {
  660. __u32 reg;
  661. __u32 mask;
  662. };
  663. static const struct register_test nv_registers_test[] = {
  664. { NvRegUnknownSetupReg6, 0x01 },
  665. { NvRegMisc1, 0x03c },
  666. { NvRegOffloadConfig, 0x03ff },
  667. { NvRegMulticastAddrA, 0xffffffff },
  668. { NvRegTxWatermark, 0x0ff },
  669. { NvRegWakeUpFlags, 0x07777 },
  670. { 0,0 }
  671. };
  672. struct nv_skb_map {
  673. struct sk_buff *skb;
  674. dma_addr_t dma;
  675. unsigned int dma_len;
  676. };
  677. /*
  678. * SMP locking:
  679. * All hardware access under dev->priv->lock, except the performance
  680. * critical parts:
  681. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  682. * by the arch code for interrupts.
  683. * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
  684. * needs dev->priv->lock :-(
  685. * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
  686. */
  687. /* in dev: base, irq */
  688. struct fe_priv {
  689. spinlock_t lock;
  690. struct net_device *dev;
  691. struct napi_struct napi;
  692. /* General data:
  693. * Locking: spin_lock(&np->lock); */
  694. struct nv_ethtool_stats estats;
  695. int in_shutdown;
  696. u32 linkspeed;
  697. int duplex;
  698. int autoneg;
  699. int fixed_mode;
  700. int phyaddr;
  701. int wolenabled;
  702. unsigned int phy_oui;
  703. unsigned int phy_model;
  704. u16 gigabit;
  705. int intr_test;
  706. int recover_error;
  707. /* General data: RO fields */
  708. dma_addr_t ring_addr;
  709. struct pci_dev *pci_dev;
  710. u32 orig_mac[2];
  711. u32 irqmask;
  712. u32 desc_ver;
  713. u32 txrxctl_bits;
  714. u32 vlanctl_bits;
  715. u32 driver_data;
  716. u32 register_size;
  717. int rx_csum;
  718. u32 mac_in_use;
  719. void __iomem *base;
  720. /* rx specific fields.
  721. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  722. */
  723. union ring_type get_rx, put_rx, first_rx, last_rx;
  724. struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
  725. struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
  726. struct nv_skb_map *rx_skb;
  727. union ring_type rx_ring;
  728. unsigned int rx_buf_sz;
  729. unsigned int pkt_limit;
  730. struct timer_list oom_kick;
  731. struct timer_list nic_poll;
  732. struct timer_list stats_poll;
  733. u32 nic_poll_irq;
  734. int rx_ring_size;
  735. /* media detection workaround.
  736. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  737. */
  738. int need_linktimer;
  739. unsigned long link_timeout;
  740. /*
  741. * tx specific fields.
  742. */
  743. union ring_type get_tx, put_tx, first_tx, last_tx;
  744. struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
  745. struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
  746. struct nv_skb_map *tx_skb;
  747. union ring_type tx_ring;
  748. u32 tx_flags;
  749. int tx_ring_size;
  750. int tx_stop;
  751. /* vlan fields */
  752. struct vlan_group *vlangrp;
  753. /* msi/msi-x fields */
  754. u32 msi_flags;
  755. struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
  756. /* flow control */
  757. u32 pause_flags;
  758. };
  759. /*
  760. * Maximum number of loops until we assume that a bit in the irq mask
  761. * is stuck. Overridable with module param.
  762. */
  763. static int max_interrupt_work = 5;
  764. /*
  765. * Optimization can be either throuput mode or cpu mode
  766. *
  767. * Throughput Mode: Every tx and rx packet will generate an interrupt.
  768. * CPU Mode: Interrupts are controlled by a timer.
  769. */
  770. enum {
  771. NV_OPTIMIZATION_MODE_THROUGHPUT,
  772. NV_OPTIMIZATION_MODE_CPU
  773. };
  774. static int optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
  775. /*
  776. * Poll interval for timer irq
  777. *
  778. * This interval determines how frequent an interrupt is generated.
  779. * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
  780. * Min = 0, and Max = 65535
  781. */
  782. static int poll_interval = -1;
  783. /*
  784. * MSI interrupts
  785. */
  786. enum {
  787. NV_MSI_INT_DISABLED,
  788. NV_MSI_INT_ENABLED
  789. };
  790. static int msi = NV_MSI_INT_ENABLED;
  791. /*
  792. * MSIX interrupts
  793. */
  794. enum {
  795. NV_MSIX_INT_DISABLED,
  796. NV_MSIX_INT_ENABLED
  797. };
  798. static int msix = NV_MSIX_INT_DISABLED;
  799. /*
  800. * DMA 64bit
  801. */
  802. enum {
  803. NV_DMA_64BIT_DISABLED,
  804. NV_DMA_64BIT_ENABLED
  805. };
  806. static int dma_64bit = NV_DMA_64BIT_ENABLED;
  807. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  808. {
  809. return netdev_priv(dev);
  810. }
  811. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  812. {
  813. return ((struct fe_priv *)netdev_priv(dev))->base;
  814. }
  815. static inline void pci_push(u8 __iomem *base)
  816. {
  817. /* force out pending posted writes */
  818. readl(base);
  819. }
  820. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  821. {
  822. return le32_to_cpu(prd->flaglen)
  823. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  824. }
  825. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  826. {
  827. return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
  828. }
  829. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  830. int delay, int delaymax, const char *msg)
  831. {
  832. u8 __iomem *base = get_hwbase(dev);
  833. pci_push(base);
  834. do {
  835. udelay(delay);
  836. delaymax -= delay;
  837. if (delaymax < 0) {
  838. if (msg)
  839. printk(msg);
  840. return 1;
  841. }
  842. } while ((readl(base + offset) & mask) != target);
  843. return 0;
  844. }
  845. #define NV_SETUP_RX_RING 0x01
  846. #define NV_SETUP_TX_RING 0x02
  847. static inline u32 dma_low(dma_addr_t addr)
  848. {
  849. return addr;
  850. }
  851. static inline u32 dma_high(dma_addr_t addr)
  852. {
  853. return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
  854. }
  855. static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
  856. {
  857. struct fe_priv *np = get_nvpriv(dev);
  858. u8 __iomem *base = get_hwbase(dev);
  859. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  860. if (rxtx_flags & NV_SETUP_RX_RING) {
  861. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  862. }
  863. if (rxtx_flags & NV_SETUP_TX_RING) {
  864. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  865. }
  866. } else {
  867. if (rxtx_flags & NV_SETUP_RX_RING) {
  868. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  869. writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
  870. }
  871. if (rxtx_flags & NV_SETUP_TX_RING) {
  872. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  873. writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
  874. }
  875. }
  876. }
  877. static void free_rings(struct net_device *dev)
  878. {
  879. struct fe_priv *np = get_nvpriv(dev);
  880. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  881. if (np->rx_ring.orig)
  882. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  883. np->rx_ring.orig, np->ring_addr);
  884. } else {
  885. if (np->rx_ring.ex)
  886. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  887. np->rx_ring.ex, np->ring_addr);
  888. }
  889. if (np->rx_skb)
  890. kfree(np->rx_skb);
  891. if (np->tx_skb)
  892. kfree(np->tx_skb);
  893. }
  894. static int using_multi_irqs(struct net_device *dev)
  895. {
  896. struct fe_priv *np = get_nvpriv(dev);
  897. if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
  898. ((np->msi_flags & NV_MSI_X_ENABLED) &&
  899. ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
  900. return 0;
  901. else
  902. return 1;
  903. }
  904. static void nv_enable_irq(struct net_device *dev)
  905. {
  906. struct fe_priv *np = get_nvpriv(dev);
  907. if (!using_multi_irqs(dev)) {
  908. if (np->msi_flags & NV_MSI_X_ENABLED)
  909. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  910. else
  911. enable_irq(np->pci_dev->irq);
  912. } else {
  913. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  914. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  915. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  916. }
  917. }
  918. static void nv_disable_irq(struct net_device *dev)
  919. {
  920. struct fe_priv *np = get_nvpriv(dev);
  921. if (!using_multi_irqs(dev)) {
  922. if (np->msi_flags & NV_MSI_X_ENABLED)
  923. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  924. else
  925. disable_irq(np->pci_dev->irq);
  926. } else {
  927. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  928. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  929. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  930. }
  931. }
  932. /* In MSIX mode, a write to irqmask behaves as XOR */
  933. static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
  934. {
  935. u8 __iomem *base = get_hwbase(dev);
  936. writel(mask, base + NvRegIrqMask);
  937. }
  938. static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
  939. {
  940. struct fe_priv *np = get_nvpriv(dev);
  941. u8 __iomem *base = get_hwbase(dev);
  942. if (np->msi_flags & NV_MSI_X_ENABLED) {
  943. writel(mask, base + NvRegIrqMask);
  944. } else {
  945. if (np->msi_flags & NV_MSI_ENABLED)
  946. writel(0, base + NvRegMSIIrqMask);
  947. writel(0, base + NvRegIrqMask);
  948. }
  949. }
  950. #define MII_READ (-1)
  951. /* mii_rw: read/write a register on the PHY.
  952. *
  953. * Caller must guarantee serialization
  954. */
  955. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  956. {
  957. u8 __iomem *base = get_hwbase(dev);
  958. u32 reg;
  959. int retval;
  960. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  961. reg = readl(base + NvRegMIIControl);
  962. if (reg & NVREG_MIICTL_INUSE) {
  963. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  964. udelay(NV_MIIBUSY_DELAY);
  965. }
  966. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  967. if (value != MII_READ) {
  968. writel(value, base + NvRegMIIData);
  969. reg |= NVREG_MIICTL_WRITE;
  970. }
  971. writel(reg, base + NvRegMIIControl);
  972. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  973. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
  974. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
  975. dev->name, miireg, addr);
  976. retval = -1;
  977. } else if (value != MII_READ) {
  978. /* it was a write operation - fewer failures are detectable */
  979. dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
  980. dev->name, value, miireg, addr);
  981. retval = 0;
  982. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  983. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
  984. dev->name, miireg, addr);
  985. retval = -1;
  986. } else {
  987. retval = readl(base + NvRegMIIData);
  988. dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
  989. dev->name, miireg, addr, retval);
  990. }
  991. return retval;
  992. }
  993. static int phy_reset(struct net_device *dev, u32 bmcr_setup)
  994. {
  995. struct fe_priv *np = netdev_priv(dev);
  996. u32 miicontrol;
  997. unsigned int tries = 0;
  998. miicontrol = BMCR_RESET | bmcr_setup;
  999. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
  1000. return -1;
  1001. }
  1002. /* wait for 500ms */
  1003. msleep(500);
  1004. /* must wait till reset is deasserted */
  1005. while (miicontrol & BMCR_RESET) {
  1006. msleep(10);
  1007. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1008. /* FIXME: 100 tries seem excessive */
  1009. if (tries++ > 100)
  1010. return -1;
  1011. }
  1012. return 0;
  1013. }
  1014. static int phy_init(struct net_device *dev)
  1015. {
  1016. struct fe_priv *np = get_nvpriv(dev);
  1017. u8 __iomem *base = get_hwbase(dev);
  1018. u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
  1019. /* phy errata for E3016 phy */
  1020. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  1021. reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1022. reg &= ~PHY_MARVELL_E3016_INITMASK;
  1023. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
  1024. printk(KERN_INFO "%s: phy write to errata reg failed.\n", pci_name(np->pci_dev));
  1025. return PHY_ERROR;
  1026. }
  1027. }
  1028. if (np->phy_oui == PHY_OUI_REALTEK) {
  1029. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1030. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1031. return PHY_ERROR;
  1032. }
  1033. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
  1034. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1035. return PHY_ERROR;
  1036. }
  1037. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
  1038. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1039. return PHY_ERROR;
  1040. }
  1041. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
  1042. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1043. return PHY_ERROR;
  1044. }
  1045. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1046. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1047. return PHY_ERROR;
  1048. }
  1049. }
  1050. /* set advertise register */
  1051. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1052. reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
  1053. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  1054. printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
  1055. return PHY_ERROR;
  1056. }
  1057. /* get phy interface type */
  1058. phyinterface = readl(base + NvRegPhyInterface);
  1059. /* see if gigabit phy */
  1060. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1061. if (mii_status & PHY_GIGABIT) {
  1062. np->gigabit = PHY_GIGABIT;
  1063. mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  1064. mii_control_1000 &= ~ADVERTISE_1000HALF;
  1065. if (phyinterface & PHY_RGMII)
  1066. mii_control_1000 |= ADVERTISE_1000FULL;
  1067. else
  1068. mii_control_1000 &= ~ADVERTISE_1000FULL;
  1069. if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
  1070. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1071. return PHY_ERROR;
  1072. }
  1073. }
  1074. else
  1075. np->gigabit = 0;
  1076. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1077. mii_control |= BMCR_ANENABLE;
  1078. /* reset the phy
  1079. * (certain phys need bmcr to be setup with reset)
  1080. */
  1081. if (phy_reset(dev, mii_control)) {
  1082. printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
  1083. return PHY_ERROR;
  1084. }
  1085. /* phy vendor specific configuration */
  1086. if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
  1087. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  1088. phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
  1089. phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
  1090. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
  1091. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1092. return PHY_ERROR;
  1093. }
  1094. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1095. phy_reserved |= PHY_CICADA_INIT5;
  1096. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
  1097. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1098. return PHY_ERROR;
  1099. }
  1100. }
  1101. if (np->phy_oui == PHY_OUI_CICADA) {
  1102. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  1103. phy_reserved |= PHY_CICADA_INIT6;
  1104. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
  1105. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1106. return PHY_ERROR;
  1107. }
  1108. }
  1109. if (np->phy_oui == PHY_OUI_VITESSE) {
  1110. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1)) {
  1111. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1112. return PHY_ERROR;
  1113. }
  1114. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2)) {
  1115. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1116. return PHY_ERROR;
  1117. }
  1118. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
  1119. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
  1120. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1121. return PHY_ERROR;
  1122. }
  1123. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
  1124. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1125. phy_reserved |= PHY_VITESSE_INIT3;
  1126. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
  1127. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1128. return PHY_ERROR;
  1129. }
  1130. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4)) {
  1131. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1132. return PHY_ERROR;
  1133. }
  1134. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5)) {
  1135. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1136. return PHY_ERROR;
  1137. }
  1138. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
  1139. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1140. phy_reserved |= PHY_VITESSE_INIT3;
  1141. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
  1142. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1143. return PHY_ERROR;
  1144. }
  1145. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
  1146. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
  1147. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1148. return PHY_ERROR;
  1149. }
  1150. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6)) {
  1151. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1152. return PHY_ERROR;
  1153. }
  1154. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7)) {
  1155. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1156. return PHY_ERROR;
  1157. }
  1158. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
  1159. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
  1160. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1161. return PHY_ERROR;
  1162. }
  1163. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
  1164. phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
  1165. phy_reserved |= PHY_VITESSE_INIT8;
  1166. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
  1167. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1168. return PHY_ERROR;
  1169. }
  1170. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9)) {
  1171. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1172. return PHY_ERROR;
  1173. }
  1174. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10)) {
  1175. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1176. return PHY_ERROR;
  1177. }
  1178. }
  1179. if (np->phy_oui == PHY_OUI_REALTEK) {
  1180. /* reset could have cleared these out, set them back */
  1181. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1182. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1183. return PHY_ERROR;
  1184. }
  1185. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
  1186. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1187. return PHY_ERROR;
  1188. }
  1189. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
  1190. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1191. return PHY_ERROR;
  1192. }
  1193. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
  1194. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1195. return PHY_ERROR;
  1196. }
  1197. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1198. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1199. return PHY_ERROR;
  1200. }
  1201. }
  1202. /* some phys clear out pause advertisment on reset, set it back */
  1203. mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
  1204. /* restart auto negotiation */
  1205. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1206. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  1207. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  1208. return PHY_ERROR;
  1209. }
  1210. return 0;
  1211. }
  1212. static void nv_start_rx(struct net_device *dev)
  1213. {
  1214. struct fe_priv *np = netdev_priv(dev);
  1215. u8 __iomem *base = get_hwbase(dev);
  1216. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1217. dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
  1218. /* Already running? Stop it. */
  1219. if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
  1220. rx_ctrl &= ~NVREG_RCVCTL_START;
  1221. writel(rx_ctrl, base + NvRegReceiverControl);
  1222. pci_push(base);
  1223. }
  1224. writel(np->linkspeed, base + NvRegLinkSpeed);
  1225. pci_push(base);
  1226. rx_ctrl |= NVREG_RCVCTL_START;
  1227. if (np->mac_in_use)
  1228. rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
  1229. writel(rx_ctrl, base + NvRegReceiverControl);
  1230. dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
  1231. dev->name, np->duplex, np->linkspeed);
  1232. pci_push(base);
  1233. }
  1234. static void nv_stop_rx(struct net_device *dev)
  1235. {
  1236. struct fe_priv *np = netdev_priv(dev);
  1237. u8 __iomem *base = get_hwbase(dev);
  1238. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1239. dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
  1240. if (!np->mac_in_use)
  1241. rx_ctrl &= ~NVREG_RCVCTL_START;
  1242. else
  1243. rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
  1244. writel(rx_ctrl, base + NvRegReceiverControl);
  1245. reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  1246. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  1247. KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
  1248. udelay(NV_RXSTOP_DELAY2);
  1249. if (!np->mac_in_use)
  1250. writel(0, base + NvRegLinkSpeed);
  1251. }
  1252. static void nv_start_tx(struct net_device *dev)
  1253. {
  1254. struct fe_priv *np = netdev_priv(dev);
  1255. u8 __iomem *base = get_hwbase(dev);
  1256. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1257. dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
  1258. tx_ctrl |= NVREG_XMITCTL_START;
  1259. if (np->mac_in_use)
  1260. tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
  1261. writel(tx_ctrl, base + NvRegTransmitterControl);
  1262. pci_push(base);
  1263. }
  1264. static void nv_stop_tx(struct net_device *dev)
  1265. {
  1266. struct fe_priv *np = netdev_priv(dev);
  1267. u8 __iomem *base = get_hwbase(dev);
  1268. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1269. dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
  1270. if (!np->mac_in_use)
  1271. tx_ctrl &= ~NVREG_XMITCTL_START;
  1272. else
  1273. tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
  1274. writel(tx_ctrl, base + NvRegTransmitterControl);
  1275. reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  1276. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  1277. KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
  1278. udelay(NV_TXSTOP_DELAY2);
  1279. if (!np->mac_in_use)
  1280. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  1281. base + NvRegTransmitPoll);
  1282. }
  1283. static void nv_txrx_reset(struct net_device *dev)
  1284. {
  1285. struct fe_priv *np = netdev_priv(dev);
  1286. u8 __iomem *base = get_hwbase(dev);
  1287. dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
  1288. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1289. pci_push(base);
  1290. udelay(NV_TXRX_RESET_DELAY);
  1291. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1292. pci_push(base);
  1293. }
  1294. static void nv_mac_reset(struct net_device *dev)
  1295. {
  1296. struct fe_priv *np = netdev_priv(dev);
  1297. u8 __iomem *base = get_hwbase(dev);
  1298. dprintk(KERN_DEBUG "%s: nv_mac_reset\n", dev->name);
  1299. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1300. pci_push(base);
  1301. writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
  1302. pci_push(base);
  1303. udelay(NV_MAC_RESET_DELAY);
  1304. writel(0, base + NvRegMacReset);
  1305. pci_push(base);
  1306. udelay(NV_MAC_RESET_DELAY);
  1307. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1308. pci_push(base);
  1309. }
  1310. static void nv_get_hw_stats(struct net_device *dev)
  1311. {
  1312. struct fe_priv *np = netdev_priv(dev);
  1313. u8 __iomem *base = get_hwbase(dev);
  1314. np->estats.tx_bytes += readl(base + NvRegTxCnt);
  1315. np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
  1316. np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
  1317. np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
  1318. np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
  1319. np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
  1320. np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
  1321. np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
  1322. np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
  1323. np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
  1324. np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
  1325. np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
  1326. np->estats.rx_runt += readl(base + NvRegRxRunt);
  1327. np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
  1328. np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
  1329. np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
  1330. np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
  1331. np->estats.rx_length_error += readl(base + NvRegRxLenErr);
  1332. np->estats.rx_unicast += readl(base + NvRegRxUnicast);
  1333. np->estats.rx_multicast += readl(base + NvRegRxMulticast);
  1334. np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
  1335. np->estats.rx_packets =
  1336. np->estats.rx_unicast +
  1337. np->estats.rx_multicast +
  1338. np->estats.rx_broadcast;
  1339. np->estats.rx_errors_total =
  1340. np->estats.rx_crc_errors +
  1341. np->estats.rx_over_errors +
  1342. np->estats.rx_frame_error +
  1343. (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
  1344. np->estats.rx_late_collision +
  1345. np->estats.rx_runt +
  1346. np->estats.rx_frame_too_long;
  1347. np->estats.tx_errors_total =
  1348. np->estats.tx_late_collision +
  1349. np->estats.tx_fifo_errors +
  1350. np->estats.tx_carrier_errors +
  1351. np->estats.tx_excess_deferral +
  1352. np->estats.tx_retry_error;
  1353. if (np->driver_data & DEV_HAS_STATISTICS_V2) {
  1354. np->estats.tx_deferral += readl(base + NvRegTxDef);
  1355. np->estats.tx_packets += readl(base + NvRegTxFrame);
  1356. np->estats.rx_bytes += readl(base + NvRegRxCnt);
  1357. np->estats.tx_pause += readl(base + NvRegTxPause);
  1358. np->estats.rx_pause += readl(base + NvRegRxPause);
  1359. np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
  1360. }
  1361. }
  1362. /*
  1363. * nv_get_stats: dev->get_stats function
  1364. * Get latest stats value from the nic.
  1365. * Called with read_lock(&dev_base_lock) held for read -
  1366. * only synchronized against unregister_netdevice.
  1367. */
  1368. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  1369. {
  1370. struct fe_priv *np = netdev_priv(dev);
  1371. /* If the nic supports hw counters then retrieve latest values */
  1372. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2)) {
  1373. nv_get_hw_stats(dev);
  1374. /* copy to net_device stats */
  1375. dev->stats.tx_bytes = np->estats.tx_bytes;
  1376. dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
  1377. dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
  1378. dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
  1379. dev->stats.rx_over_errors = np->estats.rx_over_errors;
  1380. dev->stats.rx_errors = np->estats.rx_errors_total;
  1381. dev->stats.tx_errors = np->estats.tx_errors_total;
  1382. }
  1383. return &dev->stats;
  1384. }
  1385. /*
  1386. * nv_alloc_rx: fill rx ring entries.
  1387. * Return 1 if the allocations for the skbs failed and the
  1388. * rx engine is without Available descriptors
  1389. */
  1390. static int nv_alloc_rx(struct net_device *dev)
  1391. {
  1392. struct fe_priv *np = netdev_priv(dev);
  1393. struct ring_desc* less_rx;
  1394. less_rx = np->get_rx.orig;
  1395. if (less_rx-- == np->first_rx.orig)
  1396. less_rx = np->last_rx.orig;
  1397. while (np->put_rx.orig != less_rx) {
  1398. struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1399. if (skb) {
  1400. np->put_rx_ctx->skb = skb;
  1401. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1402. skb->data,
  1403. skb_tailroom(skb),
  1404. PCI_DMA_FROMDEVICE);
  1405. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1406. np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
  1407. wmb();
  1408. np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  1409. if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
  1410. np->put_rx.orig = np->first_rx.orig;
  1411. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1412. np->put_rx_ctx = np->first_rx_ctx;
  1413. } else {
  1414. return 1;
  1415. }
  1416. }
  1417. return 0;
  1418. }
  1419. static int nv_alloc_rx_optimized(struct net_device *dev)
  1420. {
  1421. struct fe_priv *np = netdev_priv(dev);
  1422. struct ring_desc_ex* less_rx;
  1423. less_rx = np->get_rx.ex;
  1424. if (less_rx-- == np->first_rx.ex)
  1425. less_rx = np->last_rx.ex;
  1426. while (np->put_rx.ex != less_rx) {
  1427. struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1428. if (skb) {
  1429. np->put_rx_ctx->skb = skb;
  1430. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1431. skb->data,
  1432. skb_tailroom(skb),
  1433. PCI_DMA_FROMDEVICE);
  1434. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1435. np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
  1436. np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
  1437. wmb();
  1438. np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  1439. if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
  1440. np->put_rx.ex = np->first_rx.ex;
  1441. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1442. np->put_rx_ctx = np->first_rx_ctx;
  1443. } else {
  1444. return 1;
  1445. }
  1446. }
  1447. return 0;
  1448. }
  1449. /* If rx bufs are exhausted called after 50ms to attempt to refresh */
  1450. #ifdef CONFIG_FORCEDETH_NAPI
  1451. static void nv_do_rx_refill(unsigned long data)
  1452. {
  1453. struct net_device *dev = (struct net_device *) data;
  1454. struct fe_priv *np = netdev_priv(dev);
  1455. /* Just reschedule NAPI rx processing */
  1456. netif_rx_schedule(dev, &np->napi);
  1457. }
  1458. #else
  1459. static void nv_do_rx_refill(unsigned long data)
  1460. {
  1461. struct net_device *dev = (struct net_device *) data;
  1462. struct fe_priv *np = netdev_priv(dev);
  1463. int retcode;
  1464. if (!using_multi_irqs(dev)) {
  1465. if (np->msi_flags & NV_MSI_X_ENABLED)
  1466. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  1467. else
  1468. disable_irq(np->pci_dev->irq);
  1469. } else {
  1470. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  1471. }
  1472. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1473. retcode = nv_alloc_rx(dev);
  1474. else
  1475. retcode = nv_alloc_rx_optimized(dev);
  1476. if (retcode) {
  1477. spin_lock_irq(&np->lock);
  1478. if (!np->in_shutdown)
  1479. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1480. spin_unlock_irq(&np->lock);
  1481. }
  1482. if (!using_multi_irqs(dev)) {
  1483. if (np->msi_flags & NV_MSI_X_ENABLED)
  1484. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  1485. else
  1486. enable_irq(np->pci_dev->irq);
  1487. } else {
  1488. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  1489. }
  1490. }
  1491. #endif
  1492. static void nv_init_rx(struct net_device *dev)
  1493. {
  1494. struct fe_priv *np = netdev_priv(dev);
  1495. int i;
  1496. np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
  1497. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1498. np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
  1499. else
  1500. np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
  1501. np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
  1502. np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
  1503. for (i = 0; i < np->rx_ring_size; i++) {
  1504. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1505. np->rx_ring.orig[i].flaglen = 0;
  1506. np->rx_ring.orig[i].buf = 0;
  1507. } else {
  1508. np->rx_ring.ex[i].flaglen = 0;
  1509. np->rx_ring.ex[i].txvlan = 0;
  1510. np->rx_ring.ex[i].bufhigh = 0;
  1511. np->rx_ring.ex[i].buflow = 0;
  1512. }
  1513. np->rx_skb[i].skb = NULL;
  1514. np->rx_skb[i].dma = 0;
  1515. }
  1516. }
  1517. static void nv_init_tx(struct net_device *dev)
  1518. {
  1519. struct fe_priv *np = netdev_priv(dev);
  1520. int i;
  1521. np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
  1522. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1523. np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
  1524. else
  1525. np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
  1526. np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
  1527. np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
  1528. for (i = 0; i < np->tx_ring_size; i++) {
  1529. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1530. np->tx_ring.orig[i].flaglen = 0;
  1531. np->tx_ring.orig[i].buf = 0;
  1532. } else {
  1533. np->tx_ring.ex[i].flaglen = 0;
  1534. np->tx_ring.ex[i].txvlan = 0;
  1535. np->tx_ring.ex[i].bufhigh = 0;
  1536. np->tx_ring.ex[i].buflow = 0;
  1537. }
  1538. np->tx_skb[i].skb = NULL;
  1539. np->tx_skb[i].dma = 0;
  1540. }
  1541. }
  1542. static int nv_init_ring(struct net_device *dev)
  1543. {
  1544. struct fe_priv *np = netdev_priv(dev);
  1545. nv_init_tx(dev);
  1546. nv_init_rx(dev);
  1547. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1548. return nv_alloc_rx(dev);
  1549. else
  1550. return nv_alloc_rx_optimized(dev);
  1551. }
  1552. static int nv_release_txskb(struct net_device *dev, struct nv_skb_map* tx_skb)
  1553. {
  1554. struct fe_priv *np = netdev_priv(dev);
  1555. if (tx_skb->dma) {
  1556. pci_unmap_page(np->pci_dev, tx_skb->dma,
  1557. tx_skb->dma_len,
  1558. PCI_DMA_TODEVICE);
  1559. tx_skb->dma = 0;
  1560. }
  1561. if (tx_skb->skb) {
  1562. dev_kfree_skb_any(tx_skb->skb);
  1563. tx_skb->skb = NULL;
  1564. return 1;
  1565. } else {
  1566. return 0;
  1567. }
  1568. }
  1569. static void nv_drain_tx(struct net_device *dev)
  1570. {
  1571. struct fe_priv *np = netdev_priv(dev);
  1572. unsigned int i;
  1573. for (i = 0; i < np->tx_ring_size; i++) {
  1574. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1575. np->tx_ring.orig[i].flaglen = 0;
  1576. np->tx_ring.orig[i].buf = 0;
  1577. } else {
  1578. np->tx_ring.ex[i].flaglen = 0;
  1579. np->tx_ring.ex[i].txvlan = 0;
  1580. np->tx_ring.ex[i].bufhigh = 0;
  1581. np->tx_ring.ex[i].buflow = 0;
  1582. }
  1583. if (nv_release_txskb(dev, &np->tx_skb[i]))
  1584. dev->stats.tx_dropped++;
  1585. }
  1586. }
  1587. static void nv_drain_rx(struct net_device *dev)
  1588. {
  1589. struct fe_priv *np = netdev_priv(dev);
  1590. int i;
  1591. for (i = 0; i < np->rx_ring_size; i++) {
  1592. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1593. np->rx_ring.orig[i].flaglen = 0;
  1594. np->rx_ring.orig[i].buf = 0;
  1595. } else {
  1596. np->rx_ring.ex[i].flaglen = 0;
  1597. np->rx_ring.ex[i].txvlan = 0;
  1598. np->rx_ring.ex[i].bufhigh = 0;
  1599. np->rx_ring.ex[i].buflow = 0;
  1600. }
  1601. wmb();
  1602. if (np->rx_skb[i].skb) {
  1603. pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
  1604. (skb_end_pointer(np->rx_skb[i].skb) -
  1605. np->rx_skb[i].skb->data),
  1606. PCI_DMA_FROMDEVICE);
  1607. dev_kfree_skb(np->rx_skb[i].skb);
  1608. np->rx_skb[i].skb = NULL;
  1609. }
  1610. }
  1611. }
  1612. static void drain_ring(struct net_device *dev)
  1613. {
  1614. nv_drain_tx(dev);
  1615. nv_drain_rx(dev);
  1616. }
  1617. static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
  1618. {
  1619. return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
  1620. }
  1621. /*
  1622. * nv_start_xmit: dev->hard_start_xmit function
  1623. * Called with netif_tx_lock held.
  1624. */
  1625. static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1626. {
  1627. struct fe_priv *np = netdev_priv(dev);
  1628. u32 tx_flags = 0;
  1629. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  1630. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1631. unsigned int i;
  1632. u32 offset = 0;
  1633. u32 bcnt;
  1634. u32 size = skb->len-skb->data_len;
  1635. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1636. u32 empty_slots;
  1637. struct ring_desc* put_tx;
  1638. struct ring_desc* start_tx;
  1639. struct ring_desc* prev_tx;
  1640. struct nv_skb_map* prev_tx_ctx;
  1641. /* add fragments to entries count */
  1642. for (i = 0; i < fragments; i++) {
  1643. entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
  1644. ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1645. }
  1646. empty_slots = nv_get_empty_tx_slots(np);
  1647. if (unlikely(empty_slots <= entries)) {
  1648. spin_lock_irq(&np->lock);
  1649. netif_stop_queue(dev);
  1650. np->tx_stop = 1;
  1651. spin_unlock_irq(&np->lock);
  1652. return NETDEV_TX_BUSY;
  1653. }
  1654. start_tx = put_tx = np->put_tx.orig;
  1655. /* setup the header buffer */
  1656. do {
  1657. prev_tx = put_tx;
  1658. prev_tx_ctx = np->put_tx_ctx;
  1659. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1660. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  1661. PCI_DMA_TODEVICE);
  1662. np->put_tx_ctx->dma_len = bcnt;
  1663. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1664. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1665. tx_flags = np->tx_flags;
  1666. offset += bcnt;
  1667. size -= bcnt;
  1668. if (unlikely(put_tx++ == np->last_tx.orig))
  1669. put_tx = np->first_tx.orig;
  1670. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1671. np->put_tx_ctx = np->first_tx_ctx;
  1672. } while (size);
  1673. /* setup the fragments */
  1674. for (i = 0; i < fragments; i++) {
  1675. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1676. u32 size = frag->size;
  1677. offset = 0;
  1678. do {
  1679. prev_tx = put_tx;
  1680. prev_tx_ctx = np->put_tx_ctx;
  1681. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1682. np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
  1683. PCI_DMA_TODEVICE);
  1684. np->put_tx_ctx->dma_len = bcnt;
  1685. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1686. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1687. offset += bcnt;
  1688. size -= bcnt;
  1689. if (unlikely(put_tx++ == np->last_tx.orig))
  1690. put_tx = np->first_tx.orig;
  1691. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1692. np->put_tx_ctx = np->first_tx_ctx;
  1693. } while (size);
  1694. }
  1695. /* set last fragment flag */
  1696. prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
  1697. /* save skb in this slot's context area */
  1698. prev_tx_ctx->skb = skb;
  1699. if (skb_is_gso(skb))
  1700. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  1701. else
  1702. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  1703. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  1704. spin_lock_irq(&np->lock);
  1705. /* set tx flags */
  1706. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  1707. np->put_tx.orig = put_tx;
  1708. spin_unlock_irq(&np->lock);
  1709. dprintk(KERN_DEBUG "%s: nv_start_xmit: entries %d queued for transmission. tx_flags_extra: %x\n",
  1710. dev->name, entries, tx_flags_extra);
  1711. {
  1712. int j;
  1713. for (j=0; j<64; j++) {
  1714. if ((j%16) == 0)
  1715. dprintk("\n%03x:", j);
  1716. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  1717. }
  1718. dprintk("\n");
  1719. }
  1720. dev->trans_start = jiffies;
  1721. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  1722. return NETDEV_TX_OK;
  1723. }
  1724. static int nv_start_xmit_optimized(struct sk_buff *skb, struct net_device *dev)
  1725. {
  1726. struct fe_priv *np = netdev_priv(dev);
  1727. u32 tx_flags = 0;
  1728. u32 tx_flags_extra;
  1729. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1730. unsigned int i;
  1731. u32 offset = 0;
  1732. u32 bcnt;
  1733. u32 size = skb->len-skb->data_len;
  1734. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1735. u32 empty_slots;
  1736. struct ring_desc_ex* put_tx;
  1737. struct ring_desc_ex* start_tx;
  1738. struct ring_desc_ex* prev_tx;
  1739. struct nv_skb_map* prev_tx_ctx;
  1740. /* add fragments to entries count */
  1741. for (i = 0; i < fragments; i++) {
  1742. entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
  1743. ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1744. }
  1745. empty_slots = nv_get_empty_tx_slots(np);
  1746. if (unlikely(empty_slots <= entries)) {
  1747. spin_lock_irq(&np->lock);
  1748. netif_stop_queue(dev);
  1749. np->tx_stop = 1;
  1750. spin_unlock_irq(&np->lock);
  1751. return NETDEV_TX_BUSY;
  1752. }
  1753. start_tx = put_tx = np->put_tx.ex;
  1754. /* setup the header buffer */
  1755. do {
  1756. prev_tx = put_tx;
  1757. prev_tx_ctx = np->put_tx_ctx;
  1758. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1759. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  1760. PCI_DMA_TODEVICE);
  1761. np->put_tx_ctx->dma_len = bcnt;
  1762. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  1763. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  1764. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1765. tx_flags = NV_TX2_VALID;
  1766. offset += bcnt;
  1767. size -= bcnt;
  1768. if (unlikely(put_tx++ == np->last_tx.ex))
  1769. put_tx = np->first_tx.ex;
  1770. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1771. np->put_tx_ctx = np->first_tx_ctx;
  1772. } while (size);
  1773. /* setup the fragments */
  1774. for (i = 0; i < fragments; i++) {
  1775. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1776. u32 size = frag->size;
  1777. offset = 0;
  1778. do {
  1779. prev_tx = put_tx;
  1780. prev_tx_ctx = np->put_tx_ctx;
  1781. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1782. np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
  1783. PCI_DMA_TODEVICE);
  1784. np->put_tx_ctx->dma_len = bcnt;
  1785. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  1786. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  1787. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1788. offset += bcnt;
  1789. size -= bcnt;
  1790. if (unlikely(put_tx++ == np->last_tx.ex))
  1791. put_tx = np->first_tx.ex;
  1792. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1793. np->put_tx_ctx = np->first_tx_ctx;
  1794. } while (size);
  1795. }
  1796. /* set last fragment flag */
  1797. prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
  1798. /* save skb in this slot's context area */
  1799. prev_tx_ctx->skb = skb;
  1800. if (skb_is_gso(skb))
  1801. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  1802. else
  1803. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  1804. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  1805. /* vlan tag */
  1806. if (likely(!np->vlangrp)) {
  1807. start_tx->txvlan = 0;
  1808. } else {
  1809. if (vlan_tx_tag_present(skb))
  1810. start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT | vlan_tx_tag_get(skb));
  1811. else
  1812. start_tx->txvlan = 0;
  1813. }
  1814. spin_lock_irq(&np->lock);
  1815. /* set tx flags */
  1816. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  1817. np->put_tx.ex = put_tx;
  1818. spin_unlock_irq(&np->lock);
  1819. dprintk(KERN_DEBUG "%s: nv_start_xmit_optimized: entries %d queued for transmission. tx_flags_extra: %x\n",
  1820. dev->name, entries, tx_flags_extra);
  1821. {
  1822. int j;
  1823. for (j=0; j<64; j++) {
  1824. if ((j%16) == 0)
  1825. dprintk("\n%03x:", j);
  1826. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  1827. }
  1828. dprintk("\n");
  1829. }
  1830. dev->trans_start = jiffies;
  1831. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  1832. return NETDEV_TX_OK;
  1833. }
  1834. /*
  1835. * nv_tx_done: check for completed packets, release the skbs.
  1836. *
  1837. * Caller must own np->lock.
  1838. */
  1839. static void nv_tx_done(struct net_device *dev)
  1840. {
  1841. struct fe_priv *np = netdev_priv(dev);
  1842. u32 flags;
  1843. struct ring_desc* orig_get_tx = np->get_tx.orig;
  1844. while ((np->get_tx.orig != np->put_tx.orig) &&
  1845. !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID)) {
  1846. dprintk(KERN_DEBUG "%s: nv_tx_done: flags 0x%x.\n",
  1847. dev->name, flags);
  1848. pci_unmap_page(np->pci_dev, np->get_tx_ctx->dma,
  1849. np->get_tx_ctx->dma_len,
  1850. PCI_DMA_TODEVICE);
  1851. np->get_tx_ctx->dma = 0;
  1852. if (np->desc_ver == DESC_VER_1) {
  1853. if (flags & NV_TX_LASTPACKET) {
  1854. if (flags & NV_TX_ERROR) {
  1855. if (flags & NV_TX_UNDERFLOW)
  1856. dev->stats.tx_fifo_errors++;
  1857. if (flags & NV_TX_CARRIERLOST)
  1858. dev->stats.tx_carrier_errors++;
  1859. dev->stats.tx_errors++;
  1860. } else {
  1861. dev->stats.tx_packets++;
  1862. dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
  1863. }
  1864. dev_kfree_skb_any(np->get_tx_ctx->skb);
  1865. np->get_tx_ctx->skb = NULL;
  1866. }
  1867. } else {
  1868. if (flags & NV_TX2_LASTPACKET) {
  1869. if (flags & NV_TX2_ERROR) {
  1870. if (flags & NV_TX2_UNDERFLOW)
  1871. dev->stats.tx_fifo_errors++;
  1872. if (flags & NV_TX2_CARRIERLOST)
  1873. dev->stats.tx_carrier_errors++;
  1874. dev->stats.tx_errors++;
  1875. } else {
  1876. dev->stats.tx_packets++;
  1877. dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
  1878. }
  1879. dev_kfree_skb_any(np->get_tx_ctx->skb);
  1880. np->get_tx_ctx->skb = NULL;
  1881. }
  1882. }
  1883. if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
  1884. np->get_tx.orig = np->first_tx.orig;
  1885. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  1886. np->get_tx_ctx = np->first_tx_ctx;
  1887. }
  1888. if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
  1889. np->tx_stop = 0;
  1890. netif_wake_queue(dev);
  1891. }
  1892. }
  1893. static void nv_tx_done_optimized(struct net_device *dev, int limit)
  1894. {
  1895. struct fe_priv *np = netdev_priv(dev);
  1896. u32 flags;
  1897. struct ring_desc_ex* orig_get_tx = np->get_tx.ex;
  1898. while ((np->get_tx.ex != np->put_tx.ex) &&
  1899. !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX_VALID) &&
  1900. (limit-- > 0)) {
  1901. dprintk(KERN_DEBUG "%s: nv_tx_done_optimized: flags 0x%x.\n",
  1902. dev->name, flags);
  1903. pci_unmap_page(np->pci_dev, np->get_tx_ctx->dma,
  1904. np->get_tx_ctx->dma_len,
  1905. PCI_DMA_TODEVICE);
  1906. np->get_tx_ctx->dma = 0;
  1907. if (flags & NV_TX2_LASTPACKET) {
  1908. if (!(flags & NV_TX2_ERROR))
  1909. dev->stats.tx_packets++;
  1910. dev_kfree_skb_any(np->get_tx_ctx->skb);
  1911. np->get_tx_ctx->skb = NULL;
  1912. }
  1913. if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
  1914. np->get_tx.ex = np->first_tx.ex;
  1915. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  1916. np->get_tx_ctx = np->first_tx_ctx;
  1917. }
  1918. if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
  1919. np->tx_stop = 0;
  1920. netif_wake_queue(dev);
  1921. }
  1922. }
  1923. /*
  1924. * nv_tx_timeout: dev->tx_timeout function
  1925. * Called with netif_tx_lock held.
  1926. */
  1927. static void nv_tx_timeout(struct net_device *dev)
  1928. {
  1929. struct fe_priv *np = netdev_priv(dev);
  1930. u8 __iomem *base = get_hwbase(dev);
  1931. u32 status;
  1932. if (np->msi_flags & NV_MSI_X_ENABLED)
  1933. status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  1934. else
  1935. status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  1936. printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name, status);
  1937. {
  1938. int i;
  1939. printk(KERN_INFO "%s: Ring at %lx\n",
  1940. dev->name, (unsigned long)np->ring_addr);
  1941. printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
  1942. for (i=0;i<=np->register_size;i+= 32) {
  1943. printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
  1944. i,
  1945. readl(base + i + 0), readl(base + i + 4),
  1946. readl(base + i + 8), readl(base + i + 12),
  1947. readl(base + i + 16), readl(base + i + 20),
  1948. readl(base + i + 24), readl(base + i + 28));
  1949. }
  1950. printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
  1951. for (i=0;i<np->tx_ring_size;i+= 4) {
  1952. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1953. printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
  1954. i,
  1955. le32_to_cpu(np->tx_ring.orig[i].buf),
  1956. le32_to_cpu(np->tx_ring.orig[i].flaglen),
  1957. le32_to_cpu(np->tx_ring.orig[i+1].buf),
  1958. le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
  1959. le32_to_cpu(np->tx_ring.orig[i+2].buf),
  1960. le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
  1961. le32_to_cpu(np->tx_ring.orig[i+3].buf),
  1962. le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
  1963. } else {
  1964. printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
  1965. i,
  1966. le32_to_cpu(np->tx_ring.ex[i].bufhigh),
  1967. le32_to_cpu(np->tx_ring.ex[i].buflow),
  1968. le32_to_cpu(np->tx_ring.ex[i].flaglen),
  1969. le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
  1970. le32_to_cpu(np->tx_ring.ex[i+1].buflow),
  1971. le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
  1972. le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
  1973. le32_to_cpu(np->tx_ring.ex[i+2].buflow),
  1974. le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
  1975. le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
  1976. le32_to_cpu(np->tx_ring.ex[i+3].buflow),
  1977. le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
  1978. }
  1979. }
  1980. }
  1981. spin_lock_irq(&np->lock);
  1982. /* 1) stop tx engine */
  1983. nv_stop_tx(dev);
  1984. /* 2) check that the packets were not sent already: */
  1985. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1986. nv_tx_done(dev);
  1987. else
  1988. nv_tx_done_optimized(dev, np->tx_ring_size);
  1989. /* 3) if there are dead entries: clear everything */
  1990. if (np->get_tx_ctx != np->put_tx_ctx) {
  1991. printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
  1992. nv_drain_tx(dev);
  1993. nv_init_tx(dev);
  1994. setup_hw_rings(dev, NV_SETUP_TX_RING);
  1995. }
  1996. netif_wake_queue(dev);
  1997. /* 4) restart tx engine */
  1998. nv_start_tx(dev);
  1999. spin_unlock_irq(&np->lock);
  2000. }
  2001. /*
  2002. * Called when the nic notices a mismatch between the actual data len on the
  2003. * wire and the len indicated in the 802 header
  2004. */
  2005. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  2006. {
  2007. int hdrlen; /* length of the 802 header */
  2008. int protolen; /* length as stored in the proto field */
  2009. /* 1) calculate len according to header */
  2010. if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
  2011. protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
  2012. hdrlen = VLAN_HLEN;
  2013. } else {
  2014. protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
  2015. hdrlen = ETH_HLEN;
  2016. }
  2017. dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
  2018. dev->name, datalen, protolen, hdrlen);
  2019. if (protolen > ETH_DATA_LEN)
  2020. return datalen; /* Value in proto field not a len, no checks possible */
  2021. protolen += hdrlen;
  2022. /* consistency checks: */
  2023. if (datalen > ETH_ZLEN) {
  2024. if (datalen >= protolen) {
  2025. /* more data on wire than in 802 header, trim of
  2026. * additional data.
  2027. */
  2028. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  2029. dev->name, protolen);
  2030. return protolen;
  2031. } else {
  2032. /* less data on wire than mentioned in header.
  2033. * Discard the packet.
  2034. */
  2035. dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
  2036. dev->name);
  2037. return -1;
  2038. }
  2039. } else {
  2040. /* short packet. Accept only if 802 values are also short */
  2041. if (protolen > ETH_ZLEN) {
  2042. dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
  2043. dev->name);
  2044. return -1;
  2045. }
  2046. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  2047. dev->name, datalen);
  2048. return datalen;
  2049. }
  2050. }
  2051. static int nv_rx_process(struct net_device *dev, int limit)
  2052. {
  2053. struct fe_priv *np = netdev_priv(dev);
  2054. u32 flags;
  2055. int rx_work = 0;
  2056. struct sk_buff *skb;
  2057. int len;
  2058. while((np->get_rx.orig != np->put_rx.orig) &&
  2059. !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
  2060. (rx_work < limit)) {
  2061. dprintk(KERN_DEBUG "%s: nv_rx_process: flags 0x%x.\n",
  2062. dev->name, flags);
  2063. /*
  2064. * the packet is for us - immediately tear down the pci mapping.
  2065. * TODO: check if a prefetch of the first cacheline improves
  2066. * the performance.
  2067. */
  2068. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2069. np->get_rx_ctx->dma_len,
  2070. PCI_DMA_FROMDEVICE);
  2071. skb = np->get_rx_ctx->skb;
  2072. np->get_rx_ctx->skb = NULL;
  2073. {
  2074. int j;
  2075. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
  2076. for (j=0; j<64; j++) {
  2077. if ((j%16) == 0)
  2078. dprintk("\n%03x:", j);
  2079. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  2080. }
  2081. dprintk("\n");
  2082. }
  2083. /* look at what we actually got: */
  2084. if (np->desc_ver == DESC_VER_1) {
  2085. if (likely(flags & NV_RX_DESCRIPTORVALID)) {
  2086. len = flags & LEN_MASK_V1;
  2087. if (unlikely(flags & NV_RX_ERROR)) {
  2088. if (flags & NV_RX_ERROR4) {
  2089. len = nv_getlen(dev, skb->data, len);
  2090. if (len < 0) {
  2091. dev->stats.rx_errors++;
  2092. dev_kfree_skb(skb);
  2093. goto next_pkt;
  2094. }
  2095. }
  2096. /* framing errors are soft errors */
  2097. else if (flags & NV_RX_FRAMINGERR) {
  2098. if (flags & NV_RX_SUBSTRACT1) {
  2099. len--;
  2100. }
  2101. }
  2102. /* the rest are hard errors */
  2103. else {
  2104. if (flags & NV_RX_MISSEDFRAME)
  2105. dev->stats.rx_missed_errors++;
  2106. if (flags & NV_RX_CRCERR)
  2107. dev->stats.rx_crc_errors++;
  2108. if (flags & NV_RX_OVERFLOW)
  2109. dev->stats.rx_over_errors++;
  2110. dev->stats.rx_errors++;
  2111. dev_kfree_skb(skb);
  2112. goto next_pkt;
  2113. }
  2114. }
  2115. } else {
  2116. dev_kfree_skb(skb);
  2117. goto next_pkt;
  2118. }
  2119. } else {
  2120. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2121. len = flags & LEN_MASK_V2;
  2122. if (unlikely(flags & NV_RX2_ERROR)) {
  2123. if (flags & NV_RX2_ERROR4) {
  2124. len = nv_getlen(dev, skb->data, len);
  2125. if (len < 0) {
  2126. dev->stats.rx_errors++;
  2127. dev_kfree_skb(skb);
  2128. goto next_pkt;
  2129. }
  2130. }
  2131. /* framing errors are soft errors */
  2132. else if (flags & NV_RX2_FRAMINGERR) {
  2133. if (flags & NV_RX2_SUBSTRACT1) {
  2134. len--;
  2135. }
  2136. }
  2137. /* the rest are hard errors */
  2138. else {
  2139. if (flags & NV_RX2_CRCERR)
  2140. dev->stats.rx_crc_errors++;
  2141. if (flags & NV_RX2_OVERFLOW)
  2142. dev->stats.rx_over_errors++;
  2143. dev->stats.rx_errors++;
  2144. dev_kfree_skb(skb);
  2145. goto next_pkt;
  2146. }
  2147. }
  2148. if ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUMOK2)/*ip and tcp */ {
  2149. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2150. } else {
  2151. if ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUMOK1 ||
  2152. (flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUMOK3) {
  2153. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2154. }
  2155. }
  2156. } else {
  2157. dev_kfree_skb(skb);
  2158. goto next_pkt;
  2159. }
  2160. }
  2161. /* got a valid packet - forward it to the network core */
  2162. skb_put(skb, len);
  2163. skb->protocol = eth_type_trans(skb, dev);
  2164. dprintk(KERN_DEBUG "%s: nv_rx_process: %d bytes, proto %d accepted.\n",
  2165. dev->name, len, skb->protocol);
  2166. #ifdef CONFIG_FORCEDETH_NAPI
  2167. netif_receive_skb(skb);
  2168. #else
  2169. netif_rx(skb);
  2170. #endif
  2171. dev->last_rx = jiffies;
  2172. dev->stats.rx_packets++;
  2173. dev->stats.rx_bytes += len;
  2174. next_pkt:
  2175. if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
  2176. np->get_rx.orig = np->first_rx.orig;
  2177. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2178. np->get_rx_ctx = np->first_rx_ctx;
  2179. rx_work++;
  2180. }
  2181. return rx_work;
  2182. }
  2183. static int nv_rx_process_optimized(struct net_device *dev, int limit)
  2184. {
  2185. struct fe_priv *np = netdev_priv(dev);
  2186. u32 flags;
  2187. u32 vlanflags = 0;
  2188. int rx_work = 0;
  2189. struct sk_buff *skb;
  2190. int len;
  2191. while((np->get_rx.ex != np->put_rx.ex) &&
  2192. !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
  2193. (rx_work < limit)) {
  2194. dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: flags 0x%x.\n",
  2195. dev->name, flags);
  2196. /*
  2197. * the packet is for us - immediately tear down the pci mapping.
  2198. * TODO: check if a prefetch of the first cacheline improves
  2199. * the performance.
  2200. */
  2201. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2202. np->get_rx_ctx->dma_len,
  2203. PCI_DMA_FROMDEVICE);
  2204. skb = np->get_rx_ctx->skb;
  2205. np->get_rx_ctx->skb = NULL;
  2206. {
  2207. int j;
  2208. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
  2209. for (j=0; j<64; j++) {
  2210. if ((j%16) == 0)
  2211. dprintk("\n%03x:", j);
  2212. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  2213. }
  2214. dprintk("\n");
  2215. }
  2216. /* look at what we actually got: */
  2217. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2218. len = flags & LEN_MASK_V2;
  2219. if (unlikely(flags & NV_RX2_ERROR)) {
  2220. if (flags & NV_RX2_ERROR4) {
  2221. len = nv_getlen(dev, skb->data, len);
  2222. if (len < 0) {
  2223. dev_kfree_skb(skb);
  2224. goto next_pkt;
  2225. }
  2226. }
  2227. /* framing errors are soft errors */
  2228. else if (flags & NV_RX2_FRAMINGERR) {
  2229. if (flags & NV_RX2_SUBSTRACT1) {
  2230. len--;
  2231. }
  2232. }
  2233. /* the rest are hard errors */
  2234. else {
  2235. dev_kfree_skb(skb);
  2236. goto next_pkt;
  2237. }
  2238. }
  2239. if ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUMOK2)/*ip and tcp */ {
  2240. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2241. } else {
  2242. if ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUMOK1 ||
  2243. (flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUMOK3) {
  2244. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2245. }
  2246. }
  2247. /* got a valid packet - forward it to the network core */
  2248. skb_put(skb, len);
  2249. skb->protocol = eth_type_trans(skb, dev);
  2250. prefetch(skb->data);
  2251. dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: %d bytes, proto %d accepted.\n",
  2252. dev->name, len, skb->protocol);
  2253. if (likely(!np->vlangrp)) {
  2254. #ifdef CONFIG_FORCEDETH_NAPI
  2255. netif_receive_skb(skb);
  2256. #else
  2257. netif_rx(skb);
  2258. #endif
  2259. } else {
  2260. vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
  2261. if (vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
  2262. #ifdef CONFIG_FORCEDETH_NAPI
  2263. vlan_hwaccel_receive_skb(skb, np->vlangrp,
  2264. vlanflags & NV_RX3_VLAN_TAG_MASK);
  2265. #else
  2266. vlan_hwaccel_rx(skb, np->vlangrp,
  2267. vlanflags & NV_RX3_VLAN_TAG_MASK);
  2268. #endif
  2269. } else {
  2270. #ifdef CONFIG_FORCEDETH_NAPI
  2271. netif_receive_skb(skb);
  2272. #else
  2273. netif_rx(skb);
  2274. #endif
  2275. }
  2276. }
  2277. dev->last_rx = jiffies;
  2278. dev->stats.rx_packets++;
  2279. dev->stats.rx_bytes += len;
  2280. } else {
  2281. dev_kfree_skb(skb);
  2282. }
  2283. next_pkt:
  2284. if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
  2285. np->get_rx.ex = np->first_rx.ex;
  2286. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2287. np->get_rx_ctx = np->first_rx_ctx;
  2288. rx_work++;
  2289. }
  2290. return rx_work;
  2291. }
  2292. static void set_bufsize(struct net_device *dev)
  2293. {
  2294. struct fe_priv *np = netdev_priv(dev);
  2295. if (dev->mtu <= ETH_DATA_LEN)
  2296. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  2297. else
  2298. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  2299. }
  2300. /*
  2301. * nv_change_mtu: dev->change_mtu function
  2302. * Called with dev_base_lock held for read.
  2303. */
  2304. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  2305. {
  2306. struct fe_priv *np = netdev_priv(dev);
  2307. int old_mtu;
  2308. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  2309. return -EINVAL;
  2310. old_mtu = dev->mtu;
  2311. dev->mtu = new_mtu;
  2312. /* return early if the buffer sizes will not change */
  2313. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  2314. return 0;
  2315. if (old_mtu == new_mtu)
  2316. return 0;
  2317. /* synchronized against open : rtnl_lock() held by caller */
  2318. if (netif_running(dev)) {
  2319. u8 __iomem *base = get_hwbase(dev);
  2320. /*
  2321. * It seems that the nic preloads valid ring entries into an
  2322. * internal buffer. The procedure for flushing everything is
  2323. * guessed, there is probably a simpler approach.
  2324. * Changing the MTU is a rare event, it shouldn't matter.
  2325. */
  2326. nv_disable_irq(dev);
  2327. netif_tx_lock_bh(dev);
  2328. spin_lock(&np->lock);
  2329. /* stop engines */
  2330. nv_stop_rx(dev);
  2331. nv_stop_tx(dev);
  2332. nv_txrx_reset(dev);
  2333. /* drain rx queue */
  2334. nv_drain_rx(dev);
  2335. nv_drain_tx(dev);
  2336. /* reinit driver view of the rx queue */
  2337. set_bufsize(dev);
  2338. if (nv_init_ring(dev)) {
  2339. if (!np->in_shutdown)
  2340. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2341. }
  2342. /* reinit nic view of the rx queue */
  2343. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  2344. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  2345. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  2346. base + NvRegRingSizes);
  2347. pci_push(base);
  2348. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2349. pci_push(base);
  2350. /* restart rx engine */
  2351. nv_start_rx(dev);
  2352. nv_start_tx(dev);
  2353. spin_unlock(&np->lock);
  2354. netif_tx_unlock_bh(dev);
  2355. nv_enable_irq(dev);
  2356. }
  2357. return 0;
  2358. }
  2359. static void nv_copy_mac_to_hw(struct net_device *dev)
  2360. {
  2361. u8 __iomem *base = get_hwbase(dev);
  2362. u32 mac[2];
  2363. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  2364. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  2365. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  2366. writel(mac[0], base + NvRegMacAddrA);
  2367. writel(mac[1], base + NvRegMacAddrB);
  2368. }
  2369. /*
  2370. * nv_set_mac_address: dev->set_mac_address function
  2371. * Called with rtnl_lock() held.
  2372. */
  2373. static int nv_set_mac_address(struct net_device *dev, void *addr)
  2374. {
  2375. struct fe_priv *np = netdev_priv(dev);
  2376. struct sockaddr *macaddr = (struct sockaddr*)addr;
  2377. if (!is_valid_ether_addr(macaddr->sa_data))
  2378. return -EADDRNOTAVAIL;
  2379. /* synchronized against open : rtnl_lock() held by caller */
  2380. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  2381. if (netif_running(dev)) {
  2382. netif_tx_lock_bh(dev);
  2383. spin_lock_irq(&np->lock);
  2384. /* stop rx engine */
  2385. nv_stop_rx(dev);
  2386. /* set mac address */
  2387. nv_copy_mac_to_hw(dev);
  2388. /* restart rx engine */
  2389. nv_start_rx(dev);
  2390. spin_unlock_irq(&np->lock);
  2391. netif_tx_unlock_bh(dev);
  2392. } else {
  2393. nv_copy_mac_to_hw(dev);
  2394. }
  2395. return 0;
  2396. }
  2397. /*
  2398. * nv_set_multicast: dev->set_multicast function
  2399. * Called with netif_tx_lock held.
  2400. */
  2401. static void nv_set_multicast(struct net_device *dev)
  2402. {
  2403. struct fe_priv *np = netdev_priv(dev);
  2404. u8 __iomem *base = get_hwbase(dev);
  2405. u32 addr[2];
  2406. u32 mask[2];
  2407. u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
  2408. memset(addr, 0, sizeof(addr));
  2409. memset(mask, 0, sizeof(mask));
  2410. if (dev->flags & IFF_PROMISC) {
  2411. pff |= NVREG_PFF_PROMISC;
  2412. } else {
  2413. pff |= NVREG_PFF_MYADDR;
  2414. if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
  2415. u32 alwaysOff[2];
  2416. u32 alwaysOn[2];
  2417. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  2418. if (dev->flags & IFF_ALLMULTI) {
  2419. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  2420. } else {
  2421. struct dev_mc_list *walk;
  2422. walk = dev->mc_list;
  2423. while (walk != NULL) {
  2424. u32 a, b;
  2425. a = le32_to_cpu(*(__le32 *) walk->dmi_addr);
  2426. b = le16_to_cpu(*(__le16 *) (&walk->dmi_addr[4]));
  2427. alwaysOn[0] &= a;
  2428. alwaysOff[0] &= ~a;
  2429. alwaysOn[1] &= b;
  2430. alwaysOff[1] &= ~b;
  2431. walk = walk->next;
  2432. }
  2433. }
  2434. addr[0] = alwaysOn[0];
  2435. addr[1] = alwaysOn[1];
  2436. mask[0] = alwaysOn[0] | alwaysOff[0];
  2437. mask[1] = alwaysOn[1] | alwaysOff[1];
  2438. }
  2439. }
  2440. addr[0] |= NVREG_MCASTADDRA_FORCE;
  2441. pff |= NVREG_PFF_ALWAYS;
  2442. spin_lock_irq(&np->lock);
  2443. nv_stop_rx(dev);
  2444. writel(addr[0], base + NvRegMulticastAddrA);
  2445. writel(addr[1], base + NvRegMulticastAddrB);
  2446. writel(mask[0], base + NvRegMulticastMaskA);
  2447. writel(mask[1], base + NvRegMulticastMaskB);
  2448. writel(pff, base + NvRegPacketFilterFlags);
  2449. dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
  2450. dev->name);
  2451. nv_start_rx(dev);
  2452. spin_unlock_irq(&np->lock);
  2453. }
  2454. static void nv_update_pause(struct net_device *dev, u32 pause_flags)
  2455. {
  2456. struct fe_priv *np = netdev_priv(dev);
  2457. u8 __iomem *base = get_hwbase(dev);
  2458. np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
  2459. if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
  2460. u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
  2461. if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
  2462. writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
  2463. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2464. } else {
  2465. writel(pff, base + NvRegPacketFilterFlags);
  2466. }
  2467. }
  2468. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
  2469. u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
  2470. if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
  2471. writel(NVREG_TX_PAUSEFRAME_ENABLE, base + NvRegTxPauseFrame);
  2472. writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
  2473. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2474. } else {
  2475. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  2476. writel(regmisc, base + NvRegMisc1);
  2477. }
  2478. }
  2479. }
  2480. /**
  2481. * nv_update_linkspeed: Setup the MAC according to the link partner
  2482. * @dev: Network device to be configured
  2483. *
  2484. * The function queries the PHY and checks if there is a link partner.
  2485. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  2486. * set to 10 MBit HD.
  2487. *
  2488. * The function returns 0 if there is no link partner and 1 if there is
  2489. * a good link partner.
  2490. */
  2491. static int nv_update_linkspeed(struct net_device *dev)
  2492. {
  2493. struct fe_priv *np = netdev_priv(dev);
  2494. u8 __iomem *base = get_hwbase(dev);
  2495. int adv = 0;
  2496. int lpa = 0;
  2497. int adv_lpa, adv_pause, lpa_pause;
  2498. int newls = np->linkspeed;
  2499. int newdup = np->duplex;
  2500. int mii_status;
  2501. int retval = 0;
  2502. u32 control_1000, status_1000, phyreg, pause_flags, txreg;
  2503. /* BMSR_LSTATUS is latched, read it twice:
  2504. * we want the current value.
  2505. */
  2506. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2507. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2508. if (!(mii_status & BMSR_LSTATUS)) {
  2509. dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
  2510. dev->name);
  2511. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2512. newdup = 0;
  2513. retval = 0;
  2514. goto set_speed;
  2515. }
  2516. if (np->autoneg == 0) {
  2517. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
  2518. dev->name, np->fixed_mode);
  2519. if (np->fixed_mode & LPA_100FULL) {
  2520. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2521. newdup = 1;
  2522. } else if (np->fixed_mode & LPA_100HALF) {
  2523. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2524. newdup = 0;
  2525. } else if (np->fixed_mode & LPA_10FULL) {
  2526. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2527. newdup = 1;
  2528. } else {
  2529. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2530. newdup = 0;
  2531. }
  2532. retval = 1;
  2533. goto set_speed;
  2534. }
  2535. /* check auto negotiation is complete */
  2536. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  2537. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  2538. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2539. newdup = 0;
  2540. retval = 0;
  2541. dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
  2542. goto set_speed;
  2543. }
  2544. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  2545. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  2546. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
  2547. dev->name, adv, lpa);
  2548. retval = 1;
  2549. if (np->gigabit == PHY_GIGABIT) {
  2550. control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  2551. status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
  2552. if ((control_1000 & ADVERTISE_1000FULL) &&
  2553. (status_1000 & LPA_1000FULL)) {
  2554. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
  2555. dev->name);
  2556. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  2557. newdup = 1;
  2558. goto set_speed;
  2559. }
  2560. }
  2561. /* FIXME: handle parallel detection properly */
  2562. adv_lpa = lpa & adv;
  2563. if (adv_lpa & LPA_100FULL) {
  2564. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2565. newdup = 1;
  2566. } else if (adv_lpa & LPA_100HALF) {
  2567. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2568. newdup = 0;
  2569. } else if (adv_lpa & LPA_10FULL) {
  2570. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2571. newdup = 1;
  2572. } else if (adv_lpa & LPA_10HALF) {
  2573. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2574. newdup = 0;
  2575. } else {
  2576. dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, adv_lpa);
  2577. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2578. newdup = 0;
  2579. }
  2580. set_speed:
  2581. if (np->duplex == newdup && np->linkspeed == newls)
  2582. return retval;
  2583. dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
  2584. dev->name, np->linkspeed, np->duplex, newls, newdup);
  2585. np->duplex = newdup;
  2586. np->linkspeed = newls;
  2587. if (np->gigabit == PHY_GIGABIT) {
  2588. phyreg = readl(base + NvRegRandomSeed);
  2589. phyreg &= ~(0x3FF00);
  2590. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  2591. phyreg |= NVREG_RNDSEED_FORCE3;
  2592. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  2593. phyreg |= NVREG_RNDSEED_FORCE2;
  2594. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  2595. phyreg |= NVREG_RNDSEED_FORCE;
  2596. writel(phyreg, base + NvRegRandomSeed);
  2597. }
  2598. phyreg = readl(base + NvRegPhyInterface);
  2599. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  2600. if (np->duplex == 0)
  2601. phyreg |= PHY_HALF;
  2602. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  2603. phyreg |= PHY_100;
  2604. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  2605. phyreg |= PHY_1000;
  2606. writel(phyreg, base + NvRegPhyInterface);
  2607. if (phyreg & PHY_RGMII) {
  2608. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  2609. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  2610. else
  2611. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  2612. } else {
  2613. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  2614. }
  2615. writel(txreg, base + NvRegTxDeferral);
  2616. if (np->desc_ver == DESC_VER_1) {
  2617. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  2618. } else {
  2619. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  2620. txreg = NVREG_TX_WM_DESC2_3_1000;
  2621. else
  2622. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  2623. }
  2624. writel(txreg, base + NvRegTxWatermark);
  2625. writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
  2626. base + NvRegMisc1);
  2627. pci_push(base);
  2628. writel(np->linkspeed, base + NvRegLinkSpeed);
  2629. pci_push(base);
  2630. pause_flags = 0;
  2631. /* setup pause frame */
  2632. if (np->duplex != 0) {
  2633. if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
  2634. adv_pause = adv & (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM);
  2635. lpa_pause = lpa & (LPA_PAUSE_CAP| LPA_PAUSE_ASYM);
  2636. switch (adv_pause) {
  2637. case ADVERTISE_PAUSE_CAP:
  2638. if (lpa_pause & LPA_PAUSE_CAP) {
  2639. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2640. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  2641. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2642. }
  2643. break;
  2644. case ADVERTISE_PAUSE_ASYM:
  2645. if (lpa_pause == (LPA_PAUSE_CAP| LPA_PAUSE_ASYM))
  2646. {
  2647. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2648. }
  2649. break;
  2650. case ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM:
  2651. if (lpa_pause & LPA_PAUSE_CAP)
  2652. {
  2653. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2654. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  2655. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2656. }
  2657. if (lpa_pause == LPA_PAUSE_ASYM)
  2658. {
  2659. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2660. }
  2661. break;
  2662. }
  2663. } else {
  2664. pause_flags = np->pause_flags;
  2665. }
  2666. }
  2667. nv_update_pause(dev, pause_flags);
  2668. return retval;
  2669. }
  2670. static void nv_linkchange(struct net_device *dev)
  2671. {
  2672. if (nv_update_linkspeed(dev)) {
  2673. if (!netif_carrier_ok(dev)) {
  2674. netif_carrier_on(dev);
  2675. printk(KERN_INFO "%s: link up.\n", dev->name);
  2676. nv_start_rx(dev);
  2677. }
  2678. } else {
  2679. if (netif_carrier_ok(dev)) {
  2680. netif_carrier_off(dev);
  2681. printk(KERN_INFO "%s: link down.\n", dev->name);
  2682. nv_stop_rx(dev);
  2683. }
  2684. }
  2685. }
  2686. static void nv_link_irq(struct net_device *dev)
  2687. {
  2688. u8 __iomem *base = get_hwbase(dev);
  2689. u32 miistat;
  2690. miistat = readl(base + NvRegMIIStatus);
  2691. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  2692. dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
  2693. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  2694. nv_linkchange(dev);
  2695. dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
  2696. }
  2697. static irqreturn_t nv_nic_irq(int foo, void *data)
  2698. {
  2699. struct net_device *dev = (struct net_device *) data;
  2700. struct fe_priv *np = netdev_priv(dev);
  2701. u8 __iomem *base = get_hwbase(dev);
  2702. u32 events;
  2703. int i;
  2704. dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
  2705. for (i=0; ; i++) {
  2706. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  2707. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  2708. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  2709. } else {
  2710. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  2711. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  2712. }
  2713. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  2714. if (!(events & np->irqmask))
  2715. break;
  2716. spin_lock(&np->lock);
  2717. nv_tx_done(dev);
  2718. spin_unlock(&np->lock);
  2719. #ifdef CONFIG_FORCEDETH_NAPI
  2720. if (events & NVREG_IRQ_RX_ALL) {
  2721. netif_rx_schedule(dev, &np->napi);
  2722. /* Disable furthur receive irq's */
  2723. spin_lock(&np->lock);
  2724. np->irqmask &= ~NVREG_IRQ_RX_ALL;
  2725. if (np->msi_flags & NV_MSI_X_ENABLED)
  2726. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  2727. else
  2728. writel(np->irqmask, base + NvRegIrqMask);
  2729. spin_unlock(&np->lock);
  2730. }
  2731. #else
  2732. if (nv_rx_process(dev, RX_WORK_PER_LOOP)) {
  2733. if (unlikely(nv_alloc_rx(dev))) {
  2734. spin_lock(&np->lock);
  2735. if (!np->in_shutdown)
  2736. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2737. spin_unlock(&np->lock);
  2738. }
  2739. }
  2740. #endif
  2741. if (unlikely(events & NVREG_IRQ_LINK)) {
  2742. spin_lock(&np->lock);
  2743. nv_link_irq(dev);
  2744. spin_unlock(&np->lock);
  2745. }
  2746. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  2747. spin_lock(&np->lock);
  2748. nv_linkchange(dev);
  2749. spin_unlock(&np->lock);
  2750. np->link_timeout = jiffies + LINK_TIMEOUT;
  2751. }
  2752. if (unlikely(events & (NVREG_IRQ_TX_ERR))) {
  2753. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  2754. dev->name, events);
  2755. }
  2756. if (unlikely(events & (NVREG_IRQ_UNKNOWN))) {
  2757. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  2758. dev->name, events);
  2759. }
  2760. if (unlikely(events & NVREG_IRQ_RECOVER_ERROR)) {
  2761. spin_lock(&np->lock);
  2762. /* disable interrupts on the nic */
  2763. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  2764. writel(0, base + NvRegIrqMask);
  2765. else
  2766. writel(np->irqmask, base + NvRegIrqMask);
  2767. pci_push(base);
  2768. if (!np->in_shutdown) {
  2769. np->nic_poll_irq = np->irqmask;
  2770. np->recover_error = 1;
  2771. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  2772. }
  2773. spin_unlock(&np->lock);
  2774. break;
  2775. }
  2776. if (unlikely(i > max_interrupt_work)) {
  2777. spin_lock(&np->lock);
  2778. /* disable interrupts on the nic */
  2779. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  2780. writel(0, base + NvRegIrqMask);
  2781. else
  2782. writel(np->irqmask, base + NvRegIrqMask);
  2783. pci_push(base);
  2784. if (!np->in_shutdown) {
  2785. np->nic_poll_irq = np->irqmask;
  2786. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  2787. }
  2788. spin_unlock(&np->lock);
  2789. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
  2790. break;
  2791. }
  2792. }
  2793. dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
  2794. return IRQ_RETVAL(i);
  2795. }
  2796. /**
  2797. * All _optimized functions are used to help increase performance
  2798. * (reduce CPU and increase throughput). They use descripter version 3,
  2799. * compiler directives, and reduce memory accesses.
  2800. */
  2801. static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
  2802. {
  2803. struct net_device *dev = (struct net_device *) data;
  2804. struct fe_priv *np = netdev_priv(dev);
  2805. u8 __iomem *base = get_hwbase(dev);
  2806. u32 events;
  2807. int i;
  2808. dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized\n", dev->name);
  2809. for (i=0; ; i++) {
  2810. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  2811. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  2812. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  2813. } else {
  2814. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  2815. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  2816. }
  2817. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  2818. if (!(events & np->irqmask))
  2819. break;
  2820. spin_lock(&np->lock);
  2821. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  2822. spin_unlock(&np->lock);
  2823. #ifdef CONFIG_FORCEDETH_NAPI
  2824. if (events & NVREG_IRQ_RX_ALL) {
  2825. netif_rx_schedule(dev, &np->napi);
  2826. /* Disable furthur receive irq's */
  2827. spin_lock(&np->lock);
  2828. np->irqmask &= ~NVREG_IRQ_RX_ALL;
  2829. if (np->msi_flags & NV_MSI_X_ENABLED)
  2830. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  2831. else
  2832. writel(np->irqmask, base + NvRegIrqMask);
  2833. spin_unlock(&np->lock);
  2834. }
  2835. #else
  2836. if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
  2837. if (unlikely(nv_alloc_rx_optimized(dev))) {
  2838. spin_lock(&np->lock);
  2839. if (!np->in_shutdown)
  2840. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2841. spin_unlock(&np->lock);
  2842. }
  2843. }
  2844. #endif
  2845. if (unlikely(events & NVREG_IRQ_LINK)) {
  2846. spin_lock(&np->lock);
  2847. nv_link_irq(dev);
  2848. spin_unlock(&np->lock);
  2849. }
  2850. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  2851. spin_lock(&np->lock);
  2852. nv_linkchange(dev);
  2853. spin_unlock(&np->lock);
  2854. np->link_timeout = jiffies + LINK_TIMEOUT;
  2855. }
  2856. if (unlikely(events & (NVREG_IRQ_TX_ERR))) {
  2857. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  2858. dev->name, events);
  2859. }
  2860. if (unlikely(events & (NVREG_IRQ_UNKNOWN))) {
  2861. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  2862. dev->name, events);
  2863. }
  2864. if (unlikely(events & NVREG_IRQ_RECOVER_ERROR)) {
  2865. spin_lock(&np->lock);
  2866. /* disable interrupts on the nic */
  2867. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  2868. writel(0, base + NvRegIrqMask);
  2869. else
  2870. writel(np->irqmask, base + NvRegIrqMask);
  2871. pci_push(base);
  2872. if (!np->in_shutdown) {
  2873. np->nic_poll_irq = np->irqmask;
  2874. np->recover_error = 1;
  2875. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  2876. }
  2877. spin_unlock(&np->lock);
  2878. break;
  2879. }
  2880. if (unlikely(i > max_interrupt_work)) {
  2881. spin_lock(&np->lock);
  2882. /* disable interrupts on the nic */
  2883. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  2884. writel(0, base + NvRegIrqMask);
  2885. else
  2886. writel(np->irqmask, base + NvRegIrqMask);
  2887. pci_push(base);
  2888. if (!np->in_shutdown) {
  2889. np->nic_poll_irq = np->irqmask;
  2890. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  2891. }
  2892. spin_unlock(&np->lock);
  2893. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
  2894. break;
  2895. }
  2896. }
  2897. dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized completed\n", dev->name);
  2898. return IRQ_RETVAL(i);
  2899. }
  2900. static irqreturn_t nv_nic_irq_tx(int foo, void *data)
  2901. {
  2902. struct net_device *dev = (struct net_device *) data;
  2903. struct fe_priv *np = netdev_priv(dev);
  2904. u8 __iomem *base = get_hwbase(dev);
  2905. u32 events;
  2906. int i;
  2907. unsigned long flags;
  2908. dprintk(KERN_DEBUG "%s: nv_nic_irq_tx\n", dev->name);
  2909. for (i=0; ; i++) {
  2910. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
  2911. writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
  2912. dprintk(KERN_DEBUG "%s: tx irq: %08x\n", dev->name, events);
  2913. if (!(events & np->irqmask))
  2914. break;
  2915. spin_lock_irqsave(&np->lock, flags);
  2916. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  2917. spin_unlock_irqrestore(&np->lock, flags);
  2918. if (unlikely(events & (NVREG_IRQ_TX_ERR))) {
  2919. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  2920. dev->name, events);
  2921. }
  2922. if (unlikely(i > max_interrupt_work)) {
  2923. spin_lock_irqsave(&np->lock, flags);
  2924. /* disable interrupts on the nic */
  2925. writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
  2926. pci_push(base);
  2927. if (!np->in_shutdown) {
  2928. np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
  2929. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  2930. }
  2931. spin_unlock_irqrestore(&np->lock, flags);
  2932. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
  2933. break;
  2934. }
  2935. }
  2936. dprintk(KERN_DEBUG "%s: nv_nic_irq_tx completed\n", dev->name);
  2937. return IRQ_RETVAL(i);
  2938. }
  2939. #ifdef CONFIG_FORCEDETH_NAPI
  2940. static int nv_napi_poll(struct napi_struct *napi, int budget)
  2941. {
  2942. struct fe_priv *np = container_of(napi, struct fe_priv, napi);
  2943. struct net_device *dev = np->dev;
  2944. u8 __iomem *base = get_hwbase(dev);
  2945. unsigned long flags;
  2946. int pkts, retcode;
  2947. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  2948. pkts = nv_rx_process(dev, budget);
  2949. retcode = nv_alloc_rx(dev);
  2950. } else {
  2951. pkts = nv_rx_process_optimized(dev, budget);
  2952. retcode = nv_alloc_rx_optimized(dev);
  2953. }
  2954. if (retcode) {
  2955. spin_lock_irqsave(&np->lock, flags);
  2956. if (!np->in_shutdown)
  2957. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2958. spin_unlock_irqrestore(&np->lock, flags);
  2959. }
  2960. if (pkts < budget) {
  2961. /* re-enable receive interrupts */
  2962. spin_lock_irqsave(&np->lock, flags);
  2963. __netif_rx_complete(dev, napi);
  2964. np->irqmask |= NVREG_IRQ_RX_ALL;
  2965. if (np->msi_flags & NV_MSI_X_ENABLED)
  2966. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  2967. else
  2968. writel(np->irqmask, base + NvRegIrqMask);
  2969. spin_unlock_irqrestore(&np->lock, flags);
  2970. }
  2971. return pkts;
  2972. }
  2973. #endif
  2974. #ifdef CONFIG_FORCEDETH_NAPI
  2975. static irqreturn_t nv_nic_irq_rx(int foo, void *data)
  2976. {
  2977. struct net_device *dev = (struct net_device *) data;
  2978. struct fe_priv *np = netdev_priv(dev);
  2979. u8 __iomem *base = get_hwbase(dev);
  2980. u32 events;
  2981. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
  2982. writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
  2983. if (events) {
  2984. netif_rx_schedule(dev, &np->napi);
  2985. /* disable receive interrupts on the nic */
  2986. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  2987. pci_push(base);
  2988. }
  2989. return IRQ_HANDLED;
  2990. }
  2991. #else
  2992. static irqreturn_t nv_nic_irq_rx(int foo, void *data)
  2993. {
  2994. struct net_device *dev = (struct net_device *) data;
  2995. struct fe_priv *np = netdev_priv(dev);
  2996. u8 __iomem *base = get_hwbase(dev);
  2997. u32 events;
  2998. int i;
  2999. unsigned long flags;
  3000. dprintk(KERN_DEBUG "%s: nv_nic_irq_rx\n", dev->name);
  3001. for (i=0; ; i++) {
  3002. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
  3003. writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
  3004. dprintk(KERN_DEBUG "%s: rx irq: %08x\n", dev->name, events);
  3005. if (!(events & np->irqmask))
  3006. break;
  3007. if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
  3008. if (unlikely(nv_alloc_rx_optimized(dev))) {
  3009. spin_lock_irqsave(&np->lock, flags);
  3010. if (!np->in_shutdown)
  3011. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3012. spin_unlock_irqrestore(&np->lock, flags);
  3013. }
  3014. }
  3015. if (unlikely(i > max_interrupt_work)) {
  3016. spin_lock_irqsave(&np->lock, flags);
  3017. /* disable interrupts on the nic */
  3018. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  3019. pci_push(base);
  3020. if (!np->in_shutdown) {
  3021. np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
  3022. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3023. }
  3024. spin_unlock_irqrestore(&np->lock, flags);
  3025. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
  3026. break;
  3027. }
  3028. }
  3029. dprintk(KERN_DEBUG "%s: nv_nic_irq_rx completed\n", dev->name);
  3030. return IRQ_RETVAL(i);
  3031. }
  3032. #endif
  3033. static irqreturn_t nv_nic_irq_other(int foo, void *data)
  3034. {
  3035. struct net_device *dev = (struct net_device *) data;
  3036. struct fe_priv *np = netdev_priv(dev);
  3037. u8 __iomem *base = get_hwbase(dev);
  3038. u32 events;
  3039. int i;
  3040. unsigned long flags;
  3041. dprintk(KERN_DEBUG "%s: nv_nic_irq_other\n", dev->name);
  3042. for (i=0; ; i++) {
  3043. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
  3044. writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
  3045. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  3046. if (!(events & np->irqmask))
  3047. break;
  3048. /* check tx in case we reached max loop limit in tx isr */
  3049. spin_lock_irqsave(&np->lock, flags);
  3050. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3051. spin_unlock_irqrestore(&np->lock, flags);
  3052. if (events & NVREG_IRQ_LINK) {
  3053. spin_lock_irqsave(&np->lock, flags);
  3054. nv_link_irq(dev);
  3055. spin_unlock_irqrestore(&np->lock, flags);
  3056. }
  3057. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  3058. spin_lock_irqsave(&np->lock, flags);
  3059. nv_linkchange(dev);
  3060. spin_unlock_irqrestore(&np->lock, flags);
  3061. np->link_timeout = jiffies + LINK_TIMEOUT;
  3062. }
  3063. if (events & NVREG_IRQ_RECOVER_ERROR) {
  3064. spin_lock_irq(&np->lock);
  3065. /* disable interrupts on the nic */
  3066. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3067. pci_push(base);
  3068. if (!np->in_shutdown) {
  3069. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3070. np->recover_error = 1;
  3071. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3072. }
  3073. spin_unlock_irq(&np->lock);
  3074. break;
  3075. }
  3076. if (events & (NVREG_IRQ_UNKNOWN)) {
  3077. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  3078. dev->name, events);
  3079. }
  3080. if (unlikely(i > max_interrupt_work)) {
  3081. spin_lock_irqsave(&np->lock, flags);
  3082. /* disable interrupts on the nic */
  3083. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3084. pci_push(base);
  3085. if (!np->in_shutdown) {
  3086. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3087. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3088. }
  3089. spin_unlock_irqrestore(&np->lock, flags);
  3090. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
  3091. break;
  3092. }
  3093. }
  3094. dprintk(KERN_DEBUG "%s: nv_nic_irq_other completed\n", dev->name);
  3095. return IRQ_RETVAL(i);
  3096. }
  3097. static irqreturn_t nv_nic_irq_test(int foo, void *data)
  3098. {
  3099. struct net_device *dev = (struct net_device *) data;
  3100. struct fe_priv *np = netdev_priv(dev);
  3101. u8 __iomem *base = get_hwbase(dev);
  3102. u32 events;
  3103. dprintk(KERN_DEBUG "%s: nv_nic_irq_test\n", dev->name);
  3104. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3105. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  3106. writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
  3107. } else {
  3108. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  3109. writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
  3110. }
  3111. pci_push(base);
  3112. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  3113. if (!(events & NVREG_IRQ_TIMER))
  3114. return IRQ_RETVAL(0);
  3115. spin_lock(&np->lock);
  3116. np->intr_test = 1;
  3117. spin_unlock(&np->lock);
  3118. dprintk(KERN_DEBUG "%s: nv_nic_irq_test completed\n", dev->name);
  3119. return IRQ_RETVAL(1);
  3120. }
  3121. static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
  3122. {
  3123. u8 __iomem *base = get_hwbase(dev);
  3124. int i;
  3125. u32 msixmap = 0;
  3126. /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
  3127. * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
  3128. * the remaining 8 interrupts.
  3129. */
  3130. for (i = 0; i < 8; i++) {
  3131. if ((irqmask >> i) & 0x1) {
  3132. msixmap |= vector << (i << 2);
  3133. }
  3134. }
  3135. writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
  3136. msixmap = 0;
  3137. for (i = 0; i < 8; i++) {
  3138. if ((irqmask >> (i + 8)) & 0x1) {
  3139. msixmap |= vector << (i << 2);
  3140. }
  3141. }
  3142. writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
  3143. }
  3144. static int nv_request_irq(struct net_device *dev, int intr_test)
  3145. {
  3146. struct fe_priv *np = get_nvpriv(dev);
  3147. u8 __iomem *base = get_hwbase(dev);
  3148. int ret = 1;
  3149. int i;
  3150. irqreturn_t (*handler)(int foo, void *data);
  3151. if (intr_test) {
  3152. handler = nv_nic_irq_test;
  3153. } else {
  3154. if (np->desc_ver == DESC_VER_3)
  3155. handler = nv_nic_irq_optimized;
  3156. else
  3157. handler = nv_nic_irq;
  3158. }
  3159. if (np->msi_flags & NV_MSI_X_CAPABLE) {
  3160. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
  3161. np->msi_x_entry[i].entry = i;
  3162. }
  3163. if ((ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK))) == 0) {
  3164. np->msi_flags |= NV_MSI_X_ENABLED;
  3165. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
  3166. /* Request irq for rx handling */
  3167. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, &nv_nic_irq_rx, IRQF_SHARED, dev->name, dev) != 0) {
  3168. printk(KERN_INFO "forcedeth: request_irq failed for rx %d\n", ret);
  3169. pci_disable_msix(np->pci_dev);
  3170. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3171. goto out_err;
  3172. }
  3173. /* Request irq for tx handling */
  3174. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, &nv_nic_irq_tx, IRQF_SHARED, dev->name, dev) != 0) {
  3175. printk(KERN_INFO "forcedeth: request_irq failed for tx %d\n", ret);
  3176. pci_disable_msix(np->pci_dev);
  3177. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3178. goto out_free_rx;
  3179. }
  3180. /* Request irq for link and timer handling */
  3181. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector, &nv_nic_irq_other, IRQF_SHARED, dev->name, dev) != 0) {
  3182. printk(KERN_INFO "forcedeth: request_irq failed for link %d\n", ret);
  3183. pci_disable_msix(np->pci_dev);
  3184. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3185. goto out_free_tx;
  3186. }
  3187. /* map interrupts to their respective vector */
  3188. writel(0, base + NvRegMSIXMap0);
  3189. writel(0, base + NvRegMSIXMap1);
  3190. set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
  3191. set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
  3192. set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
  3193. } else {
  3194. /* Request irq for all interrupts */
  3195. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3196. printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
  3197. pci_disable_msix(np->pci_dev);
  3198. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3199. goto out_err;
  3200. }
  3201. /* map interrupts to vector 0 */
  3202. writel(0, base + NvRegMSIXMap0);
  3203. writel(0, base + NvRegMSIXMap1);
  3204. }
  3205. }
  3206. }
  3207. if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
  3208. if ((ret = pci_enable_msi(np->pci_dev)) == 0) {
  3209. np->msi_flags |= NV_MSI_ENABLED;
  3210. dev->irq = np->pci_dev->irq;
  3211. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3212. printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
  3213. pci_disable_msi(np->pci_dev);
  3214. np->msi_flags &= ~NV_MSI_ENABLED;
  3215. dev->irq = np->pci_dev->irq;
  3216. goto out_err;
  3217. }
  3218. /* map interrupts to vector 0 */
  3219. writel(0, base + NvRegMSIMap0);
  3220. writel(0, base + NvRegMSIMap1);
  3221. /* enable msi vector 0 */
  3222. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3223. }
  3224. }
  3225. if (ret != 0) {
  3226. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
  3227. goto out_err;
  3228. }
  3229. return 0;
  3230. out_free_tx:
  3231. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
  3232. out_free_rx:
  3233. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
  3234. out_err:
  3235. return 1;
  3236. }
  3237. static void nv_free_irq(struct net_device *dev)
  3238. {
  3239. struct fe_priv *np = get_nvpriv(dev);
  3240. int i;
  3241. if (np->msi_flags & NV_MSI_X_ENABLED) {
  3242. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
  3243. free_irq(np->msi_x_entry[i].vector, dev);
  3244. }
  3245. pci_disable_msix(np->pci_dev);
  3246. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3247. } else {
  3248. free_irq(np->pci_dev->irq, dev);
  3249. if (np->msi_flags & NV_MSI_ENABLED) {
  3250. pci_disable_msi(np->pci_dev);
  3251. np->msi_flags &= ~NV_MSI_ENABLED;
  3252. }
  3253. }
  3254. }
  3255. static void nv_do_nic_poll(unsigned long data)
  3256. {
  3257. struct net_device *dev = (struct net_device *) data;
  3258. struct fe_priv *np = netdev_priv(dev);
  3259. u8 __iomem *base = get_hwbase(dev);
  3260. u32 mask = 0;
  3261. /*
  3262. * First disable irq(s) and then
  3263. * reenable interrupts on the nic, we have to do this before calling
  3264. * nv_nic_irq because that may decide to do otherwise
  3265. */
  3266. if (!using_multi_irqs(dev)) {
  3267. if (np->msi_flags & NV_MSI_X_ENABLED)
  3268. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3269. else
  3270. disable_irq_lockdep(np->pci_dev->irq);
  3271. mask = np->irqmask;
  3272. } else {
  3273. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3274. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3275. mask |= NVREG_IRQ_RX_ALL;
  3276. }
  3277. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3278. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3279. mask |= NVREG_IRQ_TX_ALL;
  3280. }
  3281. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3282. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3283. mask |= NVREG_IRQ_OTHER;
  3284. }
  3285. }
  3286. np->nic_poll_irq = 0;
  3287. /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
  3288. if (np->recover_error) {
  3289. np->recover_error = 0;
  3290. printk(KERN_INFO "forcedeth: MAC in recoverable error state\n");
  3291. if (netif_running(dev)) {
  3292. netif_tx_lock_bh(dev);
  3293. spin_lock(&np->lock);
  3294. /* stop engines */
  3295. nv_stop_rx(dev);
  3296. nv_stop_tx(dev);
  3297. nv_txrx_reset(dev);
  3298. /* drain rx queue */
  3299. nv_drain_rx(dev);
  3300. nv_drain_tx(dev);
  3301. /* reinit driver view of the rx queue */
  3302. set_bufsize(dev);
  3303. if (nv_init_ring(dev)) {
  3304. if (!np->in_shutdown)
  3305. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3306. }
  3307. /* reinit nic view of the rx queue */
  3308. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  3309. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  3310. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  3311. base + NvRegRingSizes);
  3312. pci_push(base);
  3313. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3314. pci_push(base);
  3315. /* restart rx engine */
  3316. nv_start_rx(dev);
  3317. nv_start_tx(dev);
  3318. spin_unlock(&np->lock);
  3319. netif_tx_unlock_bh(dev);
  3320. }
  3321. }
  3322. writel(mask, base + NvRegIrqMask);
  3323. pci_push(base);
  3324. if (!using_multi_irqs(dev)) {
  3325. if (np->desc_ver == DESC_VER_3)
  3326. nv_nic_irq_optimized(0, dev);
  3327. else
  3328. nv_nic_irq(0, dev);
  3329. if (np->msi_flags & NV_MSI_X_ENABLED)
  3330. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3331. else
  3332. enable_irq_lockdep(np->pci_dev->irq);
  3333. } else {
  3334. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3335. nv_nic_irq_rx(0, dev);
  3336. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3337. }
  3338. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3339. nv_nic_irq_tx(0, dev);
  3340. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3341. }
  3342. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3343. nv_nic_irq_other(0, dev);
  3344. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3345. }
  3346. }
  3347. }
  3348. #ifdef CONFIG_NET_POLL_CONTROLLER
  3349. static void nv_poll_controller(struct net_device *dev)
  3350. {
  3351. nv_do_nic_poll((unsigned long) dev);
  3352. }
  3353. #endif
  3354. static void nv_do_stats_poll(unsigned long data)
  3355. {
  3356. struct net_device *dev = (struct net_device *) data;
  3357. struct fe_priv *np = netdev_priv(dev);
  3358. nv_get_hw_stats(dev);
  3359. if (!np->in_shutdown)
  3360. mod_timer(&np->stats_poll, jiffies + STATS_INTERVAL);
  3361. }
  3362. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  3363. {
  3364. struct fe_priv *np = netdev_priv(dev);
  3365. strcpy(info->driver, DRV_NAME);
  3366. strcpy(info->version, FORCEDETH_VERSION);
  3367. strcpy(info->bus_info, pci_name(np->pci_dev));
  3368. }
  3369. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3370. {
  3371. struct fe_priv *np = netdev_priv(dev);
  3372. wolinfo->supported = WAKE_MAGIC;
  3373. spin_lock_irq(&np->lock);
  3374. if (np->wolenabled)
  3375. wolinfo->wolopts = WAKE_MAGIC;
  3376. spin_unlock_irq(&np->lock);
  3377. }
  3378. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3379. {
  3380. struct fe_priv *np = netdev_priv(dev);
  3381. u8 __iomem *base = get_hwbase(dev);
  3382. u32 flags = 0;
  3383. if (wolinfo->wolopts == 0) {
  3384. np->wolenabled = 0;
  3385. } else if (wolinfo->wolopts & WAKE_MAGIC) {
  3386. np->wolenabled = 1;
  3387. flags = NVREG_WAKEUPFLAGS_ENABLE;
  3388. }
  3389. if (netif_running(dev)) {
  3390. spin_lock_irq(&np->lock);
  3391. writel(flags, base + NvRegWakeUpFlags);
  3392. spin_unlock_irq(&np->lock);
  3393. }
  3394. return 0;
  3395. }
  3396. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3397. {
  3398. struct fe_priv *np = netdev_priv(dev);
  3399. int adv;
  3400. spin_lock_irq(&np->lock);
  3401. ecmd->port = PORT_MII;
  3402. if (!netif_running(dev)) {
  3403. /* We do not track link speed / duplex setting if the
  3404. * interface is disabled. Force a link check */
  3405. if (nv_update_linkspeed(dev)) {
  3406. if (!netif_carrier_ok(dev))
  3407. netif_carrier_on(dev);
  3408. } else {
  3409. if (netif_carrier_ok(dev))
  3410. netif_carrier_off(dev);
  3411. }
  3412. }
  3413. if (netif_carrier_ok(dev)) {
  3414. switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  3415. case NVREG_LINKSPEED_10:
  3416. ecmd->speed = SPEED_10;
  3417. break;
  3418. case NVREG_LINKSPEED_100:
  3419. ecmd->speed = SPEED_100;
  3420. break;
  3421. case NVREG_LINKSPEED_1000:
  3422. ecmd->speed = SPEED_1000;
  3423. break;
  3424. }
  3425. ecmd->duplex = DUPLEX_HALF;
  3426. if (np->duplex)
  3427. ecmd->duplex = DUPLEX_FULL;
  3428. } else {
  3429. ecmd->speed = -1;
  3430. ecmd->duplex = -1;
  3431. }
  3432. ecmd->autoneg = np->autoneg;
  3433. ecmd->advertising = ADVERTISED_MII;
  3434. if (np->autoneg) {
  3435. ecmd->advertising |= ADVERTISED_Autoneg;
  3436. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3437. if (adv & ADVERTISE_10HALF)
  3438. ecmd->advertising |= ADVERTISED_10baseT_Half;
  3439. if (adv & ADVERTISE_10FULL)
  3440. ecmd->advertising |= ADVERTISED_10baseT_Full;
  3441. if (adv & ADVERTISE_100HALF)
  3442. ecmd->advertising |= ADVERTISED_100baseT_Half;
  3443. if (adv & ADVERTISE_100FULL)
  3444. ecmd->advertising |= ADVERTISED_100baseT_Full;
  3445. if (np->gigabit == PHY_GIGABIT) {
  3446. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3447. if (adv & ADVERTISE_1000FULL)
  3448. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  3449. }
  3450. }
  3451. ecmd->supported = (SUPPORTED_Autoneg |
  3452. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  3453. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  3454. SUPPORTED_MII);
  3455. if (np->gigabit == PHY_GIGABIT)
  3456. ecmd->supported |= SUPPORTED_1000baseT_Full;
  3457. ecmd->phy_address = np->phyaddr;
  3458. ecmd->transceiver = XCVR_EXTERNAL;
  3459. /* ignore maxtxpkt, maxrxpkt for now */
  3460. spin_unlock_irq(&np->lock);
  3461. return 0;
  3462. }
  3463. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3464. {
  3465. struct fe_priv *np = netdev_priv(dev);
  3466. if (ecmd->port != PORT_MII)
  3467. return -EINVAL;
  3468. if (ecmd->transceiver != XCVR_EXTERNAL)
  3469. return -EINVAL;
  3470. if (ecmd->phy_address != np->phyaddr) {
  3471. /* TODO: support switching between multiple phys. Should be
  3472. * trivial, but not enabled due to lack of test hardware. */
  3473. return -EINVAL;
  3474. }
  3475. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3476. u32 mask;
  3477. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  3478. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  3479. if (np->gigabit == PHY_GIGABIT)
  3480. mask |= ADVERTISED_1000baseT_Full;
  3481. if ((ecmd->advertising & mask) == 0)
  3482. return -EINVAL;
  3483. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  3484. /* Note: autonegotiation disable, speed 1000 intentionally
  3485. * forbidden - noone should need that. */
  3486. if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
  3487. return -EINVAL;
  3488. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  3489. return -EINVAL;
  3490. } else {
  3491. return -EINVAL;
  3492. }
  3493. netif_carrier_off(dev);
  3494. if (netif_running(dev)) {
  3495. nv_disable_irq(dev);
  3496. netif_tx_lock_bh(dev);
  3497. spin_lock(&np->lock);
  3498. /* stop engines */
  3499. nv_stop_rx(dev);
  3500. nv_stop_tx(dev);
  3501. spin_unlock(&np->lock);
  3502. netif_tx_unlock_bh(dev);
  3503. }
  3504. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3505. int adv, bmcr;
  3506. np->autoneg = 1;
  3507. /* advertise only what has been requested */
  3508. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3509. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3510. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  3511. adv |= ADVERTISE_10HALF;
  3512. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  3513. adv |= ADVERTISE_10FULL;
  3514. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  3515. adv |= ADVERTISE_100HALF;
  3516. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  3517. adv |= ADVERTISE_100FULL;
  3518. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
  3519. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3520. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3521. adv |= ADVERTISE_PAUSE_ASYM;
  3522. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3523. if (np->gigabit == PHY_GIGABIT) {
  3524. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3525. adv &= ~ADVERTISE_1000FULL;
  3526. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  3527. adv |= ADVERTISE_1000FULL;
  3528. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3529. }
  3530. if (netif_running(dev))
  3531. printk(KERN_INFO "%s: link down.\n", dev->name);
  3532. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3533. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3534. bmcr |= BMCR_ANENABLE;
  3535. /* reset the phy in order for settings to stick,
  3536. * and cause autoneg to start */
  3537. if (phy_reset(dev, bmcr)) {
  3538. printk(KERN_INFO "%s: phy reset failed\n", dev->name);
  3539. return -EINVAL;
  3540. }
  3541. } else {
  3542. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3543. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3544. }
  3545. } else {
  3546. int adv, bmcr;
  3547. np->autoneg = 0;
  3548. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3549. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3550. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  3551. adv |= ADVERTISE_10HALF;
  3552. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  3553. adv |= ADVERTISE_10FULL;
  3554. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  3555. adv |= ADVERTISE_100HALF;
  3556. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  3557. adv |= ADVERTISE_100FULL;
  3558. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  3559. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisments but disable tx pause */
  3560. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3561. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3562. }
  3563. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
  3564. adv |= ADVERTISE_PAUSE_ASYM;
  3565. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3566. }
  3567. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3568. np->fixed_mode = adv;
  3569. if (np->gigabit == PHY_GIGABIT) {
  3570. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3571. adv &= ~ADVERTISE_1000FULL;
  3572. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3573. }
  3574. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3575. bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
  3576. if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  3577. bmcr |= BMCR_FULLDPLX;
  3578. if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  3579. bmcr |= BMCR_SPEED100;
  3580. if (np->phy_oui == PHY_OUI_MARVELL) {
  3581. /* reset the phy in order for forced mode settings to stick */
  3582. if (phy_reset(dev, bmcr)) {
  3583. printk(KERN_INFO "%s: phy reset failed\n", dev->name);
  3584. return -EINVAL;
  3585. }
  3586. } else {
  3587. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3588. if (netif_running(dev)) {
  3589. /* Wait a bit and then reconfigure the nic. */
  3590. udelay(10);
  3591. nv_linkchange(dev);
  3592. }
  3593. }
  3594. }
  3595. if (netif_running(dev)) {
  3596. nv_start_rx(dev);
  3597. nv_start_tx(dev);
  3598. nv_enable_irq(dev);
  3599. }
  3600. return 0;
  3601. }
  3602. #define FORCEDETH_REGS_VER 1
  3603. static int nv_get_regs_len(struct net_device *dev)
  3604. {
  3605. struct fe_priv *np = netdev_priv(dev);
  3606. return np->register_size;
  3607. }
  3608. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  3609. {
  3610. struct fe_priv *np = netdev_priv(dev);
  3611. u8 __iomem *base = get_hwbase(dev);
  3612. u32 *rbuf = buf;
  3613. int i;
  3614. regs->version = FORCEDETH_REGS_VER;
  3615. spin_lock_irq(&np->lock);
  3616. for (i = 0;i <= np->register_size/sizeof(u32); i++)
  3617. rbuf[i] = readl(base + i*sizeof(u32));
  3618. spin_unlock_irq(&np->lock);
  3619. }
  3620. static int nv_nway_reset(struct net_device *dev)
  3621. {
  3622. struct fe_priv *np = netdev_priv(dev);
  3623. int ret;
  3624. if (np->autoneg) {
  3625. int bmcr;
  3626. netif_carrier_off(dev);
  3627. if (netif_running(dev)) {
  3628. nv_disable_irq(dev);
  3629. netif_tx_lock_bh(dev);
  3630. spin_lock(&np->lock);
  3631. /* stop engines */
  3632. nv_stop_rx(dev);
  3633. nv_stop_tx(dev);
  3634. spin_unlock(&np->lock);
  3635. netif_tx_unlock_bh(dev);
  3636. printk(KERN_INFO "%s: link down.\n", dev->name);
  3637. }
  3638. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3639. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3640. bmcr |= BMCR_ANENABLE;
  3641. /* reset the phy in order for settings to stick*/
  3642. if (phy_reset(dev, bmcr)) {
  3643. printk(KERN_INFO "%s: phy reset failed\n", dev->name);
  3644. return -EINVAL;
  3645. }
  3646. } else {
  3647. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3648. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3649. }
  3650. if (netif_running(dev)) {
  3651. nv_start_rx(dev);
  3652. nv_start_tx(dev);
  3653. nv_enable_irq(dev);
  3654. }
  3655. ret = 0;
  3656. } else {
  3657. ret = -EINVAL;
  3658. }
  3659. return ret;
  3660. }
  3661. static int nv_set_tso(struct net_device *dev, u32 value)
  3662. {
  3663. struct fe_priv *np = netdev_priv(dev);
  3664. if ((np->driver_data & DEV_HAS_CHECKSUM))
  3665. return ethtool_op_set_tso(dev, value);
  3666. else
  3667. return -EOPNOTSUPP;
  3668. }
  3669. static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  3670. {
  3671. struct fe_priv *np = netdev_priv(dev);
  3672. ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  3673. ring->rx_mini_max_pending = 0;
  3674. ring->rx_jumbo_max_pending = 0;
  3675. ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  3676. ring->rx_pending = np->rx_ring_size;
  3677. ring->rx_mini_pending = 0;
  3678. ring->rx_jumbo_pending = 0;
  3679. ring->tx_pending = np->tx_ring_size;
  3680. }
  3681. static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  3682. {
  3683. struct fe_priv *np = netdev_priv(dev);
  3684. u8 __iomem *base = get_hwbase(dev);
  3685. u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
  3686. dma_addr_t ring_addr;
  3687. if (ring->rx_pending < RX_RING_MIN ||
  3688. ring->tx_pending < TX_RING_MIN ||
  3689. ring->rx_mini_pending != 0 ||
  3690. ring->rx_jumbo_pending != 0 ||
  3691. (np->desc_ver == DESC_VER_1 &&
  3692. (ring->rx_pending > RING_MAX_DESC_VER_1 ||
  3693. ring->tx_pending > RING_MAX_DESC_VER_1)) ||
  3694. (np->desc_ver != DESC_VER_1 &&
  3695. (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
  3696. ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
  3697. return -EINVAL;
  3698. }
  3699. /* allocate new rings */
  3700. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  3701. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  3702. sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  3703. &ring_addr);
  3704. } else {
  3705. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  3706. sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  3707. &ring_addr);
  3708. }
  3709. rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
  3710. tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
  3711. if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
  3712. /* fall back to old rings */
  3713. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  3714. if (rxtx_ring)
  3715. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  3716. rxtx_ring, ring_addr);
  3717. } else {
  3718. if (rxtx_ring)
  3719. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  3720. rxtx_ring, ring_addr);
  3721. }
  3722. if (rx_skbuff)
  3723. kfree(rx_skbuff);
  3724. if (tx_skbuff)
  3725. kfree(tx_skbuff);
  3726. goto exit;
  3727. }
  3728. if (netif_running(dev)) {
  3729. nv_disable_irq(dev);
  3730. netif_tx_lock_bh(dev);
  3731. spin_lock(&np->lock);
  3732. /* stop engines */
  3733. nv_stop_rx(dev);
  3734. nv_stop_tx(dev);
  3735. nv_txrx_reset(dev);
  3736. /* drain queues */
  3737. nv_drain_rx(dev);
  3738. nv_drain_tx(dev);
  3739. /* delete queues */
  3740. free_rings(dev);
  3741. }
  3742. /* set new values */
  3743. np->rx_ring_size = ring->rx_pending;
  3744. np->tx_ring_size = ring->tx_pending;
  3745. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  3746. np->rx_ring.orig = (struct ring_desc*)rxtx_ring;
  3747. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  3748. } else {
  3749. np->rx_ring.ex = (struct ring_desc_ex*)rxtx_ring;
  3750. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  3751. }
  3752. np->rx_skb = (struct nv_skb_map*)rx_skbuff;
  3753. np->tx_skb = (struct nv_skb_map*)tx_skbuff;
  3754. np->ring_addr = ring_addr;
  3755. memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
  3756. memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
  3757. if (netif_running(dev)) {
  3758. /* reinit driver view of the queues */
  3759. set_bufsize(dev);
  3760. if (nv_init_ring(dev)) {
  3761. if (!np->in_shutdown)
  3762. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3763. }
  3764. /* reinit nic view of the queues */
  3765. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  3766. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  3767. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  3768. base + NvRegRingSizes);
  3769. pci_push(base);
  3770. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3771. pci_push(base);
  3772. /* restart engines */
  3773. nv_start_rx(dev);
  3774. nv_start_tx(dev);
  3775. spin_unlock(&np->lock);
  3776. netif_tx_unlock_bh(dev);
  3777. nv_enable_irq(dev);
  3778. }
  3779. return 0;
  3780. exit:
  3781. return -ENOMEM;
  3782. }
  3783. static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  3784. {
  3785. struct fe_priv *np = netdev_priv(dev);
  3786. pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
  3787. pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
  3788. pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
  3789. }
  3790. static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  3791. {
  3792. struct fe_priv *np = netdev_priv(dev);
  3793. int adv, bmcr;
  3794. if ((!np->autoneg && np->duplex == 0) ||
  3795. (np->autoneg && !pause->autoneg && np->duplex == 0)) {
  3796. printk(KERN_INFO "%s: can not set pause settings when forced link is in half duplex.\n",
  3797. dev->name);
  3798. return -EINVAL;
  3799. }
  3800. if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
  3801. printk(KERN_INFO "%s: hardware does not support tx pause frames.\n", dev->name);
  3802. return -EINVAL;
  3803. }
  3804. netif_carrier_off(dev);
  3805. if (netif_running(dev)) {
  3806. nv_disable_irq(dev);
  3807. netif_tx_lock_bh(dev);
  3808. spin_lock(&np->lock);
  3809. /* stop engines */
  3810. nv_stop_rx(dev);
  3811. nv_stop_tx(dev);
  3812. spin_unlock(&np->lock);
  3813. netif_tx_unlock_bh(dev);
  3814. }
  3815. np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
  3816. if (pause->rx_pause)
  3817. np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
  3818. if (pause->tx_pause)
  3819. np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
  3820. if (np->autoneg && pause->autoneg) {
  3821. np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
  3822. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3823. adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3824. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
  3825. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3826. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3827. adv |= ADVERTISE_PAUSE_ASYM;
  3828. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3829. if (netif_running(dev))
  3830. printk(KERN_INFO "%s: link down.\n", dev->name);
  3831. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3832. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3833. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3834. } else {
  3835. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  3836. if (pause->rx_pause)
  3837. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3838. if (pause->tx_pause)
  3839. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3840. if (!netif_running(dev))
  3841. nv_update_linkspeed(dev);
  3842. else
  3843. nv_update_pause(dev, np->pause_flags);
  3844. }
  3845. if (netif_running(dev)) {
  3846. nv_start_rx(dev);
  3847. nv_start_tx(dev);
  3848. nv_enable_irq(dev);
  3849. }
  3850. return 0;
  3851. }
  3852. static u32 nv_get_rx_csum(struct net_device *dev)
  3853. {
  3854. struct fe_priv *np = netdev_priv(dev);
  3855. return (np->rx_csum) != 0;
  3856. }
  3857. static int nv_set_rx_csum(struct net_device *dev, u32 data)
  3858. {
  3859. struct fe_priv *np = netdev_priv(dev);
  3860. u8 __iomem *base = get_hwbase(dev);
  3861. int retcode = 0;
  3862. if (np->driver_data & DEV_HAS_CHECKSUM) {
  3863. if (data) {
  3864. np->rx_csum = 1;
  3865. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  3866. } else {
  3867. np->rx_csum = 0;
  3868. /* vlan is dependent on rx checksum offload */
  3869. if (!(np->vlanctl_bits & NVREG_VLANCONTROL_ENABLE))
  3870. np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
  3871. }
  3872. if (netif_running(dev)) {
  3873. spin_lock_irq(&np->lock);
  3874. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  3875. spin_unlock_irq(&np->lock);
  3876. }
  3877. } else {
  3878. return -EINVAL;
  3879. }
  3880. return retcode;
  3881. }
  3882. static int nv_set_tx_csum(struct net_device *dev, u32 data)
  3883. {
  3884. struct fe_priv *np = netdev_priv(dev);
  3885. if (np->driver_data & DEV_HAS_CHECKSUM)
  3886. return ethtool_op_set_tx_hw_csum(dev, data);
  3887. else
  3888. return -EOPNOTSUPP;
  3889. }
  3890. static int nv_set_sg(struct net_device *dev, u32 data)
  3891. {
  3892. struct fe_priv *np = netdev_priv(dev);
  3893. if (np->driver_data & DEV_HAS_CHECKSUM)
  3894. return ethtool_op_set_sg(dev, data);
  3895. else
  3896. return -EOPNOTSUPP;
  3897. }
  3898. static int nv_get_sset_count(struct net_device *dev, int sset)
  3899. {
  3900. struct fe_priv *np = netdev_priv(dev);
  3901. switch (sset) {
  3902. case ETH_SS_TEST:
  3903. if (np->driver_data & DEV_HAS_TEST_EXTENDED)
  3904. return NV_TEST_COUNT_EXTENDED;
  3905. else
  3906. return NV_TEST_COUNT_BASE;
  3907. case ETH_SS_STATS:
  3908. if (np->driver_data & DEV_HAS_STATISTICS_V1)
  3909. return NV_DEV_STATISTICS_V1_COUNT;
  3910. else if (np->driver_data & DEV_HAS_STATISTICS_V2)
  3911. return NV_DEV_STATISTICS_V2_COUNT;
  3912. else
  3913. return 0;
  3914. default:
  3915. return -EOPNOTSUPP;
  3916. }
  3917. }
  3918. static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
  3919. {
  3920. struct fe_priv *np = netdev_priv(dev);
  3921. /* update stats */
  3922. nv_do_stats_poll((unsigned long)dev);
  3923. memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
  3924. }
  3925. static int nv_link_test(struct net_device *dev)
  3926. {
  3927. struct fe_priv *np = netdev_priv(dev);
  3928. int mii_status;
  3929. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  3930. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  3931. /* check phy link status */
  3932. if (!(mii_status & BMSR_LSTATUS))
  3933. return 0;
  3934. else
  3935. return 1;
  3936. }
  3937. static int nv_register_test(struct net_device *dev)
  3938. {
  3939. u8 __iomem *base = get_hwbase(dev);
  3940. int i = 0;
  3941. u32 orig_read, new_read;
  3942. do {
  3943. orig_read = readl(base + nv_registers_test[i].reg);
  3944. /* xor with mask to toggle bits */
  3945. orig_read ^= nv_registers_test[i].mask;
  3946. writel(orig_read, base + nv_registers_test[i].reg);
  3947. new_read = readl(base + nv_registers_test[i].reg);
  3948. if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
  3949. return 0;
  3950. /* restore original value */
  3951. orig_read ^= nv_registers_test[i].mask;
  3952. writel(orig_read, base + nv_registers_test[i].reg);
  3953. } while (nv_registers_test[++i].reg != 0);
  3954. return 1;
  3955. }
  3956. static int nv_interrupt_test(struct net_device *dev)
  3957. {
  3958. struct fe_priv *np = netdev_priv(dev);
  3959. u8 __iomem *base = get_hwbase(dev);
  3960. int ret = 1;
  3961. int testcnt;
  3962. u32 save_msi_flags, save_poll_interval = 0;
  3963. if (netif_running(dev)) {
  3964. /* free current irq */
  3965. nv_free_irq(dev);
  3966. save_poll_interval = readl(base+NvRegPollingInterval);
  3967. }
  3968. /* flag to test interrupt handler */
  3969. np->intr_test = 0;
  3970. /* setup test irq */
  3971. save_msi_flags = np->msi_flags;
  3972. np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
  3973. np->msi_flags |= 0x001; /* setup 1 vector */
  3974. if (nv_request_irq(dev, 1))
  3975. return 0;
  3976. /* setup timer interrupt */
  3977. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  3978. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  3979. nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  3980. /* wait for at least one interrupt */
  3981. msleep(100);
  3982. spin_lock_irq(&np->lock);
  3983. /* flag should be set within ISR */
  3984. testcnt = np->intr_test;
  3985. if (!testcnt)
  3986. ret = 2;
  3987. nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  3988. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3989. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  3990. else
  3991. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  3992. spin_unlock_irq(&np->lock);
  3993. nv_free_irq(dev);
  3994. np->msi_flags = save_msi_flags;
  3995. if (netif_running(dev)) {
  3996. writel(save_poll_interval, base + NvRegPollingInterval);
  3997. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  3998. /* restore original irq */
  3999. if (nv_request_irq(dev, 0))
  4000. return 0;
  4001. }
  4002. return ret;
  4003. }
  4004. static int nv_loopback_test(struct net_device *dev)
  4005. {
  4006. struct fe_priv *np = netdev_priv(dev);
  4007. u8 __iomem *base = get_hwbase(dev);
  4008. struct sk_buff *tx_skb, *rx_skb;
  4009. dma_addr_t test_dma_addr;
  4010. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  4011. u32 flags;
  4012. int len, i, pkt_len;
  4013. u8 *pkt_data;
  4014. u32 filter_flags = 0;
  4015. u32 misc1_flags = 0;
  4016. int ret = 1;
  4017. if (netif_running(dev)) {
  4018. nv_disable_irq(dev);
  4019. filter_flags = readl(base + NvRegPacketFilterFlags);
  4020. misc1_flags = readl(base + NvRegMisc1);
  4021. } else {
  4022. nv_txrx_reset(dev);
  4023. }
  4024. /* reinit driver view of the rx queue */
  4025. set_bufsize(dev);
  4026. nv_init_ring(dev);
  4027. /* setup hardware for loopback */
  4028. writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
  4029. writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
  4030. /* reinit nic view of the rx queue */
  4031. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4032. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4033. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4034. base + NvRegRingSizes);
  4035. pci_push(base);
  4036. /* restart rx engine */
  4037. nv_start_rx(dev);
  4038. nv_start_tx(dev);
  4039. /* setup packet for tx */
  4040. pkt_len = ETH_DATA_LEN;
  4041. tx_skb = dev_alloc_skb(pkt_len);
  4042. if (!tx_skb) {
  4043. printk(KERN_ERR "dev_alloc_skb() failed during loopback test"
  4044. " of %s\n", dev->name);
  4045. ret = 0;
  4046. goto out;
  4047. }
  4048. test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
  4049. skb_tailroom(tx_skb),
  4050. PCI_DMA_FROMDEVICE);
  4051. pkt_data = skb_put(tx_skb, pkt_len);
  4052. for (i = 0; i < pkt_len; i++)
  4053. pkt_data[i] = (u8)(i & 0xff);
  4054. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  4055. np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
  4056. np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4057. } else {
  4058. np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
  4059. np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
  4060. np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4061. }
  4062. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4063. pci_push(get_hwbase(dev));
  4064. msleep(500);
  4065. /* check for rx of the packet */
  4066. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  4067. flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
  4068. len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
  4069. } else {
  4070. flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
  4071. len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
  4072. }
  4073. if (flags & NV_RX_AVAIL) {
  4074. ret = 0;
  4075. } else if (np->desc_ver == DESC_VER_1) {
  4076. if (flags & NV_RX_ERROR)
  4077. ret = 0;
  4078. } else {
  4079. if (flags & NV_RX2_ERROR) {
  4080. ret = 0;
  4081. }
  4082. }
  4083. if (ret) {
  4084. if (len != pkt_len) {
  4085. ret = 0;
  4086. dprintk(KERN_DEBUG "%s: loopback len mismatch %d vs %d\n",
  4087. dev->name, len, pkt_len);
  4088. } else {
  4089. rx_skb = np->rx_skb[0].skb;
  4090. for (i = 0; i < pkt_len; i++) {
  4091. if (rx_skb->data[i] != (u8)(i & 0xff)) {
  4092. ret = 0;
  4093. dprintk(KERN_DEBUG "%s: loopback pattern check failed on byte %d\n",
  4094. dev->name, i);
  4095. break;
  4096. }
  4097. }
  4098. }
  4099. } else {
  4100. dprintk(KERN_DEBUG "%s: loopback - did not receive test packet\n", dev->name);
  4101. }
  4102. pci_unmap_page(np->pci_dev, test_dma_addr,
  4103. (skb_end_pointer(tx_skb) - tx_skb->data),
  4104. PCI_DMA_TODEVICE);
  4105. dev_kfree_skb_any(tx_skb);
  4106. out:
  4107. /* stop engines */
  4108. nv_stop_rx(dev);
  4109. nv_stop_tx(dev);
  4110. nv_txrx_reset(dev);
  4111. /* drain rx queue */
  4112. nv_drain_rx(dev);
  4113. nv_drain_tx(dev);
  4114. if (netif_running(dev)) {
  4115. writel(misc1_flags, base + NvRegMisc1);
  4116. writel(filter_flags, base + NvRegPacketFilterFlags);
  4117. nv_enable_irq(dev);
  4118. }
  4119. return ret;
  4120. }
  4121. static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
  4122. {
  4123. struct fe_priv *np = netdev_priv(dev);
  4124. u8 __iomem *base = get_hwbase(dev);
  4125. int result;
  4126. memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
  4127. if (!nv_link_test(dev)) {
  4128. test->flags |= ETH_TEST_FL_FAILED;
  4129. buffer[0] = 1;
  4130. }
  4131. if (test->flags & ETH_TEST_FL_OFFLINE) {
  4132. if (netif_running(dev)) {
  4133. netif_stop_queue(dev);
  4134. #ifdef CONFIG_FORCEDETH_NAPI
  4135. napi_disable(&np->napi);
  4136. #endif
  4137. netif_tx_lock_bh(dev);
  4138. spin_lock_irq(&np->lock);
  4139. nv_disable_hw_interrupts(dev, np->irqmask);
  4140. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  4141. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4142. } else {
  4143. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4144. }
  4145. /* stop engines */
  4146. nv_stop_rx(dev);
  4147. nv_stop_tx(dev);
  4148. nv_txrx_reset(dev);
  4149. /* drain rx queue */
  4150. nv_drain_rx(dev);
  4151. nv_drain_tx(dev);
  4152. spin_unlock_irq(&np->lock);
  4153. netif_tx_unlock_bh(dev);
  4154. }
  4155. if (!nv_register_test(dev)) {
  4156. test->flags |= ETH_TEST_FL_FAILED;
  4157. buffer[1] = 1;
  4158. }
  4159. result = nv_interrupt_test(dev);
  4160. if (result != 1) {
  4161. test->flags |= ETH_TEST_FL_FAILED;
  4162. buffer[2] = 1;
  4163. }
  4164. if (result == 0) {
  4165. /* bail out */
  4166. return;
  4167. }
  4168. if (!nv_loopback_test(dev)) {
  4169. test->flags |= ETH_TEST_FL_FAILED;
  4170. buffer[3] = 1;
  4171. }
  4172. if (netif_running(dev)) {
  4173. /* reinit driver view of the rx queue */
  4174. set_bufsize(dev);
  4175. if (nv_init_ring(dev)) {
  4176. if (!np->in_shutdown)
  4177. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4178. }
  4179. /* reinit nic view of the rx queue */
  4180. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4181. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4182. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4183. base + NvRegRingSizes);
  4184. pci_push(base);
  4185. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4186. pci_push(base);
  4187. /* restart rx engine */
  4188. nv_start_rx(dev);
  4189. nv_start_tx(dev);
  4190. netif_start_queue(dev);
  4191. #ifdef CONFIG_FORCEDETH_NAPI
  4192. napi_enable(&np->napi);
  4193. #endif
  4194. nv_enable_hw_interrupts(dev, np->irqmask);
  4195. }
  4196. }
  4197. }
  4198. static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
  4199. {
  4200. switch (stringset) {
  4201. case ETH_SS_STATS:
  4202. memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
  4203. break;
  4204. case ETH_SS_TEST:
  4205. memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
  4206. break;
  4207. }
  4208. }
  4209. static const struct ethtool_ops ops = {
  4210. .get_drvinfo = nv_get_drvinfo,
  4211. .get_link = ethtool_op_get_link,
  4212. .get_wol = nv_get_wol,
  4213. .set_wol = nv_set_wol,
  4214. .get_settings = nv_get_settings,
  4215. .set_settings = nv_set_settings,
  4216. .get_regs_len = nv_get_regs_len,
  4217. .get_regs = nv_get_regs,
  4218. .nway_reset = nv_nway_reset,
  4219. .set_tso = nv_set_tso,
  4220. .get_ringparam = nv_get_ringparam,
  4221. .set_ringparam = nv_set_ringparam,
  4222. .get_pauseparam = nv_get_pauseparam,
  4223. .set_pauseparam = nv_set_pauseparam,
  4224. .get_rx_csum = nv_get_rx_csum,
  4225. .set_rx_csum = nv_set_rx_csum,
  4226. .set_tx_csum = nv_set_tx_csum,
  4227. .set_sg = nv_set_sg,
  4228. .get_strings = nv_get_strings,
  4229. .get_ethtool_stats = nv_get_ethtool_stats,
  4230. .get_sset_count = nv_get_sset_count,
  4231. .self_test = nv_self_test,
  4232. };
  4233. static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  4234. {
  4235. struct fe_priv *np = get_nvpriv(dev);
  4236. spin_lock_irq(&np->lock);
  4237. /* save vlan group */
  4238. np->vlangrp = grp;
  4239. if (grp) {
  4240. /* enable vlan on MAC */
  4241. np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
  4242. } else {
  4243. /* disable vlan on MAC */
  4244. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
  4245. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
  4246. }
  4247. writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4248. spin_unlock_irq(&np->lock);
  4249. }
  4250. /* The mgmt unit and driver use a semaphore to access the phy during init */
  4251. static int nv_mgmt_acquire_sema(struct net_device *dev)
  4252. {
  4253. u8 __iomem *base = get_hwbase(dev);
  4254. int i;
  4255. u32 tx_ctrl, mgmt_sema;
  4256. for (i = 0; i < 10; i++) {
  4257. mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
  4258. if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
  4259. break;
  4260. msleep(500);
  4261. }
  4262. if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
  4263. return 0;
  4264. for (i = 0; i < 2; i++) {
  4265. tx_ctrl = readl(base + NvRegTransmitterControl);
  4266. tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
  4267. writel(tx_ctrl, base + NvRegTransmitterControl);
  4268. /* verify that semaphore was acquired */
  4269. tx_ctrl = readl(base + NvRegTransmitterControl);
  4270. if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
  4271. ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE))
  4272. return 1;
  4273. else
  4274. udelay(50);
  4275. }
  4276. return 0;
  4277. }
  4278. static int nv_open(struct net_device *dev)
  4279. {
  4280. struct fe_priv *np = netdev_priv(dev);
  4281. u8 __iomem *base = get_hwbase(dev);
  4282. int ret = 1;
  4283. int oom, i;
  4284. dprintk(KERN_DEBUG "nv_open: begin\n");
  4285. /* erase previous misconfiguration */
  4286. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  4287. nv_mac_reset(dev);
  4288. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4289. writel(0, base + NvRegMulticastAddrB);
  4290. writel(0, base + NvRegMulticastMaskA);
  4291. writel(0, base + NvRegMulticastMaskB);
  4292. writel(0, base + NvRegPacketFilterFlags);
  4293. writel(0, base + NvRegTransmitterControl);
  4294. writel(0, base + NvRegReceiverControl);
  4295. writel(0, base + NvRegAdapterControl);
  4296. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
  4297. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  4298. /* initialize descriptor rings */
  4299. set_bufsize(dev);
  4300. oom = nv_init_ring(dev);
  4301. writel(0, base + NvRegLinkSpeed);
  4302. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  4303. nv_txrx_reset(dev);
  4304. writel(0, base + NvRegUnknownSetupReg6);
  4305. np->in_shutdown = 0;
  4306. /* give hw rings */
  4307. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4308. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4309. base + NvRegRingSizes);
  4310. writel(np->linkspeed, base + NvRegLinkSpeed);
  4311. if (np->desc_ver == DESC_VER_1)
  4312. writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
  4313. else
  4314. writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
  4315. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4316. writel(np->vlanctl_bits, base + NvRegVlanControl);
  4317. pci_push(base);
  4318. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  4319. reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  4320. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  4321. KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
  4322. writel(0, base + NvRegMIIMask);
  4323. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4324. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  4325. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  4326. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  4327. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  4328. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4329. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  4330. get_random_bytes(&i, sizeof(i));
  4331. writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed);
  4332. writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
  4333. writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
  4334. if (poll_interval == -1) {
  4335. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  4336. writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
  4337. else
  4338. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4339. }
  4340. else
  4341. writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
  4342. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4343. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  4344. base + NvRegAdapterControl);
  4345. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  4346. writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
  4347. if (np->wolenabled)
  4348. writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
  4349. i = readl(base + NvRegPowerState);
  4350. if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
  4351. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  4352. pci_push(base);
  4353. udelay(10);
  4354. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  4355. nv_disable_hw_interrupts(dev, np->irqmask);
  4356. pci_push(base);
  4357. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  4358. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4359. pci_push(base);
  4360. if (nv_request_irq(dev, 0)) {
  4361. goto out_drain;
  4362. }
  4363. /* ask for interrupts */
  4364. nv_enable_hw_interrupts(dev, np->irqmask);
  4365. spin_lock_irq(&np->lock);
  4366. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4367. writel(0, base + NvRegMulticastAddrB);
  4368. writel(0, base + NvRegMulticastMaskA);
  4369. writel(0, base + NvRegMulticastMaskB);
  4370. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4371. /* One manual link speed update: Interrupts are enabled, future link
  4372. * speed changes cause interrupts and are handled by nv_link_irq().
  4373. */
  4374. {
  4375. u32 miistat;
  4376. miistat = readl(base + NvRegMIIStatus);
  4377. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  4378. dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
  4379. }
  4380. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  4381. * to init hw */
  4382. np->linkspeed = 0;
  4383. ret = nv_update_linkspeed(dev);
  4384. nv_start_rx(dev);
  4385. nv_start_tx(dev);
  4386. netif_start_queue(dev);
  4387. #ifdef CONFIG_FORCEDETH_NAPI
  4388. napi_enable(&np->napi);
  4389. #endif
  4390. if (ret) {
  4391. netif_carrier_on(dev);
  4392. } else {
  4393. printk(KERN_INFO "%s: no link during initialization.\n", dev->name);
  4394. netif_carrier_off(dev);
  4395. }
  4396. if (oom)
  4397. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4398. /* start statistics timer */
  4399. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2))
  4400. mod_timer(&np->stats_poll, jiffies + STATS_INTERVAL);
  4401. spin_unlock_irq(&np->lock);
  4402. return 0;
  4403. out_drain:
  4404. drain_ring(dev);
  4405. return ret;
  4406. }
  4407. static int nv_close(struct net_device *dev)
  4408. {
  4409. struct fe_priv *np = netdev_priv(dev);
  4410. u8 __iomem *base;
  4411. spin_lock_irq(&np->lock);
  4412. np->in_shutdown = 1;
  4413. spin_unlock_irq(&np->lock);
  4414. #ifdef CONFIG_FORCEDETH_NAPI
  4415. napi_disable(&np->napi);
  4416. #endif
  4417. synchronize_irq(np->pci_dev->irq);
  4418. del_timer_sync(&np->oom_kick);
  4419. del_timer_sync(&np->nic_poll);
  4420. del_timer_sync(&np->stats_poll);
  4421. netif_stop_queue(dev);
  4422. spin_lock_irq(&np->lock);
  4423. nv_stop_tx(dev);
  4424. nv_stop_rx(dev);
  4425. nv_txrx_reset(dev);
  4426. /* disable interrupts on the nic or we will lock up */
  4427. base = get_hwbase(dev);
  4428. nv_disable_hw_interrupts(dev, np->irqmask);
  4429. pci_push(base);
  4430. dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
  4431. spin_unlock_irq(&np->lock);
  4432. nv_free_irq(dev);
  4433. drain_ring(dev);
  4434. if (np->wolenabled) {
  4435. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4436. nv_start_rx(dev);
  4437. }
  4438. /* FIXME: power down nic */
  4439. return 0;
  4440. }
  4441. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  4442. {
  4443. struct net_device *dev;
  4444. struct fe_priv *np;
  4445. unsigned long addr;
  4446. u8 __iomem *base;
  4447. int err, i;
  4448. u32 powerstate, txreg;
  4449. u32 phystate_orig = 0, phystate;
  4450. int phyinitialized = 0;
  4451. DECLARE_MAC_BUF(mac);
  4452. static int printed_version;
  4453. if (!printed_version++)
  4454. printk(KERN_INFO "%s: Reverse Engineered nForce ethernet"
  4455. " driver. Version %s.\n", DRV_NAME, FORCEDETH_VERSION);
  4456. dev = alloc_etherdev(sizeof(struct fe_priv));
  4457. err = -ENOMEM;
  4458. if (!dev)
  4459. goto out;
  4460. np = netdev_priv(dev);
  4461. np->dev = dev;
  4462. np->pci_dev = pci_dev;
  4463. spin_lock_init(&np->lock);
  4464. SET_NETDEV_DEV(dev, &pci_dev->dev);
  4465. init_timer(&np->oom_kick);
  4466. np->oom_kick.data = (unsigned long) dev;
  4467. np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
  4468. init_timer(&np->nic_poll);
  4469. np->nic_poll.data = (unsigned long) dev;
  4470. np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
  4471. init_timer(&np->stats_poll);
  4472. np->stats_poll.data = (unsigned long) dev;
  4473. np->stats_poll.function = &nv_do_stats_poll; /* timer handler */
  4474. err = pci_enable_device(pci_dev);
  4475. if (err)
  4476. goto out_free;
  4477. pci_set_master(pci_dev);
  4478. err = pci_request_regions(pci_dev, DRV_NAME);
  4479. if (err < 0)
  4480. goto out_disable;
  4481. if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2))
  4482. np->register_size = NV_PCI_REGSZ_VER3;
  4483. else if (id->driver_data & DEV_HAS_STATISTICS_V1)
  4484. np->register_size = NV_PCI_REGSZ_VER2;
  4485. else
  4486. np->register_size = NV_PCI_REGSZ_VER1;
  4487. err = -EINVAL;
  4488. addr = 0;
  4489. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  4490. dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
  4491. pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
  4492. pci_resource_len(pci_dev, i),
  4493. pci_resource_flags(pci_dev, i));
  4494. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  4495. pci_resource_len(pci_dev, i) >= np->register_size) {
  4496. addr = pci_resource_start(pci_dev, i);
  4497. break;
  4498. }
  4499. }
  4500. if (i == DEVICE_COUNT_RESOURCE) {
  4501. dev_printk(KERN_INFO, &pci_dev->dev,
  4502. "Couldn't find register window\n");
  4503. goto out_relreg;
  4504. }
  4505. /* copy of driver data */
  4506. np->driver_data = id->driver_data;
  4507. /* handle different descriptor versions */
  4508. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  4509. /* packet format 3: supports 40-bit addressing */
  4510. np->desc_ver = DESC_VER_3;
  4511. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  4512. if (dma_64bit) {
  4513. if (pci_set_dma_mask(pci_dev, DMA_39BIT_MASK))
  4514. dev_printk(KERN_INFO, &pci_dev->dev,
  4515. "64-bit DMA failed, using 32-bit addressing\n");
  4516. else
  4517. dev->features |= NETIF_F_HIGHDMA;
  4518. if (pci_set_consistent_dma_mask(pci_dev, DMA_39BIT_MASK)) {
  4519. dev_printk(KERN_INFO, &pci_dev->dev,
  4520. "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
  4521. }
  4522. }
  4523. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  4524. /* packet format 2: supports jumbo frames */
  4525. np->desc_ver = DESC_VER_2;
  4526. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  4527. } else {
  4528. /* original packet format */
  4529. np->desc_ver = DESC_VER_1;
  4530. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  4531. }
  4532. np->pkt_limit = NV_PKTLIMIT_1;
  4533. if (id->driver_data & DEV_HAS_LARGEDESC)
  4534. np->pkt_limit = NV_PKTLIMIT_2;
  4535. if (id->driver_data & DEV_HAS_CHECKSUM) {
  4536. np->rx_csum = 1;
  4537. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4538. dev->features |= NETIF_F_HW_CSUM | NETIF_F_SG;
  4539. dev->features |= NETIF_F_TSO;
  4540. }
  4541. np->vlanctl_bits = 0;
  4542. if (id->driver_data & DEV_HAS_VLAN) {
  4543. np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
  4544. dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
  4545. dev->vlan_rx_register = nv_vlan_rx_register;
  4546. }
  4547. np->msi_flags = 0;
  4548. if ((id->driver_data & DEV_HAS_MSI) && msi) {
  4549. np->msi_flags |= NV_MSI_CAPABLE;
  4550. }
  4551. if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
  4552. np->msi_flags |= NV_MSI_X_CAPABLE;
  4553. }
  4554. np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
  4555. if (id->driver_data & DEV_HAS_PAUSEFRAME_TX) {
  4556. np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
  4557. }
  4558. err = -ENOMEM;
  4559. np->base = ioremap(addr, np->register_size);
  4560. if (!np->base)
  4561. goto out_relreg;
  4562. dev->base_addr = (unsigned long)np->base;
  4563. dev->irq = pci_dev->irq;
  4564. np->rx_ring_size = RX_RING_DEFAULT;
  4565. np->tx_ring_size = TX_RING_DEFAULT;
  4566. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  4567. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  4568. sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  4569. &np->ring_addr);
  4570. if (!np->rx_ring.orig)
  4571. goto out_unmap;
  4572. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  4573. } else {
  4574. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  4575. sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  4576. &np->ring_addr);
  4577. if (!np->rx_ring.ex)
  4578. goto out_unmap;
  4579. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  4580. }
  4581. np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  4582. np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  4583. if (!np->rx_skb || !np->tx_skb)
  4584. goto out_freering;
  4585. dev->open = nv_open;
  4586. dev->stop = nv_close;
  4587. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  4588. dev->hard_start_xmit = nv_start_xmit;
  4589. else
  4590. dev->hard_start_xmit = nv_start_xmit_optimized;
  4591. dev->get_stats = nv_get_stats;
  4592. dev->change_mtu = nv_change_mtu;
  4593. dev->set_mac_address = nv_set_mac_address;
  4594. dev->set_multicast_list = nv_set_multicast;
  4595. #ifdef CONFIG_NET_POLL_CONTROLLER
  4596. dev->poll_controller = nv_poll_controller;
  4597. #endif
  4598. #ifdef CONFIG_FORCEDETH_NAPI
  4599. netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
  4600. #endif
  4601. SET_ETHTOOL_OPS(dev, &ops);
  4602. dev->tx_timeout = nv_tx_timeout;
  4603. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  4604. pci_set_drvdata(pci_dev, dev);
  4605. /* read the mac address */
  4606. base = get_hwbase(dev);
  4607. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  4608. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  4609. /* check the workaround bit for correct mac address order */
  4610. txreg = readl(base + NvRegTransmitPoll);
  4611. if ((txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) ||
  4612. (id->driver_data & DEV_HAS_CORRECT_MACADDR)) {
  4613. /* mac address is already in correct order */
  4614. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  4615. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  4616. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  4617. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  4618. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  4619. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  4620. } else {
  4621. /* need to reverse mac address to correct order */
  4622. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  4623. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  4624. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  4625. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  4626. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  4627. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  4628. writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  4629. }
  4630. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  4631. if (!is_valid_ether_addr(dev->perm_addr)) {
  4632. /*
  4633. * Bad mac address. At least one bios sets the mac address
  4634. * to 01:23:45:67:89:ab
  4635. */
  4636. dev_printk(KERN_ERR, &pci_dev->dev,
  4637. "Invalid Mac address detected: %s\n",
  4638. print_mac(mac, dev->dev_addr));
  4639. dev_printk(KERN_ERR, &pci_dev->dev,
  4640. "Please complain to your hardware vendor. Switching to a random MAC.\n");
  4641. dev->dev_addr[0] = 0x00;
  4642. dev->dev_addr[1] = 0x00;
  4643. dev->dev_addr[2] = 0x6c;
  4644. get_random_bytes(&dev->dev_addr[3], 3);
  4645. }
  4646. dprintk(KERN_DEBUG "%s: MAC Address %s\n",
  4647. pci_name(pci_dev), print_mac(mac, dev->dev_addr));
  4648. /* set mac address */
  4649. nv_copy_mac_to_hw(dev);
  4650. /* disable WOL */
  4651. writel(0, base + NvRegWakeUpFlags);
  4652. np->wolenabled = 0;
  4653. if (id->driver_data & DEV_HAS_POWER_CNTRL) {
  4654. /* take phy and nic out of low power mode */
  4655. powerstate = readl(base + NvRegPowerState2);
  4656. powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
  4657. if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_12 ||
  4658. id->device == PCI_DEVICE_ID_NVIDIA_NVENET_13) &&
  4659. pci_dev->revision >= 0xA3)
  4660. powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
  4661. writel(powerstate, base + NvRegPowerState2);
  4662. }
  4663. if (np->desc_ver == DESC_VER_1) {
  4664. np->tx_flags = NV_TX_VALID;
  4665. } else {
  4666. np->tx_flags = NV_TX2_VALID;
  4667. }
  4668. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT) {
  4669. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  4670. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  4671. np->msi_flags |= 0x0003;
  4672. } else {
  4673. np->irqmask = NVREG_IRQMASK_CPU;
  4674. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  4675. np->msi_flags |= 0x0001;
  4676. }
  4677. if (id->driver_data & DEV_NEED_TIMERIRQ)
  4678. np->irqmask |= NVREG_IRQ_TIMER;
  4679. if (id->driver_data & DEV_NEED_LINKTIMER) {
  4680. dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
  4681. np->need_linktimer = 1;
  4682. np->link_timeout = jiffies + LINK_TIMEOUT;
  4683. } else {
  4684. dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
  4685. np->need_linktimer = 0;
  4686. }
  4687. /* clear phy state and temporarily halt phy interrupts */
  4688. writel(0, base + NvRegMIIMask);
  4689. phystate = readl(base + NvRegAdapterControl);
  4690. if (phystate & NVREG_ADAPTCTL_RUNNING) {
  4691. phystate_orig = 1;
  4692. phystate &= ~NVREG_ADAPTCTL_RUNNING;
  4693. writel(phystate, base + NvRegAdapterControl);
  4694. }
  4695. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  4696. if (id->driver_data & DEV_HAS_MGMT_UNIT) {
  4697. /* management unit running on the mac? */
  4698. if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) {
  4699. np->mac_in_use = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST;
  4700. dprintk(KERN_INFO "%s: mgmt unit is running. mac in use %x.\n", pci_name(pci_dev), np->mac_in_use);
  4701. if (nv_mgmt_acquire_sema(dev)) {
  4702. /* management unit setup the phy already? */
  4703. if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
  4704. NVREG_XMITCTL_SYNC_PHY_INIT) {
  4705. /* phy is inited by mgmt unit */
  4706. phyinitialized = 1;
  4707. dprintk(KERN_INFO "%s: Phy already initialized by mgmt unit.\n", pci_name(pci_dev));
  4708. } else {
  4709. /* we need to init the phy */
  4710. }
  4711. }
  4712. }
  4713. }
  4714. /* find a suitable phy */
  4715. for (i = 1; i <= 32; i++) {
  4716. int id1, id2;
  4717. int phyaddr = i & 0x1F;
  4718. spin_lock_irq(&np->lock);
  4719. id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
  4720. spin_unlock_irq(&np->lock);
  4721. if (id1 < 0 || id1 == 0xffff)
  4722. continue;
  4723. spin_lock_irq(&np->lock);
  4724. id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
  4725. spin_unlock_irq(&np->lock);
  4726. if (id2 < 0 || id2 == 0xffff)
  4727. continue;
  4728. np->phy_model = id2 & PHYID2_MODEL_MASK;
  4729. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  4730. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  4731. dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
  4732. pci_name(pci_dev), id1, id2, phyaddr);
  4733. np->phyaddr = phyaddr;
  4734. np->phy_oui = id1 | id2;
  4735. break;
  4736. }
  4737. if (i == 33) {
  4738. dev_printk(KERN_INFO, &pci_dev->dev,
  4739. "open: Could not find a valid PHY.\n");
  4740. goto out_error;
  4741. }
  4742. if (!phyinitialized) {
  4743. /* reset it */
  4744. phy_init(dev);
  4745. } else {
  4746. /* see if it is a gigabit phy */
  4747. u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4748. if (mii_status & PHY_GIGABIT) {
  4749. np->gigabit = PHY_GIGABIT;
  4750. }
  4751. }
  4752. /* set default link speed settings */
  4753. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  4754. np->duplex = 0;
  4755. np->autoneg = 1;
  4756. err = register_netdev(dev);
  4757. if (err) {
  4758. dev_printk(KERN_INFO, &pci_dev->dev,
  4759. "unable to register netdev: %d\n", err);
  4760. goto out_error;
  4761. }
  4762. dev_printk(KERN_INFO, &pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, "
  4763. "addr %2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x\n",
  4764. dev->name,
  4765. np->phy_oui,
  4766. np->phyaddr,
  4767. dev->dev_addr[0],
  4768. dev->dev_addr[1],
  4769. dev->dev_addr[2],
  4770. dev->dev_addr[3],
  4771. dev->dev_addr[4],
  4772. dev->dev_addr[5]);
  4773. dev_printk(KERN_INFO, &pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
  4774. dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
  4775. dev->features & (NETIF_F_HW_CSUM | NETIF_F_SG) ?
  4776. "csum " : "",
  4777. dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
  4778. "vlan " : "",
  4779. id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
  4780. id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
  4781. id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
  4782. np->gigabit == PHY_GIGABIT ? "gbit " : "",
  4783. np->need_linktimer ? "lnktim " : "",
  4784. np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
  4785. np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
  4786. np->desc_ver);
  4787. return 0;
  4788. out_error:
  4789. if (phystate_orig)
  4790. writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
  4791. pci_set_drvdata(pci_dev, NULL);
  4792. out_freering:
  4793. free_rings(dev);
  4794. out_unmap:
  4795. iounmap(get_hwbase(dev));
  4796. out_relreg:
  4797. pci_release_regions(pci_dev);
  4798. out_disable:
  4799. pci_disable_device(pci_dev);
  4800. out_free:
  4801. free_netdev(dev);
  4802. out:
  4803. return err;
  4804. }
  4805. static void __devexit nv_remove(struct pci_dev *pci_dev)
  4806. {
  4807. struct net_device *dev = pci_get_drvdata(pci_dev);
  4808. struct fe_priv *np = netdev_priv(dev);
  4809. u8 __iomem *base = get_hwbase(dev);
  4810. unregister_netdev(dev);
  4811. /* special op: write back the misordered MAC address - otherwise
  4812. * the next nv_probe would see a wrong address.
  4813. */
  4814. writel(np->orig_mac[0], base + NvRegMacAddrA);
  4815. writel(np->orig_mac[1], base + NvRegMacAddrB);
  4816. writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  4817. base + NvRegTransmitPoll);
  4818. /* free all structures */
  4819. free_rings(dev);
  4820. iounmap(get_hwbase(dev));
  4821. pci_release_regions(pci_dev);
  4822. pci_disable_device(pci_dev);
  4823. free_netdev(dev);
  4824. pci_set_drvdata(pci_dev, NULL);
  4825. }
  4826. #ifdef CONFIG_PM
  4827. static int nv_suspend(struct pci_dev *pdev, pm_message_t state)
  4828. {
  4829. struct net_device *dev = pci_get_drvdata(pdev);
  4830. struct fe_priv *np = netdev_priv(dev);
  4831. if (!netif_running(dev))
  4832. goto out;
  4833. netif_device_detach(dev);
  4834. // Gross.
  4835. nv_close(dev);
  4836. pci_save_state(pdev);
  4837. pci_enable_wake(pdev, pci_choose_state(pdev, state), np->wolenabled);
  4838. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  4839. out:
  4840. return 0;
  4841. }
  4842. static int nv_resume(struct pci_dev *pdev)
  4843. {
  4844. struct net_device *dev = pci_get_drvdata(pdev);
  4845. int rc = 0;
  4846. if (!netif_running(dev))
  4847. goto out;
  4848. netif_device_attach(dev);
  4849. pci_set_power_state(pdev, PCI_D0);
  4850. pci_restore_state(pdev);
  4851. pci_enable_wake(pdev, PCI_D0, 0);
  4852. rc = nv_open(dev);
  4853. out:
  4854. return rc;
  4855. }
  4856. #else
  4857. #define nv_suspend NULL
  4858. #define nv_resume NULL
  4859. #endif /* CONFIG_PM */
  4860. static struct pci_device_id pci_tbl[] = {
  4861. { /* nForce Ethernet Controller */
  4862. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
  4863. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  4864. },
  4865. { /* nForce2 Ethernet Controller */
  4866. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
  4867. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  4868. },
  4869. { /* nForce3 Ethernet Controller */
  4870. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
  4871. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  4872. },
  4873. { /* nForce3 Ethernet Controller */
  4874. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
  4875. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  4876. },
  4877. { /* nForce3 Ethernet Controller */
  4878. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
  4879. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  4880. },
  4881. { /* nForce3 Ethernet Controller */
  4882. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
  4883. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  4884. },
  4885. { /* nForce3 Ethernet Controller */
  4886. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
  4887. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  4888. },
  4889. { /* CK804 Ethernet Controller */
  4890. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
  4891. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1,
  4892. },
  4893. { /* CK804 Ethernet Controller */
  4894. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
  4895. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1,
  4896. },
  4897. { /* MCP04 Ethernet Controller */
  4898. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
  4899. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1,
  4900. },
  4901. { /* MCP04 Ethernet Controller */
  4902. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
  4903. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1,
  4904. },
  4905. { /* MCP51 Ethernet Controller */
  4906. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
  4907. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1,
  4908. },
  4909. { /* MCP51 Ethernet Controller */
  4910. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
  4911. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1,
  4912. },
  4913. { /* MCP55 Ethernet Controller */
  4914. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
  4915. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
  4916. },
  4917. { /* MCP55 Ethernet Controller */
  4918. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
  4919. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
  4920. },
  4921. { /* MCP61 Ethernet Controller */
  4922. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_16),
  4923. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4924. },
  4925. { /* MCP61 Ethernet Controller */
  4926. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_17),
  4927. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4928. },
  4929. { /* MCP61 Ethernet Controller */
  4930. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_18),
  4931. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4932. },
  4933. { /* MCP61 Ethernet Controller */
  4934. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_19),
  4935. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4936. },
  4937. { /* MCP65 Ethernet Controller */
  4938. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_20),
  4939. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4940. },
  4941. { /* MCP65 Ethernet Controller */
  4942. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_21),
  4943. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4944. },
  4945. { /* MCP65 Ethernet Controller */
  4946. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_22),
  4947. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4948. },
  4949. { /* MCP65 Ethernet Controller */
  4950. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_23),
  4951. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4952. },
  4953. { /* MCP67 Ethernet Controller */
  4954. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_24),
  4955. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4956. },
  4957. { /* MCP67 Ethernet Controller */
  4958. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_25),
  4959. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4960. },
  4961. { /* MCP67 Ethernet Controller */
  4962. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_26),
  4963. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4964. },
  4965. { /* MCP67 Ethernet Controller */
  4966. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_27),
  4967. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4968. },
  4969. { /* MCP73 Ethernet Controller */
  4970. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_28),
  4971. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4972. },
  4973. { /* MCP73 Ethernet Controller */
  4974. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_29),
  4975. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4976. },
  4977. { /* MCP73 Ethernet Controller */
  4978. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_30),
  4979. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4980. },
  4981. { /* MCP73 Ethernet Controller */
  4982. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_31),
  4983. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  4984. },
  4985. { /* MCP77 Ethernet Controller */
  4986. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_32),
  4987. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
  4988. },
  4989. { /* MCP77 Ethernet Controller */
  4990. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_33),
  4991. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
  4992. },
  4993. { /* MCP77 Ethernet Controller */
  4994. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_34),
  4995. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
  4996. },
  4997. { /* MCP77 Ethernet Controller */
  4998. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_35),
  4999. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
  5000. },
  5001. { /* MCP79 Ethernet Controller */
  5002. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_36),
  5003. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
  5004. },
  5005. { /* MCP79 Ethernet Controller */
  5006. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_37),
  5007. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
  5008. },
  5009. { /* MCP79 Ethernet Controller */
  5010. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_38),
  5011. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
  5012. },
  5013. { /* MCP79 Ethernet Controller */
  5014. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_39),
  5015. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
  5016. },
  5017. {0,},
  5018. };
  5019. static struct pci_driver driver = {
  5020. .name = DRV_NAME,
  5021. .id_table = pci_tbl,
  5022. .probe = nv_probe,
  5023. .remove = __devexit_p(nv_remove),
  5024. .suspend = nv_suspend,
  5025. .resume = nv_resume,
  5026. };
  5027. static int __init init_nic(void)
  5028. {
  5029. return pci_register_driver(&driver);
  5030. }
  5031. static void __exit exit_nic(void)
  5032. {
  5033. pci_unregister_driver(&driver);
  5034. }
  5035. module_param(max_interrupt_work, int, 0);
  5036. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  5037. module_param(optimization_mode, int, 0);
  5038. MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer.");
  5039. module_param(poll_interval, int, 0);
  5040. MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
  5041. module_param(msi, int, 0);
  5042. MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5043. module_param(msix, int, 0);
  5044. MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5045. module_param(dma_64bit, int, 0);
  5046. MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
  5047. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  5048. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  5049. MODULE_LICENSE("GPL");
  5050. MODULE_DEVICE_TABLE(pci, pci_tbl);
  5051. module_init(init_nic);
  5052. module_exit(exit_nic);