acx.h 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285
  1. /*
  2. * This file is part of wl1271
  3. *
  4. * Copyright (C) 1998-2009 Texas Instruments. All rights reserved.
  5. * Copyright (C) 2008-2010 Nokia Corporation
  6. *
  7. * Contact: Luciano Coelho <luciano.coelho@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. */
  24. #ifndef __ACX_H__
  25. #define __ACX_H__
  26. #include "wl12xx.h"
  27. #include "cmd.h"
  28. /*************************************************************************
  29. Host Interrupt Register (WiLink -> Host)
  30. **************************************************************************/
  31. /* HW Initiated interrupt Watchdog timer expiration */
  32. #define WL1271_ACX_INTR_WATCHDOG BIT(0)
  33. /* Init sequence is done (masked interrupt, detection through polling only ) */
  34. #define WL1271_ACX_INTR_INIT_COMPLETE BIT(1)
  35. /* Event was entered to Event MBOX #A*/
  36. #define WL1271_ACX_INTR_EVENT_A BIT(2)
  37. /* Event was entered to Event MBOX #B*/
  38. #define WL1271_ACX_INTR_EVENT_B BIT(3)
  39. /* Command processing completion*/
  40. #define WL1271_ACX_INTR_CMD_COMPLETE BIT(4)
  41. /* Signaling the host on HW wakeup */
  42. #define WL1271_ACX_INTR_HW_AVAILABLE BIT(5)
  43. /* The MISC bit is used for aggregation of RX, TxComplete and TX rate update */
  44. #define WL1271_ACX_INTR_DATA BIT(6)
  45. /* Trace message on MBOX #A */
  46. #define WL1271_ACX_INTR_TRACE_A BIT(7)
  47. /* Trace message on MBOX #B */
  48. #define WL1271_ACX_INTR_TRACE_B BIT(8)
  49. #define WL1271_ACX_INTR_ALL 0xFFFFFFFF
  50. #define WL1271_ACX_ALL_EVENTS_VECTOR (WL1271_ACX_INTR_WATCHDOG | \
  51. WL1271_ACX_INTR_INIT_COMPLETE | \
  52. WL1271_ACX_INTR_EVENT_A | \
  53. WL1271_ACX_INTR_EVENT_B | \
  54. WL1271_ACX_INTR_CMD_COMPLETE | \
  55. WL1271_ACX_INTR_HW_AVAILABLE | \
  56. WL1271_ACX_INTR_DATA)
  57. #define WL1271_INTR_MASK (WL1271_ACX_INTR_WATCHDOG | \
  58. WL1271_ACX_INTR_EVENT_A | \
  59. WL1271_ACX_INTR_EVENT_B | \
  60. WL1271_ACX_INTR_HW_AVAILABLE | \
  61. WL1271_ACX_INTR_DATA)
  62. /* Target's information element */
  63. struct acx_header {
  64. struct wl1271_cmd_header cmd;
  65. /* acx (or information element) header */
  66. __le16 id;
  67. /* payload length (not including headers */
  68. __le16 len;
  69. } __packed;
  70. struct acx_error_counter {
  71. struct acx_header header;
  72. /* The number of PLCP errors since the last time this */
  73. /* information element was interrogated. This field is */
  74. /* automatically cleared when it is interrogated.*/
  75. __le32 PLCP_error;
  76. /* The number of FCS errors since the last time this */
  77. /* information element was interrogated. This field is */
  78. /* automatically cleared when it is interrogated.*/
  79. __le32 FCS_error;
  80. /* The number of MPDUs without PLCP header errors received*/
  81. /* since the last time this information element was interrogated. */
  82. /* This field is automatically cleared when it is interrogated.*/
  83. __le32 valid_frame;
  84. /* the number of missed sequence numbers in the squentially */
  85. /* values of frames seq numbers */
  86. __le32 seq_num_miss;
  87. } __packed;
  88. enum wl12xx_role {
  89. WL1271_ROLE_STA = 0,
  90. WL1271_ROLE_IBSS,
  91. WL1271_ROLE_AP,
  92. WL1271_ROLE_DEVICE,
  93. WL1271_ROLE_P2P_CL,
  94. WL1271_ROLE_P2P_GO,
  95. WL12XX_INVALID_ROLE_TYPE = 0xff
  96. };
  97. enum wl1271_psm_mode {
  98. /* Active mode */
  99. WL1271_PSM_CAM = 0,
  100. /* Power save mode */
  101. WL1271_PSM_PS = 1,
  102. /* Extreme low power */
  103. WL1271_PSM_ELP = 2,
  104. };
  105. struct acx_sleep_auth {
  106. struct acx_header header;
  107. /* The sleep level authorization of the device. */
  108. /* 0 - Always active*/
  109. /* 1 - Power down mode: light / fast sleep*/
  110. /* 2 - ELP mode: Deep / Max sleep*/
  111. u8 sleep_auth;
  112. u8 padding[3];
  113. } __packed;
  114. enum {
  115. HOSTIF_PCI_MASTER_HOST_INDIRECT,
  116. HOSTIF_PCI_MASTER_HOST_DIRECT,
  117. HOSTIF_SLAVE,
  118. HOSTIF_PKT_RING,
  119. HOSTIF_DONTCARE = 0xFF
  120. };
  121. #define DEFAULT_UCAST_PRIORITY 0
  122. #define DEFAULT_RX_Q_PRIORITY 0
  123. #define DEFAULT_RXQ_PRIORITY 0 /* low 0 .. 15 high */
  124. #define DEFAULT_RXQ_TYPE 0x07 /* All frames, Data/Ctrl/Mgmt */
  125. #define TRACE_BUFFER_MAX_SIZE 256
  126. #define DP_RX_PACKET_RING_CHUNK_SIZE 1600
  127. #define DP_TX_PACKET_RING_CHUNK_SIZE 1600
  128. #define DP_RX_PACKET_RING_CHUNK_NUM 2
  129. #define DP_TX_PACKET_RING_CHUNK_NUM 2
  130. #define DP_TX_COMPLETE_TIME_OUT 20
  131. #define TX_MSDU_LIFETIME_MIN 0
  132. #define TX_MSDU_LIFETIME_MAX 3000
  133. #define TX_MSDU_LIFETIME_DEF 512
  134. #define RX_MSDU_LIFETIME_MIN 0
  135. #define RX_MSDU_LIFETIME_MAX 0xFFFFFFFF
  136. #define RX_MSDU_LIFETIME_DEF 512000
  137. struct acx_rx_msdu_lifetime {
  138. struct acx_header header;
  139. /*
  140. * The maximum amount of time, in TU, before the
  141. * firmware discards the MSDU.
  142. */
  143. __le32 lifetime;
  144. } __packed;
  145. struct acx_packet_detection {
  146. struct acx_header header;
  147. __le32 threshold;
  148. } __packed;
  149. enum acx_slot_type {
  150. SLOT_TIME_LONG = 0,
  151. SLOT_TIME_SHORT = 1,
  152. DEFAULT_SLOT_TIME = SLOT_TIME_SHORT,
  153. MAX_SLOT_TIMES = 0xFF
  154. };
  155. #define STATION_WONE_INDEX 0
  156. struct acx_slot {
  157. struct acx_header header;
  158. u8 role_id;
  159. u8 wone_index; /* Reserved */
  160. u8 slot_time;
  161. u8 reserved[5];
  162. } __packed;
  163. #define ACX_MC_ADDRESS_GROUP_MAX (8)
  164. #define ADDRESS_GROUP_MAX_LEN (ETH_ALEN * ACX_MC_ADDRESS_GROUP_MAX)
  165. struct acx_dot11_grp_addr_tbl {
  166. struct acx_header header;
  167. u8 role_id;
  168. u8 enabled;
  169. u8 num_groups;
  170. u8 pad[1];
  171. u8 mac_table[ADDRESS_GROUP_MAX_LEN];
  172. } __packed;
  173. struct acx_rx_timeout {
  174. struct acx_header header;
  175. u8 role_id;
  176. u8 reserved;
  177. __le16 ps_poll_timeout;
  178. __le16 upsd_timeout;
  179. u8 padding[2];
  180. } __packed;
  181. struct acx_rts_threshold {
  182. struct acx_header header;
  183. u8 role_id;
  184. u8 reserved;
  185. __le16 threshold;
  186. } __packed;
  187. struct acx_beacon_filter_option {
  188. struct acx_header header;
  189. u8 role_id;
  190. u8 enable;
  191. /*
  192. * The number of beacons without the unicast TIM
  193. * bit set that the firmware buffers before
  194. * signaling the host about ready frames.
  195. * When set to 0 and the filter is enabled, beacons
  196. * without the unicast TIM bit set are dropped.
  197. */
  198. u8 max_num_beacons;
  199. u8 pad[1];
  200. } __packed;
  201. /*
  202. * ACXBeaconFilterEntry (not 221)
  203. * Byte Offset Size (Bytes) Definition
  204. * =========== ============ ==========
  205. * 0 1 IE identifier
  206. * 1 1 Treatment bit mask
  207. *
  208. * ACXBeaconFilterEntry (221)
  209. * Byte Offset Size (Bytes) Definition
  210. * =========== ============ ==========
  211. * 0 1 IE identifier
  212. * 1 1 Treatment bit mask
  213. * 2 3 OUI
  214. * 5 1 Type
  215. * 6 2 Version
  216. *
  217. *
  218. * Treatment bit mask - The information element handling:
  219. * bit 0 - The information element is compared and transferred
  220. * in case of change.
  221. * bit 1 - The information element is transferred to the host
  222. * with each appearance or disappearance.
  223. * Note that both bits can be set at the same time.
  224. */
  225. #define BEACON_FILTER_TABLE_MAX_IE_NUM (32)
  226. #define BEACON_FILTER_TABLE_MAX_VENDOR_SPECIFIC_IE_NUM (6)
  227. #define BEACON_FILTER_TABLE_IE_ENTRY_SIZE (2)
  228. #define BEACON_FILTER_TABLE_EXTRA_VENDOR_SPECIFIC_IE_SIZE (6)
  229. #define BEACON_FILTER_TABLE_MAX_SIZE ((BEACON_FILTER_TABLE_MAX_IE_NUM * \
  230. BEACON_FILTER_TABLE_IE_ENTRY_SIZE) + \
  231. (BEACON_FILTER_TABLE_MAX_VENDOR_SPECIFIC_IE_NUM * \
  232. BEACON_FILTER_TABLE_EXTRA_VENDOR_SPECIFIC_IE_SIZE))
  233. struct acx_beacon_filter_ie_table {
  234. struct acx_header header;
  235. u8 role_id;
  236. u8 num_ie;
  237. u8 pad[2];
  238. u8 table[BEACON_FILTER_TABLE_MAX_SIZE];
  239. } __packed;
  240. struct acx_conn_monit_params {
  241. struct acx_header header;
  242. u8 role_id;
  243. u8 padding[3];
  244. __le32 synch_fail_thold; /* number of beacons missed */
  245. __le32 bss_lose_timeout; /* number of TU's from synch fail */
  246. } __packed;
  247. struct acx_bt_wlan_coex {
  248. struct acx_header header;
  249. u8 enable;
  250. u8 pad[3];
  251. } __packed;
  252. struct acx_bt_wlan_coex_param {
  253. struct acx_header header;
  254. __le32 params[CONF_SG_PARAMS_MAX];
  255. u8 param_idx;
  256. u8 padding[3];
  257. } __packed;
  258. struct acx_dco_itrim_params {
  259. struct acx_header header;
  260. u8 enable;
  261. u8 padding[3];
  262. __le32 timeout;
  263. } __packed;
  264. struct acx_energy_detection {
  265. struct acx_header header;
  266. /* The RX Clear Channel Assessment threshold in the PHY */
  267. __le16 rx_cca_threshold;
  268. u8 tx_energy_detection;
  269. u8 pad;
  270. } __packed;
  271. struct acx_beacon_broadcast {
  272. struct acx_header header;
  273. u8 role_id;
  274. /* Enables receiving of broadcast packets in PS mode */
  275. u8 rx_broadcast_in_ps;
  276. __le16 beacon_rx_timeout;
  277. __le16 broadcast_timeout;
  278. /* Consecutive PS Poll failures before updating the host */
  279. u8 ps_poll_threshold;
  280. u8 pad[1];
  281. } __packed;
  282. struct acx_event_mask {
  283. struct acx_header header;
  284. __le32 event_mask;
  285. __le32 high_event_mask; /* Unused */
  286. } __packed;
  287. #define SCAN_PASSIVE BIT(0)
  288. #define SCAN_5GHZ_BAND BIT(1)
  289. #define SCAN_TRIGGERED BIT(2)
  290. #define SCAN_PRIORITY_HIGH BIT(3)
  291. /* When set, disable HW encryption */
  292. #define DF_ENCRYPTION_DISABLE 0x01
  293. #define DF_SNIFF_MODE_ENABLE 0x80
  294. struct acx_feature_config {
  295. struct acx_header header;
  296. u8 role_id;
  297. u8 padding[3];
  298. __le32 options;
  299. __le32 data_flow_options;
  300. } __packed;
  301. struct acx_current_tx_power {
  302. struct acx_header header;
  303. u8 role_id;
  304. u8 current_tx_power;
  305. u8 padding[2];
  306. } __packed;
  307. struct acx_wake_up_condition {
  308. struct acx_header header;
  309. u8 role_id;
  310. u8 wake_up_event; /* Only one bit can be set */
  311. u8 listen_interval;
  312. u8 pad[1];
  313. } __packed;
  314. struct acx_aid {
  315. struct acx_header header;
  316. /*
  317. * To be set when associated with an AP.
  318. */
  319. u8 role_id;
  320. u8 reserved;
  321. __le16 aid;
  322. } __packed;
  323. enum acx_preamble_type {
  324. ACX_PREAMBLE_LONG = 0,
  325. ACX_PREAMBLE_SHORT = 1
  326. };
  327. struct acx_preamble {
  328. struct acx_header header;
  329. /*
  330. * When set, the WiLink transmits the frames with a short preamble and
  331. * when cleared, the WiLink transmits the frames with a long preamble.
  332. */
  333. u8 role_id;
  334. u8 preamble;
  335. u8 padding[2];
  336. } __packed;
  337. enum acx_ctsprotect_type {
  338. CTSPROTECT_DISABLE = 0,
  339. CTSPROTECT_ENABLE = 1
  340. };
  341. struct acx_ctsprotect {
  342. struct acx_header header;
  343. u8 role_id;
  344. u8 ctsprotect;
  345. u8 padding[2];
  346. } __packed;
  347. struct acx_tx_statistics {
  348. __le32 internal_desc_overflow;
  349. } __packed;
  350. struct acx_rx_statistics {
  351. __le32 out_of_mem;
  352. __le32 hdr_overflow;
  353. __le32 hw_stuck;
  354. __le32 dropped;
  355. __le32 fcs_err;
  356. __le32 xfr_hint_trig;
  357. __le32 path_reset;
  358. __le32 reset_counter;
  359. } __packed;
  360. struct acx_dma_statistics {
  361. __le32 rx_requested;
  362. __le32 rx_errors;
  363. __le32 tx_requested;
  364. __le32 tx_errors;
  365. } __packed;
  366. struct acx_isr_statistics {
  367. /* host command complete */
  368. __le32 cmd_cmplt;
  369. /* fiqisr() */
  370. __le32 fiqs;
  371. /* (INT_STS_ND & INT_TRIG_RX_HEADER) */
  372. __le32 rx_headers;
  373. /* (INT_STS_ND & INT_TRIG_RX_CMPLT) */
  374. __le32 rx_completes;
  375. /* (INT_STS_ND & INT_TRIG_NO_RX_BUF) */
  376. __le32 rx_mem_overflow;
  377. /* (INT_STS_ND & INT_TRIG_S_RX_RDY) */
  378. __le32 rx_rdys;
  379. /* irqisr() */
  380. __le32 irqs;
  381. /* (INT_STS_ND & INT_TRIG_TX_PROC) */
  382. __le32 tx_procs;
  383. /* (INT_STS_ND & INT_TRIG_DECRYPT_DONE) */
  384. __le32 decrypt_done;
  385. /* (INT_STS_ND & INT_TRIG_DMA0) */
  386. __le32 dma0_done;
  387. /* (INT_STS_ND & INT_TRIG_DMA1) */
  388. __le32 dma1_done;
  389. /* (INT_STS_ND & INT_TRIG_TX_EXC_CMPLT) */
  390. __le32 tx_exch_complete;
  391. /* (INT_STS_ND & INT_TRIG_COMMAND) */
  392. __le32 commands;
  393. /* (INT_STS_ND & INT_TRIG_RX_PROC) */
  394. __le32 rx_procs;
  395. /* (INT_STS_ND & INT_TRIG_PM_802) */
  396. __le32 hw_pm_mode_changes;
  397. /* (INT_STS_ND & INT_TRIG_ACKNOWLEDGE) */
  398. __le32 host_acknowledges;
  399. /* (INT_STS_ND & INT_TRIG_PM_PCI) */
  400. __le32 pci_pm;
  401. /* (INT_STS_ND & INT_TRIG_ACM_WAKEUP) */
  402. __le32 wakeups;
  403. /* (INT_STS_ND & INT_TRIG_LOW_RSSI) */
  404. __le32 low_rssi;
  405. } __packed;
  406. struct acx_wep_statistics {
  407. /* WEP address keys configured */
  408. __le32 addr_key_count;
  409. /* default keys configured */
  410. __le32 default_key_count;
  411. __le32 reserved;
  412. /* number of times that WEP key not found on lookup */
  413. __le32 key_not_found;
  414. /* number of times that WEP key decryption failed */
  415. __le32 decrypt_fail;
  416. /* WEP packets decrypted */
  417. __le32 packets;
  418. /* WEP decrypt interrupts */
  419. __le32 interrupt;
  420. } __packed;
  421. #define ACX_MISSED_BEACONS_SPREAD 10
  422. struct acx_pwr_statistics {
  423. /* the amount of enters into power save mode (both PD & ELP) */
  424. __le32 ps_enter;
  425. /* the amount of enters into ELP mode */
  426. __le32 elp_enter;
  427. /* the amount of missing beacon interrupts to the host */
  428. __le32 missing_bcns;
  429. /* the amount of wake on host-access times */
  430. __le32 wake_on_host;
  431. /* the amount of wake on timer-expire */
  432. __le32 wake_on_timer_exp;
  433. /* the number of packets that were transmitted with PS bit set */
  434. __le32 tx_with_ps;
  435. /* the number of packets that were transmitted with PS bit clear */
  436. __le32 tx_without_ps;
  437. /* the number of received beacons */
  438. __le32 rcvd_beacons;
  439. /* the number of entering into PowerOn (power save off) */
  440. __le32 power_save_off;
  441. /* the number of entries into power save mode */
  442. __le16 enable_ps;
  443. /*
  444. * the number of exits from power save, not including failed PS
  445. * transitions
  446. */
  447. __le16 disable_ps;
  448. /*
  449. * the number of times the TSF counter was adjusted because
  450. * of drift
  451. */
  452. __le32 fix_tsf_ps;
  453. /* Gives statistics about the spread continuous missed beacons.
  454. * The 16 LSB are dedicated for the PS mode.
  455. * The 16 MSB are dedicated for the PS mode.
  456. * cont_miss_bcns_spread[0] - single missed beacon.
  457. * cont_miss_bcns_spread[1] - two continuous missed beacons.
  458. * cont_miss_bcns_spread[2] - three continuous missed beacons.
  459. * ...
  460. * cont_miss_bcns_spread[9] - ten and more continuous missed beacons.
  461. */
  462. __le32 cont_miss_bcns_spread[ACX_MISSED_BEACONS_SPREAD];
  463. /* the number of beacons in awake mode */
  464. __le32 rcvd_awake_beacons;
  465. } __packed;
  466. struct acx_mic_statistics {
  467. __le32 rx_pkts;
  468. __le32 calc_failure;
  469. } __packed;
  470. struct acx_aes_statistics {
  471. __le32 encrypt_fail;
  472. __le32 decrypt_fail;
  473. __le32 encrypt_packets;
  474. __le32 decrypt_packets;
  475. __le32 encrypt_interrupt;
  476. __le32 decrypt_interrupt;
  477. } __packed;
  478. struct acx_event_statistics {
  479. __le32 heart_beat;
  480. __le32 calibration;
  481. __le32 rx_mismatch;
  482. __le32 rx_mem_empty;
  483. __le32 rx_pool;
  484. __le32 oom_late;
  485. __le32 phy_transmit_error;
  486. __le32 tx_stuck;
  487. } __packed;
  488. struct acx_ps_statistics {
  489. __le32 pspoll_timeouts;
  490. __le32 upsd_timeouts;
  491. __le32 upsd_max_sptime;
  492. __le32 upsd_max_apturn;
  493. __le32 pspoll_max_apturn;
  494. __le32 pspoll_utilization;
  495. __le32 upsd_utilization;
  496. } __packed;
  497. struct acx_rxpipe_statistics {
  498. __le32 rx_prep_beacon_drop;
  499. __le32 descr_host_int_trig_rx_data;
  500. __le32 beacon_buffer_thres_host_int_trig_rx_data;
  501. __le32 missed_beacon_host_int_trig_rx_data;
  502. __le32 tx_xfr_host_int_trig_rx_data;
  503. } __packed;
  504. struct acx_statistics {
  505. struct acx_header header;
  506. struct acx_tx_statistics tx;
  507. struct acx_rx_statistics rx;
  508. struct acx_dma_statistics dma;
  509. struct acx_isr_statistics isr;
  510. struct acx_wep_statistics wep;
  511. struct acx_pwr_statistics pwr;
  512. struct acx_aes_statistics aes;
  513. struct acx_mic_statistics mic;
  514. struct acx_event_statistics event;
  515. struct acx_ps_statistics ps;
  516. struct acx_rxpipe_statistics rxpipe;
  517. } __packed;
  518. struct acx_rate_class {
  519. __le32 enabled_rates;
  520. u8 short_retry_limit;
  521. u8 long_retry_limit;
  522. u8 aflags;
  523. u8 reserved;
  524. };
  525. #define ACX_TX_BASIC_RATE 0
  526. #define ACX_TX_AP_FULL_RATE 1
  527. #define ACX_TX_AP_MODE_MGMT_RATE 4
  528. #define ACX_TX_AP_MODE_BCST_RATE 5
  529. struct acx_rate_policy {
  530. struct acx_header header;
  531. __le32 rate_policy_idx;
  532. struct acx_rate_class rate_policy;
  533. } __packed;
  534. struct acx_ac_cfg {
  535. struct acx_header header;
  536. u8 role_id;
  537. u8 ac;
  538. u8 aifsn;
  539. u8 cw_min;
  540. __le16 cw_max;
  541. __le16 tx_op_limit;
  542. } __packed;
  543. struct acx_tid_config {
  544. struct acx_header header;
  545. u8 role_id;
  546. u8 queue_id;
  547. u8 channel_type;
  548. u8 tsid;
  549. u8 ps_scheme;
  550. u8 ack_policy;
  551. u8 padding[2];
  552. __le32 apsd_conf[2];
  553. } __packed;
  554. struct acx_frag_threshold {
  555. struct acx_header header;
  556. __le16 frag_threshold;
  557. u8 padding[2];
  558. } __packed;
  559. struct acx_tx_config_options {
  560. struct acx_header header;
  561. __le16 tx_compl_timeout; /* msec */
  562. __le16 tx_compl_threshold; /* number of packets */
  563. } __packed;
  564. struct wl12xx_acx_config_memory {
  565. struct acx_header header;
  566. u8 rx_mem_block_num;
  567. u8 tx_min_mem_block_num;
  568. u8 num_stations;
  569. u8 num_ssid_profiles;
  570. __le32 total_tx_descriptors;
  571. u8 dyn_mem_enable;
  572. u8 tx_free_req;
  573. u8 rx_free_req;
  574. u8 tx_min;
  575. u8 fwlog_blocks;
  576. u8 padding[3];
  577. } __packed;
  578. struct wl1271_acx_mem_map {
  579. struct acx_header header;
  580. __le32 code_start;
  581. __le32 code_end;
  582. __le32 wep_defkey_start;
  583. __le32 wep_defkey_end;
  584. __le32 sta_table_start;
  585. __le32 sta_table_end;
  586. __le32 packet_template_start;
  587. __le32 packet_template_end;
  588. /* Address of the TX result interface (control block) */
  589. __le32 tx_result;
  590. __le32 tx_result_queue_start;
  591. __le32 queue_memory_start;
  592. __le32 queue_memory_end;
  593. __le32 packet_memory_pool_start;
  594. __le32 packet_memory_pool_end;
  595. __le32 debug_buffer1_start;
  596. __le32 debug_buffer1_end;
  597. __le32 debug_buffer2_start;
  598. __le32 debug_buffer2_end;
  599. /* Number of blocks FW allocated for TX packets */
  600. __le32 num_tx_mem_blocks;
  601. /* Number of blocks FW allocated for RX packets */
  602. __le32 num_rx_mem_blocks;
  603. /* the following 4 fields are valid in SLAVE mode only */
  604. u8 *tx_cbuf;
  605. u8 *rx_cbuf;
  606. __le32 rx_ctrl;
  607. __le32 tx_ctrl;
  608. } __packed;
  609. struct wl1271_acx_rx_config_opt {
  610. struct acx_header header;
  611. __le16 mblk_threshold;
  612. __le16 threshold;
  613. __le16 timeout;
  614. u8 queue_type;
  615. u8 reserved;
  616. } __packed;
  617. struct wl1271_acx_bet_enable {
  618. struct acx_header header;
  619. u8 role_id;
  620. u8 enable;
  621. u8 max_consecutive;
  622. u8 padding[1];
  623. } __packed;
  624. #define ACX_IPV4_VERSION 4
  625. #define ACX_IPV6_VERSION 6
  626. #define ACX_IPV4_ADDR_SIZE 4
  627. /* bitmap of enabled arp_filter features */
  628. #define ACX_ARP_FILTER_ARP_FILTERING BIT(0)
  629. #define ACX_ARP_FILTER_AUTO_ARP BIT(1)
  630. struct wl1271_acx_arp_filter {
  631. struct acx_header header;
  632. u8 role_id;
  633. u8 version; /* ACX_IPV4_VERSION, ACX_IPV6_VERSION */
  634. u8 enable; /* bitmap of enabled ARP filtering features */
  635. u8 padding[1];
  636. u8 address[16]; /* The configured device IP address - all ARP
  637. requests directed to this IP address will pass
  638. through. For IPv4, the first four bytes are
  639. used. */
  640. } __packed;
  641. struct wl1271_acx_pm_config {
  642. struct acx_header header;
  643. __le32 host_clk_settling_time;
  644. u8 host_fast_wakeup_support;
  645. u8 padding[3];
  646. } __packed;
  647. struct wl1271_acx_keep_alive_mode {
  648. struct acx_header header;
  649. u8 role_id;
  650. u8 enabled;
  651. u8 padding[2];
  652. } __packed;
  653. enum {
  654. ACX_KEEP_ALIVE_NO_TX = 0,
  655. ACX_KEEP_ALIVE_PERIOD_ONLY
  656. };
  657. enum {
  658. ACX_KEEP_ALIVE_TPL_INVALID = 0,
  659. ACX_KEEP_ALIVE_TPL_VALID
  660. };
  661. struct wl1271_acx_keep_alive_config {
  662. struct acx_header header;
  663. u8 role_id;
  664. u8 index;
  665. u8 tpl_validation;
  666. u8 trigger;
  667. __le32 period;
  668. } __packed;
  669. #define HOST_IF_CFG_RX_FIFO_ENABLE BIT(0)
  670. #define HOST_IF_CFG_TX_EXTRA_BLKS_SWAP BIT(1)
  671. #define HOST_IF_CFG_TX_PAD_TO_SDIO_BLK BIT(3)
  672. struct wl1271_acx_host_config_bitmap {
  673. struct acx_header header;
  674. __le32 host_cfg_bitmap;
  675. } __packed;
  676. enum {
  677. WL1271_ACX_TRIG_TYPE_LEVEL = 0,
  678. WL1271_ACX_TRIG_TYPE_EDGE,
  679. };
  680. enum {
  681. WL1271_ACX_TRIG_DIR_LOW = 0,
  682. WL1271_ACX_TRIG_DIR_HIGH,
  683. WL1271_ACX_TRIG_DIR_BIDIR,
  684. };
  685. enum {
  686. WL1271_ACX_TRIG_ENABLE = 1,
  687. WL1271_ACX_TRIG_DISABLE,
  688. };
  689. enum {
  690. WL1271_ACX_TRIG_METRIC_RSSI_BEACON = 0,
  691. WL1271_ACX_TRIG_METRIC_RSSI_DATA,
  692. WL1271_ACX_TRIG_METRIC_SNR_BEACON,
  693. WL1271_ACX_TRIG_METRIC_SNR_DATA,
  694. };
  695. enum {
  696. WL1271_ACX_TRIG_IDX_RSSI = 0,
  697. WL1271_ACX_TRIG_COUNT = 8,
  698. };
  699. struct wl1271_acx_rssi_snr_trigger {
  700. struct acx_header header;
  701. u8 role_id;
  702. u8 metric;
  703. u8 type;
  704. u8 dir;
  705. __le16 threshold;
  706. __le16 pacing; /* 0 - 60000 ms */
  707. u8 hysteresis;
  708. u8 index;
  709. u8 enable;
  710. u8 padding[1];
  711. };
  712. struct wl1271_acx_rssi_snr_avg_weights {
  713. struct acx_header header;
  714. u8 role_id;
  715. u8 padding[3];
  716. u8 rssi_beacon;
  717. u8 rssi_data;
  718. u8 snr_beacon;
  719. u8 snr_data;
  720. };
  721. /* special capability bit (not employed by the 802.11n spec) */
  722. #define WL12XX_HT_CAP_HT_OPERATION BIT(16)
  723. /*
  724. * ACX_PEER_HT_CAP
  725. * Configure HT capabilities - declare the capabilities of the peer
  726. * we are connected to.
  727. */
  728. struct wl1271_acx_ht_capabilities {
  729. struct acx_header header;
  730. /* bitmask of capability bits supported by the peer */
  731. __le32 ht_capabilites;
  732. /* Indicates to which link these capabilities apply. */
  733. u8 hlid;
  734. /*
  735. * This the maximum A-MPDU length supported by the AP. The FW may not
  736. * exceed this length when sending A-MPDUs
  737. */
  738. u8 ampdu_max_length;
  739. /* This is the minimal spacing required when sending A-MPDUs to the AP*/
  740. u8 ampdu_min_spacing;
  741. u8 padding;
  742. } __packed;
  743. /*
  744. * ACX_HT_BSS_OPERATION
  745. * Configure HT capabilities - AP rules for behavior in the BSS.
  746. */
  747. struct wl1271_acx_ht_information {
  748. struct acx_header header;
  749. u8 role_id;
  750. /* Values: 0 - RIFS not allowed, 1 - RIFS allowed */
  751. u8 rifs_mode;
  752. /* Values: 0 - 3 like in spec */
  753. u8 ht_protection;
  754. /* Values: 0 - GF protection not required, 1 - GF protection required */
  755. u8 gf_protection;
  756. /*Values: 0 - TX Burst limit not required, 1 - TX Burst Limit required*/
  757. u8 ht_tx_burst_limit;
  758. /*
  759. * Values: 0 - Dual CTS protection not required,
  760. * 1 - Dual CTS Protection required
  761. * Note: When this value is set to 1 FW will protect all TXOP with RTS
  762. * frame and will not use CTS-to-self regardless of the value of the
  763. * ACX_CTS_PROTECTION information element
  764. */
  765. u8 dual_cts_protection;
  766. u8 padding[2];
  767. } __packed;
  768. #define RX_BA_MAX_SESSIONS 2
  769. struct wl1271_acx_ba_initiator_policy {
  770. struct acx_header header;
  771. /* Specifies role Id, Range 0-7, 0xFF means ANY role. */
  772. u8 role_id;
  773. /*
  774. * Per TID setting for allowing TX BA. Set a bit to 1 to allow
  775. * TX BA sessions for the corresponding TID.
  776. */
  777. u8 tid_bitmap;
  778. /* Windows size in number of packets */
  779. u8 win_size;
  780. u8 padding1[1];
  781. /* As initiator inactivity timeout in time units(TU) of 1024us */
  782. u16 inactivity_timeout;
  783. u8 padding[2];
  784. } __packed;
  785. struct wl1271_acx_ba_receiver_setup {
  786. struct acx_header header;
  787. /* Specifies link id, range 0-31 */
  788. u8 hlid;
  789. u8 tid;
  790. u8 enable;
  791. /* Windows size in number of packets */
  792. u8 win_size;
  793. /* BA session starting sequence number. RANGE 0-FFF */
  794. u16 ssn;
  795. u8 padding[2];
  796. } __packed;
  797. struct wl1271_acx_fw_tsf_information {
  798. struct acx_header header;
  799. __le32 current_tsf_high;
  800. __le32 current_tsf_low;
  801. __le32 last_bttt_high;
  802. __le32 last_tbtt_low;
  803. u8 last_dtim_count;
  804. u8 padding[3];
  805. } __packed;
  806. struct wl1271_acx_ps_rx_streaming {
  807. struct acx_header header;
  808. u8 role_id;
  809. u8 tid;
  810. u8 enable;
  811. /* interval between triggers (10-100 msec) */
  812. u8 period;
  813. /* timeout before first trigger (0-200 msec) */
  814. u8 timeout;
  815. u8 padding[3];
  816. } __packed;
  817. struct wl1271_acx_ap_max_tx_retry {
  818. struct acx_header header;
  819. u8 role_id;
  820. u8 padding_1;
  821. /*
  822. * the number of frames transmission failures before
  823. * issuing the aging event.
  824. */
  825. __le16 max_tx_retry;
  826. } __packed;
  827. struct wl1271_acx_config_ps {
  828. struct acx_header header;
  829. u8 exit_retries;
  830. u8 enter_retries;
  831. u8 padding[2];
  832. __le32 null_data_rate;
  833. } __packed;
  834. struct wl1271_acx_inconnection_sta {
  835. struct acx_header header;
  836. u8 addr[ETH_ALEN];
  837. u8 padding1[2];
  838. } __packed;
  839. /*
  840. * ACX_FM_COEX_CFG
  841. * set the FM co-existence parameters.
  842. */
  843. struct wl1271_acx_fm_coex {
  844. struct acx_header header;
  845. /* enable(1) / disable(0) the FM Coex feature */
  846. u8 enable;
  847. /*
  848. * Swallow period used in COEX PLL swallowing mechanism.
  849. * 0xFF = use FW default
  850. */
  851. u8 swallow_period;
  852. /*
  853. * The N divider used in COEX PLL swallowing mechanism for Fref of
  854. * 38.4/19.2 Mhz. 0xFF = use FW default
  855. */
  856. u8 n_divider_fref_set_1;
  857. /*
  858. * The N divider used in COEX PLL swallowing mechanism for Fref of
  859. * 26/52 Mhz. 0xFF = use FW default
  860. */
  861. u8 n_divider_fref_set_2;
  862. /*
  863. * The M divider used in COEX PLL swallowing mechanism for Fref of
  864. * 38.4/19.2 Mhz. 0xFFFF = use FW default
  865. */
  866. __le16 m_divider_fref_set_1;
  867. /*
  868. * The M divider used in COEX PLL swallowing mechanism for Fref of
  869. * 26/52 Mhz. 0xFFFF = use FW default
  870. */
  871. __le16 m_divider_fref_set_2;
  872. /*
  873. * The time duration in uSec required for COEX PLL to stabilize.
  874. * 0xFFFFFFFF = use FW default
  875. */
  876. __le32 coex_pll_stabilization_time;
  877. /*
  878. * The time duration in uSec required for LDO to stabilize.
  879. * 0xFFFFFFFF = use FW default
  880. */
  881. __le16 ldo_stabilization_time;
  882. /*
  883. * The disturbed frequency band margin around the disturbed frequency
  884. * center (single sided).
  885. * For example, if 2 is configured, the following channels will be
  886. * considered disturbed channel:
  887. * 80 +- 0.1 MHz, 91 +- 0.1 MHz, 98 +- 0.1 MHz, 102 +- 0.1 MH
  888. * 0xFF = use FW default
  889. */
  890. u8 fm_disturbed_band_margin;
  891. /*
  892. * The swallow clock difference of the swallowing mechanism.
  893. * 0xFF = use FW default
  894. */
  895. u8 swallow_clk_diff;
  896. } __packed;
  897. #define ACX_RATE_MGMT_ALL_PARAMS 0xff
  898. struct wl12xx_acx_set_rate_mgmt_params {
  899. struct acx_header header;
  900. u8 index; /* 0xff to configure all params */
  901. u8 padding1;
  902. __le16 rate_retry_score;
  903. __le16 per_add;
  904. __le16 per_th1;
  905. __le16 per_th2;
  906. __le16 max_per;
  907. u8 inverse_curiosity_factor;
  908. u8 tx_fail_low_th;
  909. u8 tx_fail_high_th;
  910. u8 per_alpha_shift;
  911. u8 per_add_shift;
  912. u8 per_beta1_shift;
  913. u8 per_beta2_shift;
  914. u8 rate_check_up;
  915. u8 rate_check_down;
  916. u8 rate_retry_policy[ACX_RATE_MGMT_NUM_OF_RATES];
  917. u8 padding2[2];
  918. } __packed;
  919. enum {
  920. ACX_WAKE_UP_CONDITIONS = 0x0002,
  921. ACX_MEM_CFG = 0x0003,
  922. ACX_SLOT = 0x0004,
  923. ACX_AC_CFG = 0x0007,
  924. ACX_MEM_MAP = 0x0008,
  925. ACX_AID = 0x000A,
  926. ACX_MEDIUM_USAGE = 0x000F,
  927. ACX_TX_QUEUE_CFG = 0x0011, /* FIXME: only used by wl1251 */
  928. ACX_STATISTICS = 0x0013, /* Debug API */
  929. ACX_PWR_CONSUMPTION_STATISTICS = 0x0014,
  930. ACX_FEATURE_CFG = 0x0015,
  931. ACX_TID_CFG = 0x001A,
  932. ACX_PS_RX_STREAMING = 0x001B,
  933. ACX_BEACON_FILTER_OPT = 0x001F,
  934. ACX_NOISE_HIST = 0x0021,
  935. ACX_HDK_VERSION = 0x0022, /* ??? */
  936. ACX_PD_THRESHOLD = 0x0023,
  937. ACX_TX_CONFIG_OPT = 0x0024,
  938. ACX_CCA_THRESHOLD = 0x0025,
  939. ACX_EVENT_MBOX_MASK = 0x0026,
  940. ACX_CONN_MONIT_PARAMS = 0x002D,
  941. ACX_BCN_DTIM_OPTIONS = 0x0031,
  942. ACX_SG_ENABLE = 0x0032,
  943. ACX_SG_CFG = 0x0033,
  944. ACX_FM_COEX_CFG = 0x0034,
  945. ACX_BEACON_FILTER_TABLE = 0x0038,
  946. ACX_ARP_IP_FILTER = 0x0039,
  947. ACX_ROAMING_STATISTICS_TBL = 0x003B,
  948. ACX_RATE_POLICY = 0x003D,
  949. ACX_CTS_PROTECTION = 0x003E,
  950. ACX_SLEEP_AUTH = 0x003F,
  951. ACX_PREAMBLE_TYPE = 0x0040,
  952. ACX_ERROR_CNT = 0x0041,
  953. ACX_IBSS_FILTER = 0x0044,
  954. ACX_SERVICE_PERIOD_TIMEOUT = 0x0045,
  955. ACX_TSF_INFO = 0x0046,
  956. ACX_CONFIG_PS_WMM = 0x0049,
  957. ACX_ENABLE_RX_DATA_FILTER = 0x004A,
  958. ACX_SET_RX_DATA_FILTER = 0x004B,
  959. ACX_GET_DATA_FILTER_STATISTICS = 0x004C,
  960. ACX_RX_CONFIG_OPT = 0x004E,
  961. ACX_FRAG_CFG = 0x004F,
  962. ACX_BET_ENABLE = 0x0050,
  963. ACX_RSSI_SNR_TRIGGER = 0x0051,
  964. ACX_RSSI_SNR_WEIGHTS = 0x0052,
  965. ACX_KEEP_ALIVE_MODE = 0x0053,
  966. ACX_SET_KEEP_ALIVE_CONFIG = 0x0054,
  967. ACX_BA_SESSION_INIT_POLICY = 0x0055,
  968. ACX_BA_SESSION_RX_SETUP = 0x0056,
  969. ACX_PEER_HT_CAP = 0x0057,
  970. ACX_HT_BSS_OPERATION = 0x0058,
  971. ACX_COEX_ACTIVITY = 0x0059,
  972. ACX_BURST_MODE = 0x005C,
  973. ACX_SET_RATE_MGMT_PARAMS = 0x005D,
  974. ACX_SET_RATE_ADAPT_PARAMS = 0x0060,
  975. ACX_SET_DCO_ITRIM_PARAMS = 0x0061,
  976. ACX_GEN_FW_CMD = 0x0070,
  977. ACX_HOST_IF_CFG_BITMAP = 0x0071,
  978. ACX_MAX_TX_FAILURE = 0x0072,
  979. ACX_UPDATE_INCONNECTION_STA_LIST = 0x0073,
  980. DOT11_RX_MSDU_LIFE_TIME = 0x1004,
  981. DOT11_CUR_TX_PWR = 0x100D,
  982. DOT11_RX_DOT11_MODE = 0x1012,
  983. DOT11_RTS_THRESHOLD = 0x1013,
  984. DOT11_GROUP_ADDRESS_TBL = 0x1014,
  985. ACX_PM_CONFIG = 0x1016,
  986. ACX_CONFIG_PS = 0x1017,
  987. ACX_CONFIG_HANGOVER = 0x1018,
  988. };
  989. int wl1271_acx_wake_up_conditions(struct wl1271 *wl);
  990. int wl1271_acx_sleep_auth(struct wl1271 *wl, u8 sleep_auth);
  991. int wl1271_acx_tx_power(struct wl1271 *wl, int power);
  992. int wl1271_acx_feature_cfg(struct wl1271 *wl);
  993. int wl1271_acx_mem_map(struct wl1271 *wl,
  994. struct acx_header *mem_map, size_t len);
  995. int wl1271_acx_rx_msdu_life_time(struct wl1271 *wl);
  996. int wl1271_acx_pd_threshold(struct wl1271 *wl);
  997. int wl1271_acx_slot(struct wl1271 *wl, enum acx_slot_type slot_time);
  998. int wl1271_acx_group_address_tbl(struct wl1271 *wl, bool enable,
  999. void *mc_list, u32 mc_list_len);
  1000. int wl1271_acx_service_period_timeout(struct wl1271 *wl);
  1001. int wl1271_acx_rts_threshold(struct wl1271 *wl, u32 rts_threshold);
  1002. int wl1271_acx_dco_itrim_params(struct wl1271 *wl);
  1003. int wl1271_acx_beacon_filter_opt(struct wl1271 *wl, bool enable_filter);
  1004. int wl1271_acx_beacon_filter_table(struct wl1271 *wl);
  1005. int wl1271_acx_conn_monit_params(struct wl1271 *wl, bool enable);
  1006. int wl1271_acx_sg_enable(struct wl1271 *wl, bool enable);
  1007. int wl12xx_acx_sg_cfg(struct wl1271 *wl);
  1008. int wl1271_acx_cca_threshold(struct wl1271 *wl);
  1009. int wl1271_acx_bcn_dtim_options(struct wl1271 *wl);
  1010. int wl1271_acx_aid(struct wl1271 *wl, u16 aid);
  1011. int wl1271_acx_event_mbox_mask(struct wl1271 *wl, u32 event_mask);
  1012. int wl1271_acx_set_preamble(struct wl1271 *wl, enum acx_preamble_type preamble);
  1013. int wl1271_acx_cts_protect(struct wl1271 *wl,
  1014. enum acx_ctsprotect_type ctsprotect);
  1015. int wl1271_acx_statistics(struct wl1271 *wl, struct acx_statistics *stats);
  1016. int wl1271_acx_sta_rate_policies(struct wl1271 *wl);
  1017. int wl1271_acx_ap_rate_policy(struct wl1271 *wl, struct conf_tx_rate_class *c,
  1018. u8 idx);
  1019. int wl1271_acx_ac_cfg(struct wl1271 *wl, u8 ac, u8 cw_min, u16 cw_max,
  1020. u8 aifsn, u16 txop);
  1021. int wl1271_acx_tid_cfg(struct wl1271 *wl, u8 queue_id, u8 channel_type,
  1022. u8 tsid, u8 ps_scheme, u8 ack_policy,
  1023. u32 apsd_conf0, u32 apsd_conf1);
  1024. int wl1271_acx_frag_threshold(struct wl1271 *wl, u32 frag_threshold);
  1025. int wl1271_acx_tx_config_options(struct wl1271 *wl);
  1026. int wl12xx_acx_mem_cfg(struct wl1271 *wl);
  1027. int wl1271_acx_init_mem_config(struct wl1271 *wl);
  1028. int wl1271_acx_host_if_cfg_bitmap(struct wl1271 *wl, u32 host_cfg_bitmap);
  1029. int wl1271_acx_init_rx_interrupt(struct wl1271 *wl);
  1030. int wl1271_acx_smart_reflex(struct wl1271 *wl);
  1031. int wl1271_acx_bet_enable(struct wl1271 *wl, bool enable);
  1032. int wl1271_acx_arp_ip_filter(struct wl1271 *wl, u8 enable, __be32 address);
  1033. int wl1271_acx_pm_config(struct wl1271 *wl);
  1034. int wl1271_acx_keep_alive_mode(struct wl1271 *wl, bool enable);
  1035. int wl1271_acx_keep_alive_config(struct wl1271 *wl, u8 index, u8 tpl_valid);
  1036. int wl1271_acx_rssi_snr_trigger(struct wl1271 *wl, bool enable,
  1037. s16 thold, u8 hyst);
  1038. int wl1271_acx_rssi_snr_avg_weights(struct wl1271 *wl);
  1039. int wl1271_acx_set_ht_capabilities(struct wl1271 *wl,
  1040. struct ieee80211_sta_ht_cap *ht_cap,
  1041. bool allow_ht_operation, u8 hlid);
  1042. int wl1271_acx_set_ht_information(struct wl1271 *wl,
  1043. u16 ht_operation_mode);
  1044. int wl12xx_acx_set_ba_initiator_policy(struct wl1271 *wl);
  1045. int wl12xx_acx_set_ba_receiver_session(struct wl1271 *wl, u8 tid_index,
  1046. u16 ssn, bool enable, u8 peer_hlid);
  1047. int wl1271_acx_tsf_info(struct wl1271 *wl, u64 *mactime);
  1048. int wl1271_acx_ps_rx_streaming(struct wl1271 *wl, bool enable);
  1049. int wl1271_acx_ap_max_tx_retry(struct wl1271 *wl);
  1050. int wl1271_acx_config_ps(struct wl1271 *wl);
  1051. int wl1271_acx_set_inconnection_sta(struct wl1271 *wl, u8 *addr);
  1052. int wl1271_acx_fm_coex(struct wl1271 *wl);
  1053. int wl12xx_acx_set_rate_mgmt_params(struct wl1271 *wl);
  1054. #endif /* __WL1271_ACX_H__ */