gpio.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/io.h>
  20. #include <mach/hardware.h>
  21. #include <asm/irq.h>
  22. #include <mach/irqs.h>
  23. #include <mach/gpio.h>
  24. #include <asm/mach/irq.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE IO_ADDRESS(0xfffce000)
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE IO_ADDRESS(0xfffbe400)
  41. #define OMAP1610_GPIO2_BASE IO_ADDRESS(0xfffbec00)
  42. #define OMAP1610_GPIO3_BASE IO_ADDRESS(0xfffbb400)
  43. #define OMAP1610_GPIO4_BASE IO_ADDRESS(0xfffbbc00)
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  65. #define OMAP730_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  66. #define OMAP730_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  67. #define OMAP730_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  68. #define OMAP730_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  69. #define OMAP730_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * omap24xx specific GPIO registers
  78. */
  79. #define OMAP242X_GPIO1_BASE IO_ADDRESS(0x48018000)
  80. #define OMAP242X_GPIO2_BASE IO_ADDRESS(0x4801a000)
  81. #define OMAP242X_GPIO3_BASE IO_ADDRESS(0x4801c000)
  82. #define OMAP242X_GPIO4_BASE IO_ADDRESS(0x4801e000)
  83. #define OMAP243X_GPIO1_BASE IO_ADDRESS(0x4900C000)
  84. #define OMAP243X_GPIO2_BASE IO_ADDRESS(0x4900E000)
  85. #define OMAP243X_GPIO3_BASE IO_ADDRESS(0x49010000)
  86. #define OMAP243X_GPIO4_BASE IO_ADDRESS(0x49012000)
  87. #define OMAP243X_GPIO5_BASE IO_ADDRESS(0x480B6000)
  88. #define OMAP24XX_GPIO_REVISION 0x0000
  89. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  90. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  91. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  92. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  93. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  94. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  95. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  96. #define OMAP24XX_GPIO_CTRL 0x0030
  97. #define OMAP24XX_GPIO_OE 0x0034
  98. #define OMAP24XX_GPIO_DATAIN 0x0038
  99. #define OMAP24XX_GPIO_DATAOUT 0x003c
  100. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  101. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  102. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  103. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  104. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  105. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  106. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  107. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  108. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  109. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  110. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  111. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  112. /*
  113. * omap34xx specific GPIO registers
  114. */
  115. #define OMAP34XX_GPIO1_BASE IO_ADDRESS(0x48310000)
  116. #define OMAP34XX_GPIO2_BASE IO_ADDRESS(0x49050000)
  117. #define OMAP34XX_GPIO3_BASE IO_ADDRESS(0x49052000)
  118. #define OMAP34XX_GPIO4_BASE IO_ADDRESS(0x49054000)
  119. #define OMAP34XX_GPIO5_BASE IO_ADDRESS(0x49056000)
  120. #define OMAP34XX_GPIO6_BASE IO_ADDRESS(0x49058000)
  121. #define OMAP_MPUIO_VBASE IO_ADDRESS(OMAP_MPUIO_BASE)
  122. struct gpio_bank {
  123. void __iomem *base;
  124. u16 irq;
  125. u16 virtual_irq_start;
  126. int method;
  127. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  128. u32 suspend_wakeup;
  129. u32 saved_wakeup;
  130. #endif
  131. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  132. u32 non_wakeup_gpios;
  133. u32 enabled_non_wakeup_gpios;
  134. u32 saved_datain;
  135. u32 saved_fallingdetect;
  136. u32 saved_risingdetect;
  137. #endif
  138. u32 level_mask;
  139. spinlock_t lock;
  140. struct gpio_chip chip;
  141. struct clk *dbck;
  142. };
  143. #define METHOD_MPUIO 0
  144. #define METHOD_GPIO_1510 1
  145. #define METHOD_GPIO_1610 2
  146. #define METHOD_GPIO_730 3
  147. #define METHOD_GPIO_24XX 4
  148. #ifdef CONFIG_ARCH_OMAP16XX
  149. static struct gpio_bank gpio_bank_1610[5] = {
  150. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  151. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  152. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  153. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  154. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  155. };
  156. #endif
  157. #ifdef CONFIG_ARCH_OMAP15XX
  158. static struct gpio_bank gpio_bank_1510[2] = {
  159. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  160. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  161. };
  162. #endif
  163. #ifdef CONFIG_ARCH_OMAP730
  164. static struct gpio_bank gpio_bank_730[7] = {
  165. { OMAP_MPUIO_VBASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  166. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  167. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  168. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  169. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  170. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  171. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  172. };
  173. #endif
  174. #ifdef CONFIG_ARCH_OMAP24XX
  175. static struct gpio_bank gpio_bank_242x[4] = {
  176. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  177. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  178. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  179. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  180. };
  181. static struct gpio_bank gpio_bank_243x[5] = {
  182. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  183. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  184. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  185. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  186. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  187. };
  188. #endif
  189. #ifdef CONFIG_ARCH_OMAP34XX
  190. static struct gpio_bank gpio_bank_34xx[6] = {
  191. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  192. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  193. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  194. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  195. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  196. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  197. };
  198. #endif
  199. static struct gpio_bank *gpio_bank;
  200. static int gpio_bank_count;
  201. static inline struct gpio_bank *get_gpio_bank(int gpio)
  202. {
  203. if (cpu_is_omap15xx()) {
  204. if (OMAP_GPIO_IS_MPUIO(gpio))
  205. return &gpio_bank[0];
  206. return &gpio_bank[1];
  207. }
  208. if (cpu_is_omap16xx()) {
  209. if (OMAP_GPIO_IS_MPUIO(gpio))
  210. return &gpio_bank[0];
  211. return &gpio_bank[1 + (gpio >> 4)];
  212. }
  213. if (cpu_is_omap730()) {
  214. if (OMAP_GPIO_IS_MPUIO(gpio))
  215. return &gpio_bank[0];
  216. return &gpio_bank[1 + (gpio >> 5)];
  217. }
  218. if (cpu_is_omap24xx())
  219. return &gpio_bank[gpio >> 5];
  220. if (cpu_is_omap34xx())
  221. return &gpio_bank[gpio >> 5];
  222. }
  223. static inline int get_gpio_index(int gpio)
  224. {
  225. if (cpu_is_omap730())
  226. return gpio & 0x1f;
  227. if (cpu_is_omap24xx())
  228. return gpio & 0x1f;
  229. if (cpu_is_omap34xx())
  230. return gpio & 0x1f;
  231. return gpio & 0x0f;
  232. }
  233. static inline int gpio_valid(int gpio)
  234. {
  235. if (gpio < 0)
  236. return -1;
  237. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  238. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  239. return -1;
  240. return 0;
  241. }
  242. if (cpu_is_omap15xx() && gpio < 16)
  243. return 0;
  244. if ((cpu_is_omap16xx()) && gpio < 64)
  245. return 0;
  246. if (cpu_is_omap730() && gpio < 192)
  247. return 0;
  248. if (cpu_is_omap24xx() && gpio < 128)
  249. return 0;
  250. if (cpu_is_omap34xx() && gpio < 160)
  251. return 0;
  252. return -1;
  253. }
  254. static int check_gpio(int gpio)
  255. {
  256. if (unlikely(gpio_valid(gpio)) < 0) {
  257. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  258. dump_stack();
  259. return -1;
  260. }
  261. return 0;
  262. }
  263. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  264. {
  265. void __iomem *reg = bank->base;
  266. u32 l;
  267. switch (bank->method) {
  268. #ifdef CONFIG_ARCH_OMAP1
  269. case METHOD_MPUIO:
  270. reg += OMAP_MPUIO_IO_CNTL;
  271. break;
  272. #endif
  273. #ifdef CONFIG_ARCH_OMAP15XX
  274. case METHOD_GPIO_1510:
  275. reg += OMAP1510_GPIO_DIR_CONTROL;
  276. break;
  277. #endif
  278. #ifdef CONFIG_ARCH_OMAP16XX
  279. case METHOD_GPIO_1610:
  280. reg += OMAP1610_GPIO_DIRECTION;
  281. break;
  282. #endif
  283. #ifdef CONFIG_ARCH_OMAP730
  284. case METHOD_GPIO_730:
  285. reg += OMAP730_GPIO_DIR_CONTROL;
  286. break;
  287. #endif
  288. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  289. case METHOD_GPIO_24XX:
  290. reg += OMAP24XX_GPIO_OE;
  291. break;
  292. #endif
  293. default:
  294. WARN_ON(1);
  295. return;
  296. }
  297. l = __raw_readl(reg);
  298. if (is_input)
  299. l |= 1 << gpio;
  300. else
  301. l &= ~(1 << gpio);
  302. __raw_writel(l, reg);
  303. }
  304. void omap_set_gpio_direction(int gpio, int is_input)
  305. {
  306. struct gpio_bank *bank;
  307. unsigned long flags;
  308. if (check_gpio(gpio) < 0)
  309. return;
  310. bank = get_gpio_bank(gpio);
  311. spin_lock_irqsave(&bank->lock, flags);
  312. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  313. spin_unlock_irqrestore(&bank->lock, flags);
  314. }
  315. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  316. {
  317. void __iomem *reg = bank->base;
  318. u32 l = 0;
  319. switch (bank->method) {
  320. #ifdef CONFIG_ARCH_OMAP1
  321. case METHOD_MPUIO:
  322. reg += OMAP_MPUIO_OUTPUT;
  323. l = __raw_readl(reg);
  324. if (enable)
  325. l |= 1 << gpio;
  326. else
  327. l &= ~(1 << gpio);
  328. break;
  329. #endif
  330. #ifdef CONFIG_ARCH_OMAP15XX
  331. case METHOD_GPIO_1510:
  332. reg += OMAP1510_GPIO_DATA_OUTPUT;
  333. l = __raw_readl(reg);
  334. if (enable)
  335. l |= 1 << gpio;
  336. else
  337. l &= ~(1 << gpio);
  338. break;
  339. #endif
  340. #ifdef CONFIG_ARCH_OMAP16XX
  341. case METHOD_GPIO_1610:
  342. if (enable)
  343. reg += OMAP1610_GPIO_SET_DATAOUT;
  344. else
  345. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  346. l = 1 << gpio;
  347. break;
  348. #endif
  349. #ifdef CONFIG_ARCH_OMAP730
  350. case METHOD_GPIO_730:
  351. reg += OMAP730_GPIO_DATA_OUTPUT;
  352. l = __raw_readl(reg);
  353. if (enable)
  354. l |= 1 << gpio;
  355. else
  356. l &= ~(1 << gpio);
  357. break;
  358. #endif
  359. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  360. case METHOD_GPIO_24XX:
  361. if (enable)
  362. reg += OMAP24XX_GPIO_SETDATAOUT;
  363. else
  364. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  365. l = 1 << gpio;
  366. break;
  367. #endif
  368. default:
  369. WARN_ON(1);
  370. return;
  371. }
  372. __raw_writel(l, reg);
  373. }
  374. static int __omap_get_gpio_datain(int gpio)
  375. {
  376. struct gpio_bank *bank;
  377. void __iomem *reg;
  378. if (check_gpio(gpio) < 0)
  379. return -EINVAL;
  380. bank = get_gpio_bank(gpio);
  381. reg = bank->base;
  382. switch (bank->method) {
  383. #ifdef CONFIG_ARCH_OMAP1
  384. case METHOD_MPUIO:
  385. reg += OMAP_MPUIO_INPUT_LATCH;
  386. break;
  387. #endif
  388. #ifdef CONFIG_ARCH_OMAP15XX
  389. case METHOD_GPIO_1510:
  390. reg += OMAP1510_GPIO_DATA_INPUT;
  391. break;
  392. #endif
  393. #ifdef CONFIG_ARCH_OMAP16XX
  394. case METHOD_GPIO_1610:
  395. reg += OMAP1610_GPIO_DATAIN;
  396. break;
  397. #endif
  398. #ifdef CONFIG_ARCH_OMAP730
  399. case METHOD_GPIO_730:
  400. reg += OMAP730_GPIO_DATA_INPUT;
  401. break;
  402. #endif
  403. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  404. case METHOD_GPIO_24XX:
  405. reg += OMAP24XX_GPIO_DATAIN;
  406. break;
  407. #endif
  408. default:
  409. return -EINVAL;
  410. }
  411. return (__raw_readl(reg)
  412. & (1 << get_gpio_index(gpio))) != 0;
  413. }
  414. #define MOD_REG_BIT(reg, bit_mask, set) \
  415. do { \
  416. int l = __raw_readl(base + reg); \
  417. if (set) l |= bit_mask; \
  418. else l &= ~bit_mask; \
  419. __raw_writel(l, base + reg); \
  420. } while(0)
  421. void omap_set_gpio_debounce(int gpio, int enable)
  422. {
  423. struct gpio_bank *bank;
  424. void __iomem *reg;
  425. u32 val, l = 1 << get_gpio_index(gpio);
  426. if (cpu_class_is_omap1())
  427. return;
  428. bank = get_gpio_bank(gpio);
  429. reg = bank->base;
  430. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  431. val = __raw_readl(reg);
  432. if (enable && !(val & l))
  433. val |= l;
  434. else if (!enable && val & l)
  435. val &= ~l;
  436. else
  437. return;
  438. if (cpu_is_omap34xx())
  439. enable ? clk_enable(bank->dbck) : clk_disable(bank->dbck);
  440. __raw_writel(val, reg);
  441. }
  442. EXPORT_SYMBOL(omap_set_gpio_debounce);
  443. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  444. {
  445. struct gpio_bank *bank;
  446. void __iomem *reg;
  447. if (cpu_class_is_omap1())
  448. return;
  449. bank = get_gpio_bank(gpio);
  450. reg = bank->base;
  451. enc_time &= 0xff;
  452. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  453. __raw_writel(enc_time, reg);
  454. }
  455. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  456. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  457. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  458. int trigger)
  459. {
  460. void __iomem *base = bank->base;
  461. u32 gpio_bit = 1 << gpio;
  462. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  463. trigger & IRQ_TYPE_LEVEL_LOW);
  464. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  465. trigger & IRQ_TYPE_LEVEL_HIGH);
  466. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  467. trigger & IRQ_TYPE_EDGE_RISING);
  468. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  469. trigger & IRQ_TYPE_EDGE_FALLING);
  470. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  471. if (trigger != 0)
  472. __raw_writel(1 << gpio, bank->base
  473. + OMAP24XX_GPIO_SETWKUENA);
  474. else
  475. __raw_writel(1 << gpio, bank->base
  476. + OMAP24XX_GPIO_CLEARWKUENA);
  477. } else {
  478. if (trigger != 0)
  479. bank->enabled_non_wakeup_gpios |= gpio_bit;
  480. else
  481. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  482. }
  483. bank->level_mask =
  484. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  485. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  486. }
  487. #endif
  488. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  489. {
  490. void __iomem *reg = bank->base;
  491. u32 l = 0;
  492. switch (bank->method) {
  493. #ifdef CONFIG_ARCH_OMAP1
  494. case METHOD_MPUIO:
  495. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  496. l = __raw_readl(reg);
  497. if (trigger & IRQ_TYPE_EDGE_RISING)
  498. l |= 1 << gpio;
  499. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  500. l &= ~(1 << gpio);
  501. else
  502. goto bad;
  503. break;
  504. #endif
  505. #ifdef CONFIG_ARCH_OMAP15XX
  506. case METHOD_GPIO_1510:
  507. reg += OMAP1510_GPIO_INT_CONTROL;
  508. l = __raw_readl(reg);
  509. if (trigger & IRQ_TYPE_EDGE_RISING)
  510. l |= 1 << gpio;
  511. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  512. l &= ~(1 << gpio);
  513. else
  514. goto bad;
  515. break;
  516. #endif
  517. #ifdef CONFIG_ARCH_OMAP16XX
  518. case METHOD_GPIO_1610:
  519. if (gpio & 0x08)
  520. reg += OMAP1610_GPIO_EDGE_CTRL2;
  521. else
  522. reg += OMAP1610_GPIO_EDGE_CTRL1;
  523. gpio &= 0x07;
  524. l = __raw_readl(reg);
  525. l &= ~(3 << (gpio << 1));
  526. if (trigger & IRQ_TYPE_EDGE_RISING)
  527. l |= 2 << (gpio << 1);
  528. if (trigger & IRQ_TYPE_EDGE_FALLING)
  529. l |= 1 << (gpio << 1);
  530. if (trigger)
  531. /* Enable wake-up during idle for dynamic tick */
  532. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  533. else
  534. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  535. break;
  536. #endif
  537. #ifdef CONFIG_ARCH_OMAP730
  538. case METHOD_GPIO_730:
  539. reg += OMAP730_GPIO_INT_CONTROL;
  540. l = __raw_readl(reg);
  541. if (trigger & IRQ_TYPE_EDGE_RISING)
  542. l |= 1 << gpio;
  543. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  544. l &= ~(1 << gpio);
  545. else
  546. goto bad;
  547. break;
  548. #endif
  549. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  550. case METHOD_GPIO_24XX:
  551. set_24xx_gpio_triggering(bank, gpio, trigger);
  552. break;
  553. #endif
  554. default:
  555. goto bad;
  556. }
  557. __raw_writel(l, reg);
  558. return 0;
  559. bad:
  560. return -EINVAL;
  561. }
  562. static int gpio_irq_type(unsigned irq, unsigned type)
  563. {
  564. struct gpio_bank *bank;
  565. unsigned gpio;
  566. int retval;
  567. unsigned long flags;
  568. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  569. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  570. else
  571. gpio = irq - IH_GPIO_BASE;
  572. if (check_gpio(gpio) < 0)
  573. return -EINVAL;
  574. if (type & ~IRQ_TYPE_SENSE_MASK)
  575. return -EINVAL;
  576. /* OMAP1 allows only only edge triggering */
  577. if (!cpu_class_is_omap2()
  578. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  579. return -EINVAL;
  580. bank = get_irq_chip_data(irq);
  581. spin_lock_irqsave(&bank->lock, flags);
  582. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  583. if (retval == 0) {
  584. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  585. irq_desc[irq].status |= type;
  586. }
  587. spin_unlock_irqrestore(&bank->lock, flags);
  588. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  589. __set_irq_handler_unlocked(irq, handle_level_irq);
  590. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  591. __set_irq_handler_unlocked(irq, handle_edge_irq);
  592. return retval;
  593. }
  594. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  595. {
  596. void __iomem *reg = bank->base;
  597. switch (bank->method) {
  598. #ifdef CONFIG_ARCH_OMAP1
  599. case METHOD_MPUIO:
  600. /* MPUIO irqstatus is reset by reading the status register,
  601. * so do nothing here */
  602. return;
  603. #endif
  604. #ifdef CONFIG_ARCH_OMAP15XX
  605. case METHOD_GPIO_1510:
  606. reg += OMAP1510_GPIO_INT_STATUS;
  607. break;
  608. #endif
  609. #ifdef CONFIG_ARCH_OMAP16XX
  610. case METHOD_GPIO_1610:
  611. reg += OMAP1610_GPIO_IRQSTATUS1;
  612. break;
  613. #endif
  614. #ifdef CONFIG_ARCH_OMAP730
  615. case METHOD_GPIO_730:
  616. reg += OMAP730_GPIO_INT_STATUS;
  617. break;
  618. #endif
  619. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  620. case METHOD_GPIO_24XX:
  621. reg += OMAP24XX_GPIO_IRQSTATUS1;
  622. break;
  623. #endif
  624. default:
  625. WARN_ON(1);
  626. return;
  627. }
  628. __raw_writel(gpio_mask, reg);
  629. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  630. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  631. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  632. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  633. #endif
  634. }
  635. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  636. {
  637. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  638. }
  639. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  640. {
  641. void __iomem *reg = bank->base;
  642. int inv = 0;
  643. u32 l;
  644. u32 mask;
  645. switch (bank->method) {
  646. #ifdef CONFIG_ARCH_OMAP1
  647. case METHOD_MPUIO:
  648. reg += OMAP_MPUIO_GPIO_MASKIT;
  649. mask = 0xffff;
  650. inv = 1;
  651. break;
  652. #endif
  653. #ifdef CONFIG_ARCH_OMAP15XX
  654. case METHOD_GPIO_1510:
  655. reg += OMAP1510_GPIO_INT_MASK;
  656. mask = 0xffff;
  657. inv = 1;
  658. break;
  659. #endif
  660. #ifdef CONFIG_ARCH_OMAP16XX
  661. case METHOD_GPIO_1610:
  662. reg += OMAP1610_GPIO_IRQENABLE1;
  663. mask = 0xffff;
  664. break;
  665. #endif
  666. #ifdef CONFIG_ARCH_OMAP730
  667. case METHOD_GPIO_730:
  668. reg += OMAP730_GPIO_INT_MASK;
  669. mask = 0xffffffff;
  670. inv = 1;
  671. break;
  672. #endif
  673. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  674. case METHOD_GPIO_24XX:
  675. reg += OMAP24XX_GPIO_IRQENABLE1;
  676. mask = 0xffffffff;
  677. break;
  678. #endif
  679. default:
  680. WARN_ON(1);
  681. return 0;
  682. }
  683. l = __raw_readl(reg);
  684. if (inv)
  685. l = ~l;
  686. l &= mask;
  687. return l;
  688. }
  689. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  690. {
  691. void __iomem *reg = bank->base;
  692. u32 l;
  693. switch (bank->method) {
  694. #ifdef CONFIG_ARCH_OMAP1
  695. case METHOD_MPUIO:
  696. reg += OMAP_MPUIO_GPIO_MASKIT;
  697. l = __raw_readl(reg);
  698. if (enable)
  699. l &= ~(gpio_mask);
  700. else
  701. l |= gpio_mask;
  702. break;
  703. #endif
  704. #ifdef CONFIG_ARCH_OMAP15XX
  705. case METHOD_GPIO_1510:
  706. reg += OMAP1510_GPIO_INT_MASK;
  707. l = __raw_readl(reg);
  708. if (enable)
  709. l &= ~(gpio_mask);
  710. else
  711. l |= gpio_mask;
  712. break;
  713. #endif
  714. #ifdef CONFIG_ARCH_OMAP16XX
  715. case METHOD_GPIO_1610:
  716. if (enable)
  717. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  718. else
  719. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  720. l = gpio_mask;
  721. break;
  722. #endif
  723. #ifdef CONFIG_ARCH_OMAP730
  724. case METHOD_GPIO_730:
  725. reg += OMAP730_GPIO_INT_MASK;
  726. l = __raw_readl(reg);
  727. if (enable)
  728. l &= ~(gpio_mask);
  729. else
  730. l |= gpio_mask;
  731. break;
  732. #endif
  733. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  734. case METHOD_GPIO_24XX:
  735. if (enable)
  736. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  737. else
  738. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  739. l = gpio_mask;
  740. break;
  741. #endif
  742. default:
  743. WARN_ON(1);
  744. return;
  745. }
  746. __raw_writel(l, reg);
  747. }
  748. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  749. {
  750. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  751. }
  752. /*
  753. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  754. * 1510 does not seem to have a wake-up register. If JTAG is connected
  755. * to the target, system will wake up always on GPIO events. While
  756. * system is running all registered GPIO interrupts need to have wake-up
  757. * enabled. When system is suspended, only selected GPIO interrupts need
  758. * to have wake-up enabled.
  759. */
  760. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  761. {
  762. unsigned long flags;
  763. switch (bank->method) {
  764. #ifdef CONFIG_ARCH_OMAP16XX
  765. case METHOD_MPUIO:
  766. case METHOD_GPIO_1610:
  767. spin_lock_irqsave(&bank->lock, flags);
  768. if (enable) {
  769. bank->suspend_wakeup |= (1 << gpio);
  770. enable_irq_wake(bank->irq);
  771. } else {
  772. disable_irq_wake(bank->irq);
  773. bank->suspend_wakeup &= ~(1 << gpio);
  774. }
  775. spin_unlock_irqrestore(&bank->lock, flags);
  776. return 0;
  777. #endif
  778. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  779. case METHOD_GPIO_24XX:
  780. if (bank->non_wakeup_gpios & (1 << gpio)) {
  781. printk(KERN_ERR "Unable to modify wakeup on "
  782. "non-wakeup GPIO%d\n",
  783. (bank - gpio_bank) * 32 + gpio);
  784. return -EINVAL;
  785. }
  786. spin_lock_irqsave(&bank->lock, flags);
  787. if (enable) {
  788. bank->suspend_wakeup |= (1 << gpio);
  789. enable_irq_wake(bank->irq);
  790. } else {
  791. disable_irq_wake(bank->irq);
  792. bank->suspend_wakeup &= ~(1 << gpio);
  793. }
  794. spin_unlock_irqrestore(&bank->lock, flags);
  795. return 0;
  796. #endif
  797. default:
  798. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  799. bank->method);
  800. return -EINVAL;
  801. }
  802. }
  803. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  804. {
  805. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  806. _set_gpio_irqenable(bank, gpio, 0);
  807. _clear_gpio_irqstatus(bank, gpio);
  808. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  809. }
  810. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  811. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  812. {
  813. unsigned int gpio = irq - IH_GPIO_BASE;
  814. struct gpio_bank *bank;
  815. int retval;
  816. if (check_gpio(gpio) < 0)
  817. return -ENODEV;
  818. bank = get_irq_chip_data(irq);
  819. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  820. return retval;
  821. }
  822. int omap_request_gpio(int gpio)
  823. {
  824. struct gpio_bank *bank;
  825. unsigned long flags;
  826. int status;
  827. if (check_gpio(gpio) < 0)
  828. return -EINVAL;
  829. status = gpio_request(gpio, NULL);
  830. if (status < 0)
  831. return status;
  832. bank = get_gpio_bank(gpio);
  833. spin_lock_irqsave(&bank->lock, flags);
  834. /* Set trigger to none. You need to enable the desired trigger with
  835. * request_irq() or set_irq_type().
  836. */
  837. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  838. #ifdef CONFIG_ARCH_OMAP15XX
  839. if (bank->method == METHOD_GPIO_1510) {
  840. void __iomem *reg;
  841. /* Claim the pin for MPU */
  842. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  843. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  844. }
  845. #endif
  846. spin_unlock_irqrestore(&bank->lock, flags);
  847. return 0;
  848. }
  849. void omap_free_gpio(int gpio)
  850. {
  851. struct gpio_bank *bank;
  852. unsigned long flags;
  853. if (check_gpio(gpio) < 0)
  854. return;
  855. bank = get_gpio_bank(gpio);
  856. spin_lock_irqsave(&bank->lock, flags);
  857. if (unlikely(!gpiochip_is_requested(&bank->chip,
  858. get_gpio_index(gpio)))) {
  859. spin_unlock_irqrestore(&bank->lock, flags);
  860. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  861. dump_stack();
  862. return;
  863. }
  864. #ifdef CONFIG_ARCH_OMAP16XX
  865. if (bank->method == METHOD_GPIO_1610) {
  866. /* Disable wake-up during idle for dynamic tick */
  867. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  868. __raw_writel(1 << get_gpio_index(gpio), reg);
  869. }
  870. #endif
  871. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  872. if (bank->method == METHOD_GPIO_24XX) {
  873. /* Disable wake-up during idle for dynamic tick */
  874. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  875. __raw_writel(1 << get_gpio_index(gpio), reg);
  876. }
  877. #endif
  878. _reset_gpio(bank, gpio);
  879. spin_unlock_irqrestore(&bank->lock, flags);
  880. gpio_free(gpio);
  881. }
  882. /*
  883. * We need to unmask the GPIO bank interrupt as soon as possible to
  884. * avoid missing GPIO interrupts for other lines in the bank.
  885. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  886. * in the bank to avoid missing nested interrupts for a GPIO line.
  887. * If we wait to unmask individual GPIO lines in the bank after the
  888. * line's interrupt handler has been run, we may miss some nested
  889. * interrupts.
  890. */
  891. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  892. {
  893. void __iomem *isr_reg = NULL;
  894. u32 isr;
  895. unsigned int gpio_irq;
  896. struct gpio_bank *bank;
  897. u32 retrigger = 0;
  898. int unmasked = 0;
  899. desc->chip->ack(irq);
  900. bank = get_irq_data(irq);
  901. #ifdef CONFIG_ARCH_OMAP1
  902. if (bank->method == METHOD_MPUIO)
  903. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  904. #endif
  905. #ifdef CONFIG_ARCH_OMAP15XX
  906. if (bank->method == METHOD_GPIO_1510)
  907. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  908. #endif
  909. #if defined(CONFIG_ARCH_OMAP16XX)
  910. if (bank->method == METHOD_GPIO_1610)
  911. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  912. #endif
  913. #ifdef CONFIG_ARCH_OMAP730
  914. if (bank->method == METHOD_GPIO_730)
  915. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  916. #endif
  917. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  918. if (bank->method == METHOD_GPIO_24XX)
  919. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  920. #endif
  921. while(1) {
  922. u32 isr_saved, level_mask = 0;
  923. u32 enabled;
  924. enabled = _get_gpio_irqbank_mask(bank);
  925. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  926. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  927. isr &= 0x0000ffff;
  928. if (cpu_class_is_omap2()) {
  929. level_mask = bank->level_mask & enabled;
  930. }
  931. /* clear edge sensitive interrupts before handler(s) are
  932. called so that we don't miss any interrupt occurred while
  933. executing them */
  934. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  935. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  936. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  937. /* if there is only edge sensitive GPIO pin interrupts
  938. configured, we could unmask GPIO bank interrupt immediately */
  939. if (!level_mask && !unmasked) {
  940. unmasked = 1;
  941. desc->chip->unmask(irq);
  942. }
  943. isr |= retrigger;
  944. retrigger = 0;
  945. if (!isr)
  946. break;
  947. gpio_irq = bank->virtual_irq_start;
  948. for (; isr != 0; isr >>= 1, gpio_irq++) {
  949. if (!(isr & 1))
  950. continue;
  951. generic_handle_irq(gpio_irq);
  952. }
  953. }
  954. /* if bank has any level sensitive GPIO pin interrupt
  955. configured, we must unmask the bank interrupt only after
  956. handler(s) are executed in order to avoid spurious bank
  957. interrupt */
  958. if (!unmasked)
  959. desc->chip->unmask(irq);
  960. }
  961. static void gpio_irq_shutdown(unsigned int irq)
  962. {
  963. unsigned int gpio = irq - IH_GPIO_BASE;
  964. struct gpio_bank *bank = get_irq_chip_data(irq);
  965. _reset_gpio(bank, gpio);
  966. }
  967. static void gpio_ack_irq(unsigned int irq)
  968. {
  969. unsigned int gpio = irq - IH_GPIO_BASE;
  970. struct gpio_bank *bank = get_irq_chip_data(irq);
  971. _clear_gpio_irqstatus(bank, gpio);
  972. }
  973. static void gpio_mask_irq(unsigned int irq)
  974. {
  975. unsigned int gpio = irq - IH_GPIO_BASE;
  976. struct gpio_bank *bank = get_irq_chip_data(irq);
  977. _set_gpio_irqenable(bank, gpio, 0);
  978. }
  979. static void gpio_unmask_irq(unsigned int irq)
  980. {
  981. unsigned int gpio = irq - IH_GPIO_BASE;
  982. struct gpio_bank *bank = get_irq_chip_data(irq);
  983. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  984. /* For level-triggered GPIOs, the clearing must be done after
  985. * the HW source is cleared, thus after the handler has run */
  986. if (bank->level_mask & irq_mask) {
  987. _set_gpio_irqenable(bank, gpio, 0);
  988. _clear_gpio_irqstatus(bank, gpio);
  989. }
  990. _set_gpio_irqenable(bank, gpio, 1);
  991. }
  992. static struct irq_chip gpio_irq_chip = {
  993. .name = "GPIO",
  994. .shutdown = gpio_irq_shutdown,
  995. .ack = gpio_ack_irq,
  996. .mask = gpio_mask_irq,
  997. .unmask = gpio_unmask_irq,
  998. .set_type = gpio_irq_type,
  999. .set_wake = gpio_wake_enable,
  1000. };
  1001. /*---------------------------------------------------------------------*/
  1002. #ifdef CONFIG_ARCH_OMAP1
  1003. /* MPUIO uses the always-on 32k clock */
  1004. static void mpuio_ack_irq(unsigned int irq)
  1005. {
  1006. /* The ISR is reset automatically, so do nothing here. */
  1007. }
  1008. static void mpuio_mask_irq(unsigned int irq)
  1009. {
  1010. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1011. struct gpio_bank *bank = get_irq_chip_data(irq);
  1012. _set_gpio_irqenable(bank, gpio, 0);
  1013. }
  1014. static void mpuio_unmask_irq(unsigned int irq)
  1015. {
  1016. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1017. struct gpio_bank *bank = get_irq_chip_data(irq);
  1018. _set_gpio_irqenable(bank, gpio, 1);
  1019. }
  1020. static struct irq_chip mpuio_irq_chip = {
  1021. .name = "MPUIO",
  1022. .ack = mpuio_ack_irq,
  1023. .mask = mpuio_mask_irq,
  1024. .unmask = mpuio_unmask_irq,
  1025. .set_type = gpio_irq_type,
  1026. #ifdef CONFIG_ARCH_OMAP16XX
  1027. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1028. .set_wake = gpio_wake_enable,
  1029. #endif
  1030. };
  1031. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1032. #ifdef CONFIG_ARCH_OMAP16XX
  1033. #include <linux/platform_device.h>
  1034. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1035. {
  1036. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1037. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1038. unsigned long flags;
  1039. spin_lock_irqsave(&bank->lock, flags);
  1040. bank->saved_wakeup = __raw_readl(mask_reg);
  1041. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1042. spin_unlock_irqrestore(&bank->lock, flags);
  1043. return 0;
  1044. }
  1045. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1046. {
  1047. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1048. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1049. unsigned long flags;
  1050. spin_lock_irqsave(&bank->lock, flags);
  1051. __raw_writel(bank->saved_wakeup, mask_reg);
  1052. spin_unlock_irqrestore(&bank->lock, flags);
  1053. return 0;
  1054. }
  1055. /* use platform_driver for this, now that there's no longer any
  1056. * point to sys_device (other than not disturbing old code).
  1057. */
  1058. static struct platform_driver omap_mpuio_driver = {
  1059. .suspend_late = omap_mpuio_suspend_late,
  1060. .resume_early = omap_mpuio_resume_early,
  1061. .driver = {
  1062. .name = "mpuio",
  1063. },
  1064. };
  1065. static struct platform_device omap_mpuio_device = {
  1066. .name = "mpuio",
  1067. .id = -1,
  1068. .dev = {
  1069. .driver = &omap_mpuio_driver.driver,
  1070. }
  1071. /* could list the /proc/iomem resources */
  1072. };
  1073. static inline void mpuio_init(void)
  1074. {
  1075. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1076. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1077. (void) platform_device_register(&omap_mpuio_device);
  1078. }
  1079. #else
  1080. static inline void mpuio_init(void) {}
  1081. #endif /* 16xx */
  1082. #else
  1083. extern struct irq_chip mpuio_irq_chip;
  1084. #define bank_is_mpuio(bank) 0
  1085. static inline void mpuio_init(void) {}
  1086. #endif
  1087. /*---------------------------------------------------------------------*/
  1088. /* REVISIT these are stupid implementations! replace by ones that
  1089. * don't switch on METHOD_* and which mostly avoid spinlocks
  1090. */
  1091. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1092. {
  1093. struct gpio_bank *bank;
  1094. unsigned long flags;
  1095. bank = container_of(chip, struct gpio_bank, chip);
  1096. spin_lock_irqsave(&bank->lock, flags);
  1097. _set_gpio_direction(bank, offset, 1);
  1098. spin_unlock_irqrestore(&bank->lock, flags);
  1099. return 0;
  1100. }
  1101. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1102. {
  1103. return __omap_get_gpio_datain(chip->base + offset);
  1104. }
  1105. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1106. {
  1107. struct gpio_bank *bank;
  1108. unsigned long flags;
  1109. bank = container_of(chip, struct gpio_bank, chip);
  1110. spin_lock_irqsave(&bank->lock, flags);
  1111. _set_gpio_dataout(bank, offset, value);
  1112. _set_gpio_direction(bank, offset, 0);
  1113. spin_unlock_irqrestore(&bank->lock, flags);
  1114. return 0;
  1115. }
  1116. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1117. {
  1118. struct gpio_bank *bank;
  1119. unsigned long flags;
  1120. bank = container_of(chip, struct gpio_bank, chip);
  1121. spin_lock_irqsave(&bank->lock, flags);
  1122. _set_gpio_dataout(bank, offset, value);
  1123. spin_unlock_irqrestore(&bank->lock, flags);
  1124. }
  1125. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1126. {
  1127. struct gpio_bank *bank;
  1128. bank = container_of(chip, struct gpio_bank, chip);
  1129. return bank->virtual_irq_start + offset;
  1130. }
  1131. /*---------------------------------------------------------------------*/
  1132. static int initialized;
  1133. #if !defined(CONFIG_ARCH_OMAP3)
  1134. static struct clk * gpio_ick;
  1135. #endif
  1136. #if defined(CONFIG_ARCH_OMAP2)
  1137. static struct clk * gpio_fck;
  1138. #endif
  1139. #if defined(CONFIG_ARCH_OMAP2430)
  1140. static struct clk * gpio5_ick;
  1141. static struct clk * gpio5_fck;
  1142. #endif
  1143. #if defined(CONFIG_ARCH_OMAP3)
  1144. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1145. #endif
  1146. /* This lock class tells lockdep that GPIO irqs are in a different
  1147. * category than their parents, so it won't report false recursion.
  1148. */
  1149. static struct lock_class_key gpio_lock_class;
  1150. static int __init _omap_gpio_init(void)
  1151. {
  1152. int i;
  1153. int gpio = 0;
  1154. struct gpio_bank *bank;
  1155. char clk_name[11];
  1156. initialized = 1;
  1157. #if defined(CONFIG_ARCH_OMAP1)
  1158. if (cpu_is_omap15xx()) {
  1159. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1160. if (IS_ERR(gpio_ick))
  1161. printk("Could not get arm_gpio_ck\n");
  1162. else
  1163. clk_enable(gpio_ick);
  1164. }
  1165. #endif
  1166. #if defined(CONFIG_ARCH_OMAP2)
  1167. if (cpu_class_is_omap2()) {
  1168. gpio_ick = clk_get(NULL, "gpios_ick");
  1169. if (IS_ERR(gpio_ick))
  1170. printk("Could not get gpios_ick\n");
  1171. else
  1172. clk_enable(gpio_ick);
  1173. gpio_fck = clk_get(NULL, "gpios_fck");
  1174. if (IS_ERR(gpio_fck))
  1175. printk("Could not get gpios_fck\n");
  1176. else
  1177. clk_enable(gpio_fck);
  1178. /*
  1179. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1180. */
  1181. #if defined(CONFIG_ARCH_OMAP2430)
  1182. if (cpu_is_omap2430()) {
  1183. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1184. if (IS_ERR(gpio5_ick))
  1185. printk("Could not get gpio5_ick\n");
  1186. else
  1187. clk_enable(gpio5_ick);
  1188. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1189. if (IS_ERR(gpio5_fck))
  1190. printk("Could not get gpio5_fck\n");
  1191. else
  1192. clk_enable(gpio5_fck);
  1193. }
  1194. #endif
  1195. }
  1196. #endif
  1197. #if defined(CONFIG_ARCH_OMAP3)
  1198. if (cpu_is_omap34xx()) {
  1199. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1200. sprintf(clk_name, "gpio%d_ick", i + 1);
  1201. gpio_iclks[i] = clk_get(NULL, clk_name);
  1202. if (IS_ERR(gpio_iclks[i]))
  1203. printk(KERN_ERR "Could not get %s\n", clk_name);
  1204. else
  1205. clk_enable(gpio_iclks[i]);
  1206. }
  1207. }
  1208. #endif
  1209. #ifdef CONFIG_ARCH_OMAP15XX
  1210. if (cpu_is_omap15xx()) {
  1211. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1212. gpio_bank_count = 2;
  1213. gpio_bank = gpio_bank_1510;
  1214. }
  1215. #endif
  1216. #if defined(CONFIG_ARCH_OMAP16XX)
  1217. if (cpu_is_omap16xx()) {
  1218. u32 rev;
  1219. gpio_bank_count = 5;
  1220. gpio_bank = gpio_bank_1610;
  1221. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1222. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1223. (rev >> 4) & 0x0f, rev & 0x0f);
  1224. }
  1225. #endif
  1226. #ifdef CONFIG_ARCH_OMAP730
  1227. if (cpu_is_omap730()) {
  1228. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1229. gpio_bank_count = 7;
  1230. gpio_bank = gpio_bank_730;
  1231. }
  1232. #endif
  1233. #ifdef CONFIG_ARCH_OMAP24XX
  1234. if (cpu_is_omap242x()) {
  1235. int rev;
  1236. gpio_bank_count = 4;
  1237. gpio_bank = gpio_bank_242x;
  1238. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1239. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1240. (rev >> 4) & 0x0f, rev & 0x0f);
  1241. }
  1242. if (cpu_is_omap243x()) {
  1243. int rev;
  1244. gpio_bank_count = 5;
  1245. gpio_bank = gpio_bank_243x;
  1246. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1247. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1248. (rev >> 4) & 0x0f, rev & 0x0f);
  1249. }
  1250. #endif
  1251. #ifdef CONFIG_ARCH_OMAP34XX
  1252. if (cpu_is_omap34xx()) {
  1253. int rev;
  1254. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1255. gpio_bank = gpio_bank_34xx;
  1256. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1257. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1258. (rev >> 4) & 0x0f, rev & 0x0f);
  1259. }
  1260. #endif
  1261. for (i = 0; i < gpio_bank_count; i++) {
  1262. int j, gpio_count = 16;
  1263. bank = &gpio_bank[i];
  1264. spin_lock_init(&bank->lock);
  1265. if (bank_is_mpuio(bank))
  1266. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1267. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1268. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1269. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1270. }
  1271. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1272. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1273. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1274. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1275. }
  1276. if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
  1277. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1278. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1279. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1280. }
  1281. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1282. if (bank->method == METHOD_GPIO_24XX) {
  1283. static const u32 non_wakeup_gpios[] = {
  1284. 0xe203ffc0, 0x08700040
  1285. };
  1286. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1287. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1288. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1289. /* Initialize interface clock ungated, module enabled */
  1290. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1291. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1292. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1293. gpio_count = 32;
  1294. }
  1295. #endif
  1296. /* REVISIT eventually switch from OMAP-specific gpio structs
  1297. * over to the generic ones
  1298. */
  1299. bank->chip.direction_input = gpio_input;
  1300. bank->chip.get = gpio_get;
  1301. bank->chip.direction_output = gpio_output;
  1302. bank->chip.set = gpio_set;
  1303. bank->chip.to_irq = gpio_2irq;
  1304. if (bank_is_mpuio(bank)) {
  1305. bank->chip.label = "mpuio";
  1306. #ifdef CONFIG_ARCH_OMAP16XX
  1307. bank->chip.dev = &omap_mpuio_device.dev;
  1308. #endif
  1309. bank->chip.base = OMAP_MPUIO(0);
  1310. } else {
  1311. bank->chip.label = "gpio";
  1312. bank->chip.base = gpio;
  1313. gpio += gpio_count;
  1314. }
  1315. bank->chip.ngpio = gpio_count;
  1316. gpiochip_add(&bank->chip);
  1317. for (j = bank->virtual_irq_start;
  1318. j < bank->virtual_irq_start + gpio_count; j++) {
  1319. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1320. set_irq_chip_data(j, bank);
  1321. if (bank_is_mpuio(bank))
  1322. set_irq_chip(j, &mpuio_irq_chip);
  1323. else
  1324. set_irq_chip(j, &gpio_irq_chip);
  1325. set_irq_handler(j, handle_simple_irq);
  1326. set_irq_flags(j, IRQF_VALID);
  1327. }
  1328. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1329. set_irq_data(bank->irq, bank);
  1330. if (cpu_is_omap34xx()) {
  1331. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1332. bank->dbck = clk_get(NULL, clk_name);
  1333. if (IS_ERR(bank->dbck))
  1334. printk(KERN_ERR "Could not get %s\n", clk_name);
  1335. }
  1336. }
  1337. /* Enable system clock for GPIO module.
  1338. * The CAM_CLK_CTRL *is* really the right place. */
  1339. if (cpu_is_omap16xx())
  1340. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1341. /* Enable autoidle for the OCP interface */
  1342. if (cpu_is_omap24xx())
  1343. omap_writel(1 << 0, 0x48019010);
  1344. if (cpu_is_omap34xx())
  1345. omap_writel(1 << 0, 0x48306814);
  1346. return 0;
  1347. }
  1348. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1349. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1350. {
  1351. int i;
  1352. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1353. return 0;
  1354. for (i = 0; i < gpio_bank_count; i++) {
  1355. struct gpio_bank *bank = &gpio_bank[i];
  1356. void __iomem *wake_status;
  1357. void __iomem *wake_clear;
  1358. void __iomem *wake_set;
  1359. unsigned long flags;
  1360. switch (bank->method) {
  1361. #ifdef CONFIG_ARCH_OMAP16XX
  1362. case METHOD_GPIO_1610:
  1363. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1364. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1365. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1366. break;
  1367. #endif
  1368. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1369. case METHOD_GPIO_24XX:
  1370. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1371. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1372. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1373. break;
  1374. #endif
  1375. default:
  1376. continue;
  1377. }
  1378. spin_lock_irqsave(&bank->lock, flags);
  1379. bank->saved_wakeup = __raw_readl(wake_status);
  1380. __raw_writel(0xffffffff, wake_clear);
  1381. __raw_writel(bank->suspend_wakeup, wake_set);
  1382. spin_unlock_irqrestore(&bank->lock, flags);
  1383. }
  1384. return 0;
  1385. }
  1386. static int omap_gpio_resume(struct sys_device *dev)
  1387. {
  1388. int i;
  1389. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1390. return 0;
  1391. for (i = 0; i < gpio_bank_count; i++) {
  1392. struct gpio_bank *bank = &gpio_bank[i];
  1393. void __iomem *wake_clear;
  1394. void __iomem *wake_set;
  1395. unsigned long flags;
  1396. switch (bank->method) {
  1397. #ifdef CONFIG_ARCH_OMAP16XX
  1398. case METHOD_GPIO_1610:
  1399. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1400. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1401. break;
  1402. #endif
  1403. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1404. case METHOD_GPIO_24XX:
  1405. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1406. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1407. break;
  1408. #endif
  1409. default:
  1410. continue;
  1411. }
  1412. spin_lock_irqsave(&bank->lock, flags);
  1413. __raw_writel(0xffffffff, wake_clear);
  1414. __raw_writel(bank->saved_wakeup, wake_set);
  1415. spin_unlock_irqrestore(&bank->lock, flags);
  1416. }
  1417. return 0;
  1418. }
  1419. static struct sysdev_class omap_gpio_sysclass = {
  1420. .name = "gpio",
  1421. .suspend = omap_gpio_suspend,
  1422. .resume = omap_gpio_resume,
  1423. };
  1424. static struct sys_device omap_gpio_device = {
  1425. .id = 0,
  1426. .cls = &omap_gpio_sysclass,
  1427. };
  1428. #endif
  1429. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1430. static int workaround_enabled;
  1431. void omap2_gpio_prepare_for_retention(void)
  1432. {
  1433. int i, c = 0;
  1434. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1435. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1436. for (i = 0; i < gpio_bank_count; i++) {
  1437. struct gpio_bank *bank = &gpio_bank[i];
  1438. u32 l1, l2;
  1439. if (!(bank->enabled_non_wakeup_gpios))
  1440. continue;
  1441. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1442. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1443. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1444. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1445. #endif
  1446. bank->saved_fallingdetect = l1;
  1447. bank->saved_risingdetect = l2;
  1448. l1 &= ~bank->enabled_non_wakeup_gpios;
  1449. l2 &= ~bank->enabled_non_wakeup_gpios;
  1450. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1451. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1452. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1453. #endif
  1454. c++;
  1455. }
  1456. if (!c) {
  1457. workaround_enabled = 0;
  1458. return;
  1459. }
  1460. workaround_enabled = 1;
  1461. }
  1462. void omap2_gpio_resume_after_retention(void)
  1463. {
  1464. int i;
  1465. if (!workaround_enabled)
  1466. return;
  1467. for (i = 0; i < gpio_bank_count; i++) {
  1468. struct gpio_bank *bank = &gpio_bank[i];
  1469. u32 l;
  1470. if (!(bank->enabled_non_wakeup_gpios))
  1471. continue;
  1472. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1473. __raw_writel(bank->saved_fallingdetect,
  1474. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1475. __raw_writel(bank->saved_risingdetect,
  1476. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1477. #endif
  1478. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1479. * state. If so, generate an IRQ by software. This is
  1480. * horribly racy, but it's the best we can do to work around
  1481. * this silicon bug. */
  1482. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1483. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1484. #endif
  1485. l ^= bank->saved_datain;
  1486. l &= bank->non_wakeup_gpios;
  1487. if (l) {
  1488. u32 old0, old1;
  1489. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1490. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1491. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1492. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1493. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1494. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1495. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1496. #endif
  1497. }
  1498. }
  1499. }
  1500. #endif
  1501. /*
  1502. * This may get called early from board specific init
  1503. * for boards that have interrupts routed via FPGA.
  1504. */
  1505. int __init omap_gpio_init(void)
  1506. {
  1507. if (!initialized)
  1508. return _omap_gpio_init();
  1509. else
  1510. return 0;
  1511. }
  1512. static int __init omap_gpio_sysinit(void)
  1513. {
  1514. int ret = 0;
  1515. if (!initialized)
  1516. ret = _omap_gpio_init();
  1517. mpuio_init();
  1518. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1519. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1520. if (ret == 0) {
  1521. ret = sysdev_class_register(&omap_gpio_sysclass);
  1522. if (ret == 0)
  1523. ret = sysdev_register(&omap_gpio_device);
  1524. }
  1525. }
  1526. #endif
  1527. return ret;
  1528. }
  1529. EXPORT_SYMBOL(omap_request_gpio);
  1530. EXPORT_SYMBOL(omap_free_gpio);
  1531. EXPORT_SYMBOL(omap_set_gpio_direction);
  1532. arch_initcall(omap_gpio_sysinit);
  1533. #ifdef CONFIG_DEBUG_FS
  1534. #include <linux/debugfs.h>
  1535. #include <linux/seq_file.h>
  1536. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1537. {
  1538. void __iomem *reg = bank->base;
  1539. switch (bank->method) {
  1540. case METHOD_MPUIO:
  1541. reg += OMAP_MPUIO_IO_CNTL;
  1542. break;
  1543. case METHOD_GPIO_1510:
  1544. reg += OMAP1510_GPIO_DIR_CONTROL;
  1545. break;
  1546. case METHOD_GPIO_1610:
  1547. reg += OMAP1610_GPIO_DIRECTION;
  1548. break;
  1549. case METHOD_GPIO_730:
  1550. reg += OMAP730_GPIO_DIR_CONTROL;
  1551. break;
  1552. case METHOD_GPIO_24XX:
  1553. reg += OMAP24XX_GPIO_OE;
  1554. break;
  1555. }
  1556. return __raw_readl(reg) & mask;
  1557. }
  1558. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1559. {
  1560. unsigned i, j, gpio;
  1561. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1562. struct gpio_bank *bank = gpio_bank + i;
  1563. unsigned bankwidth = 16;
  1564. u32 mask = 1;
  1565. if (bank_is_mpuio(bank))
  1566. gpio = OMAP_MPUIO(0);
  1567. else if (cpu_class_is_omap2() || cpu_is_omap730())
  1568. bankwidth = 32;
  1569. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1570. unsigned irq, value, is_in, irqstat;
  1571. const char *label;
  1572. label = gpiochip_is_requested(&bank->chip, j);
  1573. if (!label)
  1574. continue;
  1575. irq = bank->virtual_irq_start + j;
  1576. value = gpio_get_value(gpio);
  1577. is_in = gpio_is_input(bank, mask);
  1578. if (bank_is_mpuio(bank))
  1579. seq_printf(s, "MPUIO %2d ", j);
  1580. else
  1581. seq_printf(s, "GPIO %3d ", gpio);
  1582. seq_printf(s, "(%-20.20s): %s %s",
  1583. label,
  1584. is_in ? "in " : "out",
  1585. value ? "hi" : "lo");
  1586. /* FIXME for at least omap2, show pullup/pulldown state */
  1587. irqstat = irq_desc[irq].status;
  1588. if (is_in && ((bank->suspend_wakeup & mask)
  1589. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1590. char *trigger = NULL;
  1591. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1592. case IRQ_TYPE_EDGE_FALLING:
  1593. trigger = "falling";
  1594. break;
  1595. case IRQ_TYPE_EDGE_RISING:
  1596. trigger = "rising";
  1597. break;
  1598. case IRQ_TYPE_EDGE_BOTH:
  1599. trigger = "bothedge";
  1600. break;
  1601. case IRQ_TYPE_LEVEL_LOW:
  1602. trigger = "low";
  1603. break;
  1604. case IRQ_TYPE_LEVEL_HIGH:
  1605. trigger = "high";
  1606. break;
  1607. case IRQ_TYPE_NONE:
  1608. trigger = "(?)";
  1609. break;
  1610. }
  1611. seq_printf(s, ", irq-%d %-8s%s",
  1612. irq, trigger,
  1613. (bank->suspend_wakeup & mask)
  1614. ? " wakeup" : "");
  1615. }
  1616. seq_printf(s, "\n");
  1617. }
  1618. if (bank_is_mpuio(bank)) {
  1619. seq_printf(s, "\n");
  1620. gpio = 0;
  1621. }
  1622. }
  1623. return 0;
  1624. }
  1625. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1626. {
  1627. return single_open(file, dbg_gpio_show, &inode->i_private);
  1628. }
  1629. static const struct file_operations debug_fops = {
  1630. .open = dbg_gpio_open,
  1631. .read = seq_read,
  1632. .llseek = seq_lseek,
  1633. .release = single_release,
  1634. };
  1635. static int __init omap_gpio_debuginit(void)
  1636. {
  1637. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1638. NULL, NULL, &debug_fops);
  1639. return 0;
  1640. }
  1641. late_initcall(omap_gpio_debuginit);
  1642. #endif