clk-pll.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743
  1. /*
  2. * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/slab.h>
  17. #include <linux/io.h>
  18. #include <linux/delay.h>
  19. #include <linux/err.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/clk.h>
  22. #include "clk.h"
  23. #define PLL_BASE_BYPASS BIT(31)
  24. #define PLL_BASE_ENABLE BIT(30)
  25. #define PLL_BASE_REF_ENABLE BIT(29)
  26. #define PLL_BASE_OVERRIDE BIT(28)
  27. #define PLL_BASE_DIVP_SHIFT 20
  28. #define PLL_BASE_DIVP_WIDTH 3
  29. #define PLL_BASE_DIVN_SHIFT 8
  30. #define PLL_BASE_DIVN_WIDTH 10
  31. #define PLL_BASE_DIVM_SHIFT 0
  32. #define PLL_BASE_DIVM_WIDTH 5
  33. #define PLLU_POST_DIVP_MASK 0x1
  34. #define PLL_MISC_DCCON_SHIFT 20
  35. #define PLL_MISC_CPCON_SHIFT 8
  36. #define PLL_MISC_CPCON_WIDTH 4
  37. #define PLL_MISC_CPCON_MASK ((1 << PLL_MISC_CPCON_WIDTH) - 1)
  38. #define PLL_MISC_LFCON_SHIFT 4
  39. #define PLL_MISC_LFCON_WIDTH 4
  40. #define PLL_MISC_LFCON_MASK ((1 << PLL_MISC_LFCON_WIDTH) - 1)
  41. #define PLL_MISC_VCOCON_SHIFT 0
  42. #define PLL_MISC_VCOCON_WIDTH 4
  43. #define PLL_MISC_VCOCON_MASK ((1 << PLL_MISC_VCOCON_WIDTH) - 1)
  44. #define OUT_OF_TABLE_CPCON 8
  45. #define PMC_PLLP_WB0_OVERRIDE 0xf8
  46. #define PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE BIT(12)
  47. #define PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE BIT(11)
  48. #define PLL_POST_LOCK_DELAY 50
  49. #define PLLDU_LFCON_SET_DIVN 600
  50. #define PLLE_BASE_DIVCML_SHIFT 24
  51. #define PLLE_BASE_DIVCML_WIDTH 4
  52. #define PLLE_BASE_DIVP_SHIFT 16
  53. #define PLLE_BASE_DIVP_WIDTH 7
  54. #define PLLE_BASE_DIVN_SHIFT 8
  55. #define PLLE_BASE_DIVN_WIDTH 8
  56. #define PLLE_BASE_DIVM_SHIFT 0
  57. #define PLLE_BASE_DIVM_WIDTH 8
  58. #define PLLE_MISC_SETUP_BASE_SHIFT 16
  59. #define PLLE_MISC_SETUP_BASE_MASK (0xffff << PLLE_MISC_SETUP_BASE_SHIFT)
  60. #define PLLE_MISC_LOCK_ENABLE BIT(9)
  61. #define PLLE_MISC_READY BIT(15)
  62. #define PLLE_MISC_SETUP_EX_SHIFT 2
  63. #define PLLE_MISC_SETUP_EX_MASK (3 << PLLE_MISC_SETUP_EX_SHIFT)
  64. #define PLLE_MISC_SETUP_MASK (PLLE_MISC_SETUP_BASE_MASK | \
  65. PLLE_MISC_SETUP_EX_MASK)
  66. #define PLLE_MISC_SETUP_VALUE (7 << PLLE_MISC_SETUP_BASE_SHIFT)
  67. #define PLLE_SS_CTRL 0x68
  68. #define PLLE_SS_DISABLE (7 << 10)
  69. #define PMC_SATA_PWRGT 0x1ac
  70. #define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE BIT(5)
  71. #define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL BIT(4)
  72. #define pll_readl(offset, p) readl_relaxed(p->clk_base + offset)
  73. #define pll_readl_base(p) pll_readl(p->params->base_reg, p)
  74. #define pll_readl_misc(p) pll_readl(p->params->misc_reg, p)
  75. #define pll_writel(val, offset, p) writel_relaxed(val, p->clk_base + offset)
  76. #define pll_writel_base(val, p) pll_writel(val, p->params->base_reg, p)
  77. #define pll_writel_misc(val, p) pll_writel(val, p->params->misc_reg, p)
  78. #define mask(w) ((1 << (w)) - 1)
  79. #define divm_mask(p) mask(p->divm_width)
  80. #define divn_mask(p) mask(p->divn_width)
  81. #define divp_mask(p) (p->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK : \
  82. mask(p->divp_width))
  83. #define divm_max(p) (divm_mask(p))
  84. #define divn_max(p) (divn_mask(p))
  85. #define divp_max(p) (1 << (divp_mask(p)))
  86. static void clk_pll_enable_lock(struct tegra_clk_pll *pll)
  87. {
  88. u32 val;
  89. if (!(pll->flags & TEGRA_PLL_USE_LOCK))
  90. return;
  91. if (!(pll->flags & TEGRA_PLL_HAS_LOCK_ENABLE))
  92. return;
  93. val = pll_readl_misc(pll);
  94. val |= BIT(pll->params->lock_enable_bit_idx);
  95. pll_writel_misc(val, pll);
  96. }
  97. static int clk_pll_wait_for_lock(struct tegra_clk_pll *pll)
  98. {
  99. int i;
  100. u32 val, lock_bit;
  101. void __iomem *lock_addr;
  102. if (!(pll->flags & TEGRA_PLL_USE_LOCK)) {
  103. udelay(pll->params->lock_delay);
  104. return 0;
  105. }
  106. lock_addr = pll->clk_base;
  107. if (pll->flags & TEGRA_PLL_LOCK_MISC)
  108. lock_addr += pll->params->misc_reg;
  109. else
  110. lock_addr += pll->params->base_reg;
  111. lock_bit = BIT(pll->params->lock_bit_idx);
  112. for (i = 0; i < pll->params->lock_delay; i++) {
  113. val = readl_relaxed(lock_addr);
  114. if (val & lock_bit) {
  115. udelay(PLL_POST_LOCK_DELAY);
  116. return 0;
  117. }
  118. udelay(2); /* timeout = 2 * lock time */
  119. }
  120. pr_err("%s: Timed out waiting for pll %s lock\n", __func__,
  121. __clk_get_name(pll->hw.clk));
  122. return -1;
  123. }
  124. static int clk_pll_is_enabled(struct clk_hw *hw)
  125. {
  126. struct tegra_clk_pll *pll = to_clk_pll(hw);
  127. u32 val;
  128. if (pll->flags & TEGRA_PLLM) {
  129. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  130. if (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)
  131. return val & PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE ? 1 : 0;
  132. }
  133. val = pll_readl_base(pll);
  134. return val & PLL_BASE_ENABLE ? 1 : 0;
  135. }
  136. static void _clk_pll_enable(struct clk_hw *hw)
  137. {
  138. struct tegra_clk_pll *pll = to_clk_pll(hw);
  139. u32 val;
  140. clk_pll_enable_lock(pll);
  141. val = pll_readl_base(pll);
  142. if (pll->flags & TEGRA_PLL_BYPASS)
  143. val &= ~PLL_BASE_BYPASS;
  144. val |= PLL_BASE_ENABLE;
  145. pll_writel_base(val, pll);
  146. if (pll->flags & TEGRA_PLLM) {
  147. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  148. val |= PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  149. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  150. }
  151. }
  152. static void _clk_pll_disable(struct clk_hw *hw)
  153. {
  154. struct tegra_clk_pll *pll = to_clk_pll(hw);
  155. u32 val;
  156. val = pll_readl_base(pll);
  157. if (pll->flags & TEGRA_PLL_BYPASS)
  158. val &= ~PLL_BASE_BYPASS;
  159. val &= ~PLL_BASE_ENABLE;
  160. pll_writel_base(val, pll);
  161. if (pll->flags & TEGRA_PLLM) {
  162. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  163. val &= ~PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  164. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  165. }
  166. }
  167. static int clk_pll_enable(struct clk_hw *hw)
  168. {
  169. struct tegra_clk_pll *pll = to_clk_pll(hw);
  170. unsigned long flags = 0;
  171. int ret;
  172. if (pll->lock)
  173. spin_lock_irqsave(pll->lock, flags);
  174. _clk_pll_enable(hw);
  175. ret = clk_pll_wait_for_lock(pll);
  176. if (pll->lock)
  177. spin_unlock_irqrestore(pll->lock, flags);
  178. return ret;
  179. }
  180. static void clk_pll_disable(struct clk_hw *hw)
  181. {
  182. struct tegra_clk_pll *pll = to_clk_pll(hw);
  183. unsigned long flags = 0;
  184. if (pll->lock)
  185. spin_lock_irqsave(pll->lock, flags);
  186. _clk_pll_disable(hw);
  187. if (pll->lock)
  188. spin_unlock_irqrestore(pll->lock, flags);
  189. }
  190. static int _get_table_rate(struct clk_hw *hw,
  191. struct tegra_clk_pll_freq_table *cfg,
  192. unsigned long rate, unsigned long parent_rate)
  193. {
  194. struct tegra_clk_pll *pll = to_clk_pll(hw);
  195. struct tegra_clk_pll_freq_table *sel;
  196. for (sel = pll->freq_table; sel->input_rate != 0; sel++)
  197. if (sel->input_rate == parent_rate &&
  198. sel->output_rate == rate)
  199. break;
  200. if (sel->input_rate == 0)
  201. return -EINVAL;
  202. cfg->input_rate = sel->input_rate;
  203. cfg->output_rate = sel->output_rate;
  204. cfg->m = sel->m;
  205. cfg->n = sel->n;
  206. cfg->p = sel->p;
  207. cfg->cpcon = sel->cpcon;
  208. return 0;
  209. }
  210. static int _calc_rate(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  211. unsigned long rate, unsigned long parent_rate)
  212. {
  213. struct tegra_clk_pll *pll = to_clk_pll(hw);
  214. struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
  215. unsigned long cfreq;
  216. u32 p_div = 0;
  217. switch (parent_rate) {
  218. case 12000000:
  219. case 26000000:
  220. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
  221. break;
  222. case 13000000:
  223. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
  224. break;
  225. case 16800000:
  226. case 19200000:
  227. cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
  228. break;
  229. case 9600000:
  230. case 28800000:
  231. /*
  232. * PLL_P_OUT1 rate is not listed in PLLA table
  233. */
  234. cfreq = parent_rate/(parent_rate/1000000);
  235. break;
  236. default:
  237. pr_err("%s Unexpected reference rate %lu\n",
  238. __func__, parent_rate);
  239. BUG();
  240. }
  241. /* Raise VCO to guarantee 0.5% accuracy */
  242. for (cfg->output_rate = rate; cfg->output_rate < 200 * cfreq;
  243. cfg->output_rate <<= 1)
  244. p_div++;
  245. cfg->m = parent_rate / cfreq;
  246. cfg->n = cfg->output_rate / cfreq;
  247. cfg->cpcon = OUT_OF_TABLE_CPCON;
  248. if (cfg->m > divm_max(pll) || cfg->n > divn_max(pll) ||
  249. (1 << p_div) > divp_max(pll)
  250. || cfg->output_rate > pll->params->vco_max) {
  251. pr_err("%s: Failed to set %s rate %lu\n",
  252. __func__, __clk_get_name(hw->clk), rate);
  253. return -EINVAL;
  254. }
  255. if (p_tohw) {
  256. p_div = 1 << p_div;
  257. while (p_tohw->pdiv) {
  258. if (p_div <= p_tohw->pdiv) {
  259. cfg->p = p_tohw->hw_val;
  260. break;
  261. }
  262. p_tohw++;
  263. }
  264. if (!p_tohw->pdiv)
  265. return -EINVAL;
  266. } else
  267. cfg->p = p_div;
  268. return 0;
  269. }
  270. static void _update_pll_mnp(struct tegra_clk_pll *pll,
  271. struct tegra_clk_pll_freq_table *cfg)
  272. {
  273. u32 val;
  274. val = pll_readl_base(pll);
  275. val &= ~((divm_mask(pll) << pll->divm_shift) |
  276. (divn_mask(pll) << pll->divn_shift) |
  277. (divp_mask(pll) << pll->divp_shift));
  278. val |= ((cfg->m << pll->divm_shift) |
  279. (cfg->n << pll->divn_shift) |
  280. (cfg->p << pll->divp_shift));
  281. pll_writel_base(val, pll);
  282. }
  283. static void _get_pll_mnp(struct tegra_clk_pll *pll,
  284. struct tegra_clk_pll_freq_table *cfg)
  285. {
  286. u32 val;
  287. val = pll_readl_base(pll);
  288. cfg->m = (val >> pll->divm_shift) & (divm_mask(pll));
  289. cfg->n = (val >> pll->divn_shift) & (divn_mask(pll));
  290. cfg->p = (val >> pll->divp_shift) & (divp_mask(pll));
  291. }
  292. static void _update_pll_cpcon(struct tegra_clk_pll *pll,
  293. struct tegra_clk_pll_freq_table *cfg,
  294. unsigned long rate)
  295. {
  296. u32 val;
  297. val = pll_readl_misc(pll);
  298. val &= ~(PLL_MISC_CPCON_MASK << PLL_MISC_CPCON_SHIFT);
  299. val |= cfg->cpcon << PLL_MISC_CPCON_SHIFT;
  300. if (pll->flags & TEGRA_PLL_SET_LFCON) {
  301. val &= ~(PLL_MISC_LFCON_MASK << PLL_MISC_LFCON_SHIFT);
  302. if (cfg->n >= PLLDU_LFCON_SET_DIVN)
  303. val |= 1 << PLL_MISC_LFCON_SHIFT;
  304. } else if (pll->flags & TEGRA_PLL_SET_DCCON) {
  305. val &= ~(1 << PLL_MISC_DCCON_SHIFT);
  306. if (rate >= (pll->params->vco_max >> 1))
  307. val |= 1 << PLL_MISC_DCCON_SHIFT;
  308. }
  309. pll_writel_misc(val, pll);
  310. }
  311. static int _program_pll(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  312. unsigned long rate)
  313. {
  314. struct tegra_clk_pll *pll = to_clk_pll(hw);
  315. int state, ret = 0;
  316. state = clk_pll_is_enabled(hw);
  317. if (state)
  318. _clk_pll_disable(hw);
  319. _update_pll_mnp(pll, cfg);
  320. if (pll->flags & TEGRA_PLL_HAS_CPCON)
  321. _update_pll_cpcon(pll, cfg, rate);
  322. if (state) {
  323. _clk_pll_enable(hw);
  324. ret = clk_pll_wait_for_lock(pll);
  325. }
  326. return ret;
  327. }
  328. static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  329. unsigned long parent_rate)
  330. {
  331. struct tegra_clk_pll *pll = to_clk_pll(hw);
  332. struct tegra_clk_pll_freq_table cfg, old_cfg;
  333. unsigned long flags = 0;
  334. int ret = 0;
  335. if (pll->flags & TEGRA_PLL_FIXED) {
  336. if (rate != pll->fixed_rate) {
  337. pr_err("%s: Can not change %s fixed rate %lu to %lu\n",
  338. __func__, __clk_get_name(hw->clk),
  339. pll->fixed_rate, rate);
  340. return -EINVAL;
  341. }
  342. return 0;
  343. }
  344. if (_get_table_rate(hw, &cfg, rate, parent_rate) &&
  345. _calc_rate(hw, &cfg, rate, parent_rate))
  346. return -EINVAL;
  347. if (pll->lock)
  348. spin_lock_irqsave(pll->lock, flags);
  349. _get_pll_mnp(pll, &old_cfg);
  350. if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
  351. ret = _program_pll(hw, &cfg, rate);
  352. if (pll->lock)
  353. spin_unlock_irqrestore(pll->lock, flags);
  354. return ret;
  355. }
  356. static long clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  357. unsigned long *prate)
  358. {
  359. struct tegra_clk_pll *pll = to_clk_pll(hw);
  360. struct tegra_clk_pll_freq_table cfg;
  361. u64 output_rate = *prate;
  362. if (pll->flags & TEGRA_PLL_FIXED)
  363. return pll->fixed_rate;
  364. /* PLLM is used for memory; we do not change rate */
  365. if (pll->flags & TEGRA_PLLM)
  366. return __clk_get_rate(hw->clk);
  367. if (_get_table_rate(hw, &cfg, rate, *prate) &&
  368. _calc_rate(hw, &cfg, rate, *prate))
  369. return -EINVAL;
  370. output_rate *= cfg.n;
  371. do_div(output_rate, cfg.m * (1 << cfg.p));
  372. return output_rate;
  373. }
  374. static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
  375. unsigned long parent_rate)
  376. {
  377. struct tegra_clk_pll *pll = to_clk_pll(hw);
  378. struct tegra_clk_pll_freq_table cfg;
  379. struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
  380. u32 val;
  381. u64 rate = parent_rate;
  382. int pdiv;
  383. val = pll_readl_base(pll);
  384. if ((pll->flags & TEGRA_PLL_BYPASS) && (val & PLL_BASE_BYPASS))
  385. return parent_rate;
  386. if ((pll->flags & TEGRA_PLL_FIXED) && !(val & PLL_BASE_OVERRIDE)) {
  387. struct tegra_clk_pll_freq_table sel;
  388. if (_get_table_rate(hw, &sel, pll->fixed_rate, parent_rate)) {
  389. pr_err("Clock %s has unknown fixed frequency\n",
  390. __clk_get_name(hw->clk));
  391. BUG();
  392. }
  393. return pll->fixed_rate;
  394. }
  395. _get_pll_mnp(pll, &cfg);
  396. if (p_tohw) {
  397. while (p_tohw->pdiv) {
  398. if (cfg.p == p_tohw->hw_val) {
  399. pdiv = p_tohw->pdiv;
  400. break;
  401. }
  402. p_tohw++;
  403. }
  404. if (!p_tohw->pdiv) {
  405. WARN_ON(1);
  406. pdiv = 1;
  407. }
  408. } else
  409. pdiv = 1 << cfg.p;
  410. cfg.m *= pdiv;
  411. rate *= cfg.n;
  412. do_div(rate, cfg.m);
  413. return rate;
  414. }
  415. static int clk_plle_training(struct tegra_clk_pll *pll)
  416. {
  417. u32 val;
  418. unsigned long timeout;
  419. if (!pll->pmc)
  420. return -ENOSYS;
  421. /*
  422. * PLLE is already disabled, and setup cleared;
  423. * create falling edge on PLLE IDDQ input.
  424. */
  425. val = readl(pll->pmc + PMC_SATA_PWRGT);
  426. val |= PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  427. writel(val, pll->pmc + PMC_SATA_PWRGT);
  428. val = readl(pll->pmc + PMC_SATA_PWRGT);
  429. val |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
  430. writel(val, pll->pmc + PMC_SATA_PWRGT);
  431. val = readl(pll->pmc + PMC_SATA_PWRGT);
  432. val &= ~PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  433. writel(val, pll->pmc + PMC_SATA_PWRGT);
  434. val = pll_readl_misc(pll);
  435. timeout = jiffies + msecs_to_jiffies(100);
  436. while (1) {
  437. val = pll_readl_misc(pll);
  438. if (val & PLLE_MISC_READY)
  439. break;
  440. if (time_after(jiffies, timeout)) {
  441. pr_err("%s: timeout waiting for PLLE\n", __func__);
  442. return -EBUSY;
  443. }
  444. udelay(300);
  445. }
  446. return 0;
  447. }
  448. static int clk_plle_enable(struct clk_hw *hw)
  449. {
  450. struct tegra_clk_pll *pll = to_clk_pll(hw);
  451. unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
  452. struct tegra_clk_pll_freq_table sel;
  453. u32 val;
  454. int err;
  455. if (_get_table_rate(hw, &sel, pll->fixed_rate, input_rate))
  456. return -EINVAL;
  457. clk_pll_disable(hw);
  458. val = pll_readl_misc(pll);
  459. val &= ~(PLLE_MISC_LOCK_ENABLE | PLLE_MISC_SETUP_MASK);
  460. pll_writel_misc(val, pll);
  461. val = pll_readl_misc(pll);
  462. if (!(val & PLLE_MISC_READY)) {
  463. err = clk_plle_training(pll);
  464. if (err)
  465. return err;
  466. }
  467. if (pll->flags & TEGRA_PLLE_CONFIGURE) {
  468. /* configure dividers */
  469. val = pll_readl_base(pll);
  470. val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
  471. val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
  472. val |= sel.m << pll->divm_shift;
  473. val |= sel.n << pll->divn_shift;
  474. val |= sel.p << pll->divp_shift;
  475. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  476. pll_writel_base(val, pll);
  477. }
  478. val = pll_readl_misc(pll);
  479. val |= PLLE_MISC_SETUP_VALUE;
  480. val |= PLLE_MISC_LOCK_ENABLE;
  481. pll_writel_misc(val, pll);
  482. val = readl(pll->clk_base + PLLE_SS_CTRL);
  483. val |= PLLE_SS_DISABLE;
  484. writel(val, pll->clk_base + PLLE_SS_CTRL);
  485. val |= pll_readl_base(pll);
  486. val |= (PLL_BASE_BYPASS | PLL_BASE_ENABLE);
  487. pll_writel_base(val, pll);
  488. clk_pll_wait_for_lock(pll);
  489. return 0;
  490. }
  491. static unsigned long clk_plle_recalc_rate(struct clk_hw *hw,
  492. unsigned long parent_rate)
  493. {
  494. struct tegra_clk_pll *pll = to_clk_pll(hw);
  495. u32 val = pll_readl_base(pll);
  496. u32 divn = 0, divm = 0, divp = 0;
  497. u64 rate = parent_rate;
  498. divp = (val >> pll->divp_shift) & (divp_mask(pll));
  499. divn = (val >> pll->divn_shift) & (divn_mask(pll));
  500. divm = (val >> pll->divm_shift) & (divm_mask(pll));
  501. divm *= divp;
  502. rate *= divn;
  503. do_div(rate, divm);
  504. return rate;
  505. }
  506. const struct clk_ops tegra_clk_pll_ops = {
  507. .is_enabled = clk_pll_is_enabled,
  508. .enable = clk_pll_enable,
  509. .disable = clk_pll_disable,
  510. .recalc_rate = clk_pll_recalc_rate,
  511. .round_rate = clk_pll_round_rate,
  512. .set_rate = clk_pll_set_rate,
  513. };
  514. const struct clk_ops tegra_clk_plle_ops = {
  515. .recalc_rate = clk_plle_recalc_rate,
  516. .is_enabled = clk_pll_is_enabled,
  517. .disable = clk_pll_disable,
  518. .enable = clk_plle_enable,
  519. };
  520. static struct tegra_clk_pll *_tegra_init_pll(void __iomem *clk_base,
  521. void __iomem *pmc, unsigned long fixed_rate,
  522. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  523. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  524. {
  525. struct tegra_clk_pll *pll;
  526. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  527. if (!pll)
  528. return ERR_PTR(-ENOMEM);
  529. pll->clk_base = clk_base;
  530. pll->pmc = pmc;
  531. pll->freq_table = freq_table;
  532. pll->params = pll_params;
  533. pll->fixed_rate = fixed_rate;
  534. pll->flags = pll_flags;
  535. pll->lock = lock;
  536. pll->divp_shift = PLL_BASE_DIVP_SHIFT;
  537. pll->divp_width = PLL_BASE_DIVP_WIDTH;
  538. pll->divn_shift = PLL_BASE_DIVN_SHIFT;
  539. pll->divn_width = PLL_BASE_DIVN_WIDTH;
  540. pll->divm_shift = PLL_BASE_DIVM_SHIFT;
  541. pll->divm_width = PLL_BASE_DIVM_WIDTH;
  542. return pll;
  543. }
  544. static struct clk *_tegra_clk_register_pll(struct tegra_clk_pll *pll,
  545. const char *name, const char *parent_name, unsigned long flags,
  546. const struct clk_ops *ops)
  547. {
  548. struct clk_init_data init;
  549. init.name = name;
  550. init.ops = ops;
  551. init.flags = flags;
  552. init.parent_names = (parent_name ? &parent_name : NULL);
  553. init.num_parents = (parent_name ? 1 : 0);
  554. /* Data in .init is copied by clk_register(), so stack variable OK */
  555. pll->hw.init = &init;
  556. return clk_register(NULL, &pll->hw);
  557. }
  558. struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
  559. void __iomem *clk_base, void __iomem *pmc,
  560. unsigned long flags, unsigned long fixed_rate,
  561. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  562. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  563. {
  564. struct tegra_clk_pll *pll;
  565. struct clk *clk;
  566. pll_flags |= TEGRA_PLL_BYPASS;
  567. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  568. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  569. freq_table, lock);
  570. if (IS_ERR(pll))
  571. return ERR_CAST(pll);
  572. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  573. &tegra_clk_pll_ops);
  574. if (IS_ERR(clk))
  575. kfree(pll);
  576. return clk;
  577. }
  578. struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
  579. void __iomem *clk_base, void __iomem *pmc,
  580. unsigned long flags, unsigned long fixed_rate,
  581. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  582. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  583. {
  584. struct tegra_clk_pll *pll;
  585. struct clk *clk;
  586. pll_flags |= TEGRA_PLL_LOCK_MISC | TEGRA_PLL_BYPASS;
  587. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  588. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  589. freq_table, lock);
  590. if (IS_ERR(pll))
  591. return ERR_CAST(pll);
  592. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  593. &tegra_clk_plle_ops);
  594. if (IS_ERR(clk))
  595. kfree(pll);
  596. return clk;
  597. }