omap-mcbsp.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498
  1. /*
  2. * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. *
  6. * Contact: Jarkko Nikula <jarkko.nikula@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/device.h>
  26. #include <sound/core.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/initval.h>
  30. #include <sound/soc.h>
  31. #include <mach/control.h>
  32. #include <mach/dma.h>
  33. #include <mach/mcbsp.h>
  34. #include "omap-mcbsp.h"
  35. #include "omap-pcm.h"
  36. #define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
  37. struct omap_mcbsp_data {
  38. unsigned int bus_id;
  39. struct omap_mcbsp_reg_cfg regs;
  40. unsigned int fmt;
  41. /*
  42. * Flags indicating is the bus already activated and configured by
  43. * another substream
  44. */
  45. int active;
  46. int configured;
  47. };
  48. #define to_mcbsp(priv) container_of((priv), struct omap_mcbsp_data, bus_id)
  49. static struct omap_mcbsp_data mcbsp_data[NUM_LINKS];
  50. /*
  51. * Stream DMA parameters. DMA request line and port address are set runtime
  52. * since they are different between OMAP1 and later OMAPs
  53. */
  54. static struct omap_pcm_dma_data omap_mcbsp_dai_dma_params[NUM_LINKS][2];
  55. #if defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX)
  56. static const int omap1_dma_reqs[][2] = {
  57. { OMAP_DMA_MCBSP1_TX, OMAP_DMA_MCBSP1_RX },
  58. { OMAP_DMA_MCBSP2_TX, OMAP_DMA_MCBSP2_RX },
  59. { OMAP_DMA_MCBSP3_TX, OMAP_DMA_MCBSP3_RX },
  60. };
  61. static const unsigned long omap1_mcbsp_port[][2] = {
  62. { OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  63. OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  64. { OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  65. OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  66. { OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DXR1,
  67. OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DRR1 },
  68. };
  69. #else
  70. static const int omap1_dma_reqs[][2] = {};
  71. static const unsigned long omap1_mcbsp_port[][2] = {};
  72. #endif
  73. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  74. static const int omap24xx_dma_reqs[][2] = {
  75. { OMAP24XX_DMA_MCBSP1_TX, OMAP24XX_DMA_MCBSP1_RX },
  76. { OMAP24XX_DMA_MCBSP2_TX, OMAP24XX_DMA_MCBSP2_RX },
  77. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP34XX)
  78. { OMAP24XX_DMA_MCBSP3_TX, OMAP24XX_DMA_MCBSP3_RX },
  79. { OMAP24XX_DMA_MCBSP4_TX, OMAP24XX_DMA_MCBSP4_RX },
  80. { OMAP24XX_DMA_MCBSP5_TX, OMAP24XX_DMA_MCBSP5_RX },
  81. #endif
  82. };
  83. #else
  84. static const int omap24xx_dma_reqs[][2] = {};
  85. #endif
  86. #if defined(CONFIG_ARCH_OMAP2420)
  87. static const unsigned long omap2420_mcbsp_port[][2] = {
  88. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  89. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  90. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  91. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  92. };
  93. #else
  94. static const unsigned long omap2420_mcbsp_port[][2] = {};
  95. #endif
  96. #if defined(CONFIG_ARCH_OMAP2430)
  97. static const unsigned long omap2430_mcbsp_port[][2] = {
  98. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  99. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  100. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  101. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  102. { OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  103. OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  104. { OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  105. OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  106. { OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  107. OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  108. };
  109. #else
  110. static const unsigned long omap2430_mcbsp_port[][2] = {};
  111. #endif
  112. #if defined(CONFIG_ARCH_OMAP34XX)
  113. static const unsigned long omap34xx_mcbsp_port[][2] = {
  114. { OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  115. OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  116. { OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  117. OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  118. { OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  119. OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  120. { OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  121. OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  122. { OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  123. OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  124. };
  125. #else
  126. static const unsigned long omap34xx_mcbsp_port[][2] = {};
  127. #endif
  128. static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream)
  129. {
  130. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  131. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  132. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  133. int err = 0;
  134. if (!cpu_dai->active)
  135. err = omap_mcbsp_request(mcbsp_data->bus_id);
  136. return err;
  137. }
  138. static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream)
  139. {
  140. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  141. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  142. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  143. if (!cpu_dai->active) {
  144. omap_mcbsp_free(mcbsp_data->bus_id);
  145. mcbsp_data->configured = 0;
  146. }
  147. }
  148. static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd)
  149. {
  150. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  151. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  152. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  153. int err = 0;
  154. switch (cmd) {
  155. case SNDRV_PCM_TRIGGER_START:
  156. case SNDRV_PCM_TRIGGER_RESUME:
  157. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  158. if (!mcbsp_data->active++)
  159. omap_mcbsp_start(mcbsp_data->bus_id);
  160. break;
  161. case SNDRV_PCM_TRIGGER_STOP:
  162. case SNDRV_PCM_TRIGGER_SUSPEND:
  163. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  164. if (!--mcbsp_data->active)
  165. omap_mcbsp_stop(mcbsp_data->bus_id);
  166. break;
  167. default:
  168. err = -EINVAL;
  169. }
  170. return err;
  171. }
  172. static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
  173. struct snd_pcm_hw_params *params)
  174. {
  175. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  176. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  177. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  178. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  179. int dma, bus_id = mcbsp_data->bus_id, id = cpu_dai->id;
  180. int wlen;
  181. unsigned long port;
  182. if (cpu_class_is_omap1()) {
  183. dma = omap1_dma_reqs[bus_id][substream->stream];
  184. port = omap1_mcbsp_port[bus_id][substream->stream];
  185. } else if (cpu_is_omap2420()) {
  186. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  187. port = omap2420_mcbsp_port[bus_id][substream->stream];
  188. } else if (cpu_is_omap2430()) {
  189. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  190. port = omap2430_mcbsp_port[bus_id][substream->stream];
  191. } else if (cpu_is_omap343x()) {
  192. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  193. port = omap34xx_mcbsp_port[bus_id][substream->stream];
  194. } else {
  195. return -ENODEV;
  196. }
  197. omap_mcbsp_dai_dma_params[id][substream->stream].name =
  198. substream->stream ? "Audio Capture" : "Audio Playback";
  199. omap_mcbsp_dai_dma_params[id][substream->stream].dma_req = dma;
  200. omap_mcbsp_dai_dma_params[id][substream->stream].port_addr = port;
  201. cpu_dai->dma_data = &omap_mcbsp_dai_dma_params[id][substream->stream];
  202. if (mcbsp_data->configured) {
  203. /* McBSP already configured by another stream */
  204. return 0;
  205. }
  206. switch (params_channels(params)) {
  207. case 2:
  208. /* Set 1 word per (McBPSP) frame and use dual-phase frames */
  209. regs->rcr2 |= RFRLEN2(1 - 1) | RPHASE;
  210. regs->rcr1 |= RFRLEN1(1 - 1);
  211. regs->xcr2 |= XFRLEN2(1 - 1) | XPHASE;
  212. regs->xcr1 |= XFRLEN1(1 - 1);
  213. break;
  214. default:
  215. /* Unsupported number of channels */
  216. return -EINVAL;
  217. }
  218. switch (params_format(params)) {
  219. case SNDRV_PCM_FORMAT_S16_LE:
  220. /* Set word lengths */
  221. wlen = 16;
  222. regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
  223. regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
  224. regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
  225. regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
  226. break;
  227. default:
  228. /* Unsupported PCM format */
  229. return -EINVAL;
  230. }
  231. /* Set FS period and length in terms of bit clock periods */
  232. switch (mcbsp_data->fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  233. case SND_SOC_DAIFMT_I2S:
  234. regs->srgr2 |= FPER(wlen * 2 - 1);
  235. regs->srgr1 |= FWID(wlen - 1);
  236. break;
  237. case SND_SOC_DAIFMT_DSP_A:
  238. regs->srgr2 |= FPER(wlen * 2 - 1);
  239. regs->srgr1 |= FWID(wlen * 2 - 2);
  240. break;
  241. }
  242. omap_mcbsp_config(bus_id, &mcbsp_data->regs);
  243. mcbsp_data->configured = 1;
  244. return 0;
  245. }
  246. /*
  247. * This must be called before _set_clkdiv and _set_sysclk since McBSP register
  248. * cache is initialized here
  249. */
  250. static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  251. unsigned int fmt)
  252. {
  253. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  254. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  255. if (mcbsp_data->configured)
  256. return 0;
  257. mcbsp_data->fmt = fmt;
  258. memset(regs, 0, sizeof(*regs));
  259. /* Generic McBSP register settings */
  260. regs->spcr2 |= XINTM(3) | FREE;
  261. regs->spcr1 |= RINTM(3);
  262. regs->rcr2 |= RFIG;
  263. regs->xcr2 |= XFIG;
  264. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  265. case SND_SOC_DAIFMT_I2S:
  266. /* 1-bit data delay */
  267. regs->rcr2 |= RDATDLY(1);
  268. regs->xcr2 |= XDATDLY(1);
  269. break;
  270. case SND_SOC_DAIFMT_DSP_A:
  271. /* 0-bit data delay */
  272. regs->rcr2 |= RDATDLY(0);
  273. regs->xcr2 |= XDATDLY(0);
  274. break;
  275. default:
  276. /* Unsupported data format */
  277. return -EINVAL;
  278. }
  279. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  280. case SND_SOC_DAIFMT_CBS_CFS:
  281. /* McBSP master. Set FS and bit clocks as outputs */
  282. regs->pcr0 |= FSXM | FSRM |
  283. CLKXM | CLKRM;
  284. /* Sample rate generator drives the FS */
  285. regs->srgr2 |= FSGM;
  286. break;
  287. case SND_SOC_DAIFMT_CBM_CFM:
  288. /* McBSP slave */
  289. break;
  290. default:
  291. /* Unsupported master/slave configuration */
  292. return -EINVAL;
  293. }
  294. /* Set bit clock (CLKX/CLKR) and FS polarities */
  295. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  296. case SND_SOC_DAIFMT_NB_NF:
  297. /*
  298. * Normal BCLK + FS.
  299. * FS active low. TX data driven on falling edge of bit clock
  300. * and RX data sampled on rising edge of bit clock.
  301. */
  302. regs->pcr0 |= FSXP | FSRP |
  303. CLKXP | CLKRP;
  304. break;
  305. case SND_SOC_DAIFMT_NB_IF:
  306. regs->pcr0 |= CLKXP | CLKRP;
  307. break;
  308. case SND_SOC_DAIFMT_IB_NF:
  309. regs->pcr0 |= FSXP | FSRP;
  310. break;
  311. case SND_SOC_DAIFMT_IB_IF:
  312. break;
  313. default:
  314. return -EINVAL;
  315. }
  316. return 0;
  317. }
  318. static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
  319. int div_id, int div)
  320. {
  321. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  322. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  323. if (div_id != OMAP_MCBSP_CLKGDV)
  324. return -ENODEV;
  325. regs->srgr1 |= CLKGDV(div - 1);
  326. return 0;
  327. }
  328. static int omap_mcbsp_dai_set_clks_src(struct omap_mcbsp_data *mcbsp_data,
  329. int clk_id)
  330. {
  331. int sel_bit;
  332. u16 reg, reg_devconf1 = OMAP243X_CONTROL_DEVCONF1;
  333. if (cpu_class_is_omap1()) {
  334. /* OMAP1's can use only external source clock */
  335. if (unlikely(clk_id == OMAP_MCBSP_SYSCLK_CLKS_FCLK))
  336. return -EINVAL;
  337. else
  338. return 0;
  339. }
  340. if (cpu_is_omap2420() && mcbsp_data->bus_id > 1)
  341. return -EINVAL;
  342. if (cpu_is_omap343x())
  343. reg_devconf1 = OMAP343X_CONTROL_DEVCONF1;
  344. switch (mcbsp_data->bus_id) {
  345. case 0:
  346. reg = OMAP2_CONTROL_DEVCONF0;
  347. sel_bit = 2;
  348. break;
  349. case 1:
  350. reg = OMAP2_CONTROL_DEVCONF0;
  351. sel_bit = 6;
  352. break;
  353. case 2:
  354. reg = reg_devconf1;
  355. sel_bit = 0;
  356. break;
  357. case 3:
  358. reg = reg_devconf1;
  359. sel_bit = 2;
  360. break;
  361. case 4:
  362. reg = reg_devconf1;
  363. sel_bit = 4;
  364. break;
  365. default:
  366. return -EINVAL;
  367. }
  368. if (clk_id == OMAP_MCBSP_SYSCLK_CLKS_FCLK)
  369. omap_ctrl_writel(omap_ctrl_readl(reg) & ~(1 << sel_bit), reg);
  370. else
  371. omap_ctrl_writel(omap_ctrl_readl(reg) | (1 << sel_bit), reg);
  372. return 0;
  373. }
  374. static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
  375. int clk_id, unsigned int freq,
  376. int dir)
  377. {
  378. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  379. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  380. int err = 0;
  381. switch (clk_id) {
  382. case OMAP_MCBSP_SYSCLK_CLK:
  383. regs->srgr2 |= CLKSM;
  384. break;
  385. case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
  386. case OMAP_MCBSP_SYSCLK_CLKS_EXT:
  387. err = omap_mcbsp_dai_set_clks_src(mcbsp_data, clk_id);
  388. break;
  389. case OMAP_MCBSP_SYSCLK_CLKX_EXT:
  390. regs->srgr2 |= CLKSM;
  391. case OMAP_MCBSP_SYSCLK_CLKR_EXT:
  392. regs->pcr0 |= SCLKME;
  393. break;
  394. default:
  395. err = -ENODEV;
  396. }
  397. return err;
  398. }
  399. #define OMAP_MCBSP_DAI_BUILDER(link_id) \
  400. { \
  401. .name = "omap-mcbsp-dai-(link_id)", \
  402. .id = (link_id), \
  403. .type = SND_SOC_DAI_I2S, \
  404. .playback = { \
  405. .channels_min = 2, \
  406. .channels_max = 2, \
  407. .rates = OMAP_MCBSP_RATES, \
  408. .formats = SNDRV_PCM_FMTBIT_S16_LE, \
  409. }, \
  410. .capture = { \
  411. .channels_min = 2, \
  412. .channels_max = 2, \
  413. .rates = OMAP_MCBSP_RATES, \
  414. .formats = SNDRV_PCM_FMTBIT_S16_LE, \
  415. }, \
  416. .ops = { \
  417. .startup = omap_mcbsp_dai_startup, \
  418. .shutdown = omap_mcbsp_dai_shutdown, \
  419. .trigger = omap_mcbsp_dai_trigger, \
  420. .hw_params = omap_mcbsp_dai_hw_params, \
  421. }, \
  422. .dai_ops = { \
  423. .set_fmt = omap_mcbsp_dai_set_dai_fmt, \
  424. .set_clkdiv = omap_mcbsp_dai_set_clkdiv, \
  425. .set_sysclk = omap_mcbsp_dai_set_dai_sysclk, \
  426. }, \
  427. .private_data = &mcbsp_data[(link_id)].bus_id, \
  428. }
  429. struct snd_soc_dai omap_mcbsp_dai[] = {
  430. OMAP_MCBSP_DAI_BUILDER(0),
  431. OMAP_MCBSP_DAI_BUILDER(1),
  432. #if NUM_LINKS >= 3
  433. OMAP_MCBSP_DAI_BUILDER(2),
  434. #endif
  435. #if NUM_LINKS == 5
  436. OMAP_MCBSP_DAI_BUILDER(3),
  437. OMAP_MCBSP_DAI_BUILDER(4),
  438. #endif
  439. };
  440. EXPORT_SYMBOL_GPL(omap_mcbsp_dai);
  441. MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@nokia.com>");
  442. MODULE_DESCRIPTION("OMAP I2S SoC Interface");
  443. MODULE_LICENSE("GPL");