mach-mxs.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. * Copyright 2012 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clk/mxs.h>
  14. #include <linux/clkdev.h>
  15. #include <linux/clocksource.h>
  16. #include <linux/can/platform/flexcan.h>
  17. #include <linux/delay.h>
  18. #include <linux/err.h>
  19. #include <linux/gpio.h>
  20. #include <linux/init.h>
  21. #include <linux/irqchip.h>
  22. #include <linux/irqchip/mxs.h>
  23. #include <linux/micrel_phy.h>
  24. #include <linux/mxsfb.h>
  25. #include <linux/of_address.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/phy.h>
  28. #include <linux/pinctrl/consumer.h>
  29. #include <asm/mach/arch.h>
  30. #include <asm/mach/map.h>
  31. #include <asm/mach/time.h>
  32. #include <asm/system_misc.h>
  33. /* MXS DIGCTL SAIF CLKMUX */
  34. #define MXS_DIGCTL_SAIF_CLKMUX_DIRECT 0x0
  35. #define MXS_DIGCTL_SAIF_CLKMUX_CROSSINPUT 0x1
  36. #define MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR0 0x2
  37. #define MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR1 0x3
  38. #define MXS_GPIO_NR(bank, nr) ((bank) * 32 + (nr))
  39. #define MXS_SET_ADDR 0x4
  40. #define MXS_CLR_ADDR 0x8
  41. #define MXS_TOG_ADDR 0xc
  42. static inline void __mxs_setl(u32 mask, void __iomem *reg)
  43. {
  44. __raw_writel(mask, reg + MXS_SET_ADDR);
  45. }
  46. static inline void __mxs_clrl(u32 mask, void __iomem *reg)
  47. {
  48. __raw_writel(mask, reg + MXS_CLR_ADDR);
  49. }
  50. static inline void __mxs_togl(u32 mask, void __iomem *reg)
  51. {
  52. __raw_writel(mask, reg + MXS_TOG_ADDR);
  53. }
  54. static struct fb_videomode mx23evk_video_modes[] = {
  55. {
  56. .name = "Samsung-LMS430HF02",
  57. .refresh = 60,
  58. .xres = 480,
  59. .yres = 272,
  60. .pixclock = 108096, /* picosecond (9.2 MHz) */
  61. .left_margin = 15,
  62. .right_margin = 8,
  63. .upper_margin = 12,
  64. .lower_margin = 4,
  65. .hsync_len = 1,
  66. .vsync_len = 1,
  67. },
  68. };
  69. static struct fb_videomode mx28evk_video_modes[] = {
  70. {
  71. .name = "Seiko-43WVF1G",
  72. .refresh = 60,
  73. .xres = 800,
  74. .yres = 480,
  75. .pixclock = 29851, /* picosecond (33.5 MHz) */
  76. .left_margin = 89,
  77. .right_margin = 164,
  78. .upper_margin = 23,
  79. .lower_margin = 10,
  80. .hsync_len = 10,
  81. .vsync_len = 10,
  82. },
  83. };
  84. static struct fb_videomode m28evk_video_modes[] = {
  85. {
  86. .name = "Ampire AM-800480R2TMQW-T01H",
  87. .refresh = 60,
  88. .xres = 800,
  89. .yres = 480,
  90. .pixclock = 30066, /* picosecond (33.26 MHz) */
  91. .left_margin = 0,
  92. .right_margin = 256,
  93. .upper_margin = 0,
  94. .lower_margin = 45,
  95. .hsync_len = 1,
  96. .vsync_len = 1,
  97. },
  98. };
  99. static struct fb_videomode apx4devkit_video_modes[] = {
  100. {
  101. .name = "HannStar PJ70112A",
  102. .refresh = 60,
  103. .xres = 800,
  104. .yres = 480,
  105. .pixclock = 33333, /* picosecond (30.00 MHz) */
  106. .left_margin = 88,
  107. .right_margin = 40,
  108. .upper_margin = 32,
  109. .lower_margin = 13,
  110. .hsync_len = 48,
  111. .vsync_len = 3,
  112. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  113. },
  114. };
  115. static struct fb_videomode apf28dev_video_modes[] = {
  116. {
  117. .name = "LW700",
  118. .refresh = 60,
  119. .xres = 800,
  120. .yres = 480,
  121. .pixclock = 30303, /* picosecond */
  122. .left_margin = 96,
  123. .right_margin = 96, /* at least 3 & 1 */
  124. .upper_margin = 0x14,
  125. .lower_margin = 0x15,
  126. .hsync_len = 64,
  127. .vsync_len = 4,
  128. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  129. },
  130. };
  131. static struct fb_videomode cfa10049_video_modes[] = {
  132. {
  133. .name = "Himax HX8357-B",
  134. .refresh = 60,
  135. .xres = 320,
  136. .yres = 480,
  137. .pixclock = 108506, /* picosecond (9.216 MHz) */
  138. .left_margin = 2,
  139. .right_margin = 2,
  140. .upper_margin = 2,
  141. .lower_margin = 2,
  142. .hsync_len = 15,
  143. .vsync_len = 15,
  144. },
  145. };
  146. static struct mxsfb_platform_data mxsfb_pdata __initdata;
  147. /*
  148. * MX28EVK_FLEXCAN_SWITCH is shared between both flexcan controllers
  149. */
  150. #define MX28EVK_FLEXCAN_SWITCH MXS_GPIO_NR(2, 13)
  151. static int flexcan0_en, flexcan1_en;
  152. static void mx28evk_flexcan_switch(void)
  153. {
  154. if (flexcan0_en || flexcan1_en)
  155. gpio_set_value(MX28EVK_FLEXCAN_SWITCH, 1);
  156. else
  157. gpio_set_value(MX28EVK_FLEXCAN_SWITCH, 0);
  158. }
  159. static void mx28evk_flexcan0_switch(int enable)
  160. {
  161. flexcan0_en = enable;
  162. mx28evk_flexcan_switch();
  163. }
  164. static void mx28evk_flexcan1_switch(int enable)
  165. {
  166. flexcan1_en = enable;
  167. mx28evk_flexcan_switch();
  168. }
  169. static struct flexcan_platform_data flexcan_pdata[2];
  170. static struct of_dev_auxdata mxs_auxdata_lookup[] __initdata = {
  171. OF_DEV_AUXDATA("fsl,imx23-lcdif", 0x80030000, NULL, &mxsfb_pdata),
  172. OF_DEV_AUXDATA("fsl,imx28-lcdif", 0x80030000, NULL, &mxsfb_pdata),
  173. OF_DEV_AUXDATA("fsl,imx28-flexcan", 0x80032000, NULL, &flexcan_pdata[0]),
  174. OF_DEV_AUXDATA("fsl,imx28-flexcan", 0x80034000, NULL, &flexcan_pdata[1]),
  175. { /* sentinel */ }
  176. };
  177. #define OCOTP_WORD_OFFSET 0x20
  178. #define OCOTP_WORD_COUNT 0x20
  179. #define BM_OCOTP_CTRL_BUSY (1 << 8)
  180. #define BM_OCOTP_CTRL_ERROR (1 << 9)
  181. #define BM_OCOTP_CTRL_RD_BANK_OPEN (1 << 12)
  182. static DEFINE_MUTEX(ocotp_mutex);
  183. static u32 ocotp_words[OCOTP_WORD_COUNT];
  184. static const u32 *mxs_get_ocotp(void)
  185. {
  186. struct device_node *np;
  187. void __iomem *ocotp_base;
  188. int timeout = 0x400;
  189. size_t i;
  190. static int once;
  191. if (once)
  192. return ocotp_words;
  193. np = of_find_compatible_node(NULL, NULL, "fsl,ocotp");
  194. ocotp_base = of_iomap(np, 0);
  195. WARN_ON(!ocotp_base);
  196. mutex_lock(&ocotp_mutex);
  197. /*
  198. * clk_enable(hbus_clk) for ocotp can be skipped
  199. * as it must be on when system is running.
  200. */
  201. /* try to clear ERROR bit */
  202. __mxs_clrl(BM_OCOTP_CTRL_ERROR, ocotp_base);
  203. /* check both BUSY and ERROR cleared */
  204. while ((__raw_readl(ocotp_base) &
  205. (BM_OCOTP_CTRL_BUSY | BM_OCOTP_CTRL_ERROR)) && --timeout)
  206. cpu_relax();
  207. if (unlikely(!timeout))
  208. goto error_unlock;
  209. /* open OCOTP banks for read */
  210. __mxs_setl(BM_OCOTP_CTRL_RD_BANK_OPEN, ocotp_base);
  211. /* approximately wait 32 hclk cycles */
  212. udelay(1);
  213. /* poll BUSY bit becoming cleared */
  214. timeout = 0x400;
  215. while ((__raw_readl(ocotp_base) & BM_OCOTP_CTRL_BUSY) && --timeout)
  216. cpu_relax();
  217. if (unlikely(!timeout))
  218. goto error_unlock;
  219. for (i = 0; i < OCOTP_WORD_COUNT; i++)
  220. ocotp_words[i] = __raw_readl(ocotp_base + OCOTP_WORD_OFFSET +
  221. i * 0x10);
  222. /* close banks for power saving */
  223. __mxs_clrl(BM_OCOTP_CTRL_RD_BANK_OPEN, ocotp_base);
  224. once = 1;
  225. mutex_unlock(&ocotp_mutex);
  226. return ocotp_words;
  227. error_unlock:
  228. mutex_unlock(&ocotp_mutex);
  229. pr_err("%s: timeout in reading OCOTP\n", __func__);
  230. return NULL;
  231. }
  232. enum mac_oui {
  233. OUI_FSL,
  234. OUI_DENX,
  235. OUI_CRYSTALFONTZ,
  236. };
  237. static void __init update_fec_mac_prop(enum mac_oui oui)
  238. {
  239. struct device_node *np, *from = NULL;
  240. struct property *newmac;
  241. const u32 *ocotp = mxs_get_ocotp();
  242. u8 *macaddr;
  243. u32 val;
  244. int i;
  245. for (i = 0; i < 2; i++) {
  246. np = of_find_compatible_node(from, NULL, "fsl,imx28-fec");
  247. if (!np)
  248. return;
  249. from = np;
  250. if (of_get_property(np, "local-mac-address", NULL))
  251. continue;
  252. newmac = kzalloc(sizeof(*newmac) + 6, GFP_KERNEL);
  253. if (!newmac)
  254. return;
  255. newmac->value = newmac + 1;
  256. newmac->length = 6;
  257. newmac->name = kstrdup("local-mac-address", GFP_KERNEL);
  258. if (!newmac->name) {
  259. kfree(newmac);
  260. return;
  261. }
  262. /*
  263. * OCOTP only stores the last 4 octets for each mac address,
  264. * so hard-code OUI here.
  265. */
  266. macaddr = newmac->value;
  267. switch (oui) {
  268. case OUI_FSL:
  269. macaddr[0] = 0x00;
  270. macaddr[1] = 0x04;
  271. macaddr[2] = 0x9f;
  272. break;
  273. case OUI_DENX:
  274. macaddr[0] = 0xc0;
  275. macaddr[1] = 0xe5;
  276. macaddr[2] = 0x4e;
  277. break;
  278. case OUI_CRYSTALFONTZ:
  279. macaddr[0] = 0x58;
  280. macaddr[1] = 0xb9;
  281. macaddr[2] = 0xe1;
  282. break;
  283. }
  284. val = ocotp[i];
  285. macaddr[3] = (val >> 16) & 0xff;
  286. macaddr[4] = (val >> 8) & 0xff;
  287. macaddr[5] = (val >> 0) & 0xff;
  288. of_update_property(np, newmac);
  289. }
  290. }
  291. static void __init imx23_evk_init(void)
  292. {
  293. mxsfb_pdata.mode_list = mx23evk_video_modes;
  294. mxsfb_pdata.mode_count = ARRAY_SIZE(mx23evk_video_modes);
  295. mxsfb_pdata.default_bpp = 32;
  296. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  297. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  298. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  299. }
  300. static inline void enable_clk_enet_out(void)
  301. {
  302. struct clk *clk = clk_get_sys("enet_out", NULL);
  303. if (!IS_ERR(clk))
  304. clk_prepare_enable(clk);
  305. }
  306. static void __init imx28_evk_init(void)
  307. {
  308. enable_clk_enet_out();
  309. update_fec_mac_prop(OUI_FSL);
  310. mxsfb_pdata.mode_list = mx28evk_video_modes;
  311. mxsfb_pdata.mode_count = ARRAY_SIZE(mx28evk_video_modes);
  312. mxsfb_pdata.default_bpp = 32;
  313. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  314. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  315. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  316. mxs_saif_clkmux_select(MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR0);
  317. }
  318. static void __init imx28_evk_post_init(void)
  319. {
  320. if (!gpio_request_one(MX28EVK_FLEXCAN_SWITCH, GPIOF_DIR_OUT,
  321. "flexcan-switch")) {
  322. flexcan_pdata[0].transceiver_switch = mx28evk_flexcan0_switch;
  323. flexcan_pdata[1].transceiver_switch = mx28evk_flexcan1_switch;
  324. }
  325. }
  326. static void __init m28evk_init(void)
  327. {
  328. mxsfb_pdata.mode_list = m28evk_video_modes;
  329. mxsfb_pdata.mode_count = ARRAY_SIZE(m28evk_video_modes);
  330. mxsfb_pdata.default_bpp = 16;
  331. mxsfb_pdata.ld_intf_width = STMLCDIF_18BIT;
  332. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT;
  333. }
  334. static void __init sc_sps1_init(void)
  335. {
  336. enable_clk_enet_out();
  337. }
  338. static int apx4devkit_phy_fixup(struct phy_device *phy)
  339. {
  340. phy->dev_flags |= MICREL_PHY_50MHZ_CLK;
  341. return 0;
  342. }
  343. static void __init apx4devkit_init(void)
  344. {
  345. enable_clk_enet_out();
  346. if (IS_BUILTIN(CONFIG_PHYLIB))
  347. phy_register_fixup_for_uid(PHY_ID_KSZ8051, MICREL_PHY_ID_MASK,
  348. apx4devkit_phy_fixup);
  349. mxsfb_pdata.mode_list = apx4devkit_video_modes;
  350. mxsfb_pdata.mode_count = ARRAY_SIZE(apx4devkit_video_modes);
  351. mxsfb_pdata.default_bpp = 32;
  352. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  353. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  354. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  355. }
  356. #define ENET0_MDC__GPIO_4_0 MXS_GPIO_NR(4, 0)
  357. #define ENET0_MDIO__GPIO_4_1 MXS_GPIO_NR(4, 1)
  358. #define ENET0_RX_EN__GPIO_4_2 MXS_GPIO_NR(4, 2)
  359. #define ENET0_RXD0__GPIO_4_3 MXS_GPIO_NR(4, 3)
  360. #define ENET0_RXD1__GPIO_4_4 MXS_GPIO_NR(4, 4)
  361. #define ENET0_TX_EN__GPIO_4_6 MXS_GPIO_NR(4, 6)
  362. #define ENET0_TXD0__GPIO_4_7 MXS_GPIO_NR(4, 7)
  363. #define ENET0_TXD1__GPIO_4_8 MXS_GPIO_NR(4, 8)
  364. #define ENET_CLK__GPIO_4_16 MXS_GPIO_NR(4, 16)
  365. #define TX28_FEC_PHY_POWER MXS_GPIO_NR(3, 29)
  366. #define TX28_FEC_PHY_RESET MXS_GPIO_NR(4, 13)
  367. #define TX28_FEC_nINT MXS_GPIO_NR(4, 5)
  368. static const struct gpio tx28_gpios[] __initconst = {
  369. { ENET0_MDC__GPIO_4_0, GPIOF_OUT_INIT_LOW, "GPIO_4_0" },
  370. { ENET0_MDIO__GPIO_4_1, GPIOF_OUT_INIT_LOW, "GPIO_4_1" },
  371. { ENET0_RX_EN__GPIO_4_2, GPIOF_OUT_INIT_LOW, "GPIO_4_2" },
  372. { ENET0_RXD0__GPIO_4_3, GPIOF_OUT_INIT_LOW, "GPIO_4_3" },
  373. { ENET0_RXD1__GPIO_4_4, GPIOF_OUT_INIT_LOW, "GPIO_4_4" },
  374. { ENET0_TX_EN__GPIO_4_6, GPIOF_OUT_INIT_LOW, "GPIO_4_6" },
  375. { ENET0_TXD0__GPIO_4_7, GPIOF_OUT_INIT_LOW, "GPIO_4_7" },
  376. { ENET0_TXD1__GPIO_4_8, GPIOF_OUT_INIT_LOW, "GPIO_4_8" },
  377. { ENET_CLK__GPIO_4_16, GPIOF_OUT_INIT_LOW, "GPIO_4_16" },
  378. { TX28_FEC_PHY_POWER, GPIOF_OUT_INIT_LOW, "fec-phy-power" },
  379. { TX28_FEC_PHY_RESET, GPIOF_OUT_INIT_LOW, "fec-phy-reset" },
  380. { TX28_FEC_nINT, GPIOF_DIR_IN, "fec-int" },
  381. };
  382. static void __init tx28_post_init(void)
  383. {
  384. struct device_node *np;
  385. struct platform_device *pdev;
  386. struct pinctrl *pctl;
  387. int ret;
  388. enable_clk_enet_out();
  389. np = of_find_compatible_node(NULL, NULL, "fsl,imx28-fec");
  390. pdev = of_find_device_by_node(np);
  391. if (!pdev) {
  392. pr_err("%s: failed to find fec device\n", __func__);
  393. return;
  394. }
  395. pctl = pinctrl_get_select(&pdev->dev, "gpio_mode");
  396. if (IS_ERR(pctl)) {
  397. pr_err("%s: failed to get pinctrl state\n", __func__);
  398. return;
  399. }
  400. ret = gpio_request_array(tx28_gpios, ARRAY_SIZE(tx28_gpios));
  401. if (ret) {
  402. pr_err("%s: failed to request gpios: %d\n", __func__, ret);
  403. return;
  404. }
  405. /* Power up fec phy */
  406. gpio_set_value(TX28_FEC_PHY_POWER, 1);
  407. msleep(26); /* 25ms according to data sheet */
  408. /* Mode strap pins */
  409. gpio_set_value(ENET0_RX_EN__GPIO_4_2, 1);
  410. gpio_set_value(ENET0_RXD0__GPIO_4_3, 1);
  411. gpio_set_value(ENET0_RXD1__GPIO_4_4, 1);
  412. udelay(100); /* minimum assertion time for nRST */
  413. /* Deasserting FEC PHY RESET */
  414. gpio_set_value(TX28_FEC_PHY_RESET, 1);
  415. pinctrl_put(pctl);
  416. }
  417. static void __init cfa10049_init(void)
  418. {
  419. enable_clk_enet_out();
  420. update_fec_mac_prop(OUI_CRYSTALFONTZ);
  421. mxsfb_pdata.mode_list = cfa10049_video_modes;
  422. mxsfb_pdata.mode_count = ARRAY_SIZE(cfa10049_video_modes);
  423. mxsfb_pdata.default_bpp = 32;
  424. mxsfb_pdata.ld_intf_width = STMLCDIF_18BIT;
  425. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT;
  426. }
  427. static void __init cfa10037_init(void)
  428. {
  429. enable_clk_enet_out();
  430. update_fec_mac_prop(OUI_CRYSTALFONTZ);
  431. }
  432. static void __init apf28_init(void)
  433. {
  434. enable_clk_enet_out();
  435. mxsfb_pdata.mode_list = apf28dev_video_modes;
  436. mxsfb_pdata.mode_count = ARRAY_SIZE(apf28dev_video_modes);
  437. mxsfb_pdata.default_bpp = 16;
  438. mxsfb_pdata.ld_intf_width = STMLCDIF_16BIT;
  439. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  440. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  441. }
  442. static void __init mxs_machine_init(void)
  443. {
  444. if (of_machine_is_compatible("fsl,imx28-evk"))
  445. imx28_evk_init();
  446. else if (of_machine_is_compatible("fsl,imx23-evk"))
  447. imx23_evk_init();
  448. else if (of_machine_is_compatible("denx,m28evk"))
  449. m28evk_init();
  450. else if (of_machine_is_compatible("bluegiga,apx4devkit"))
  451. apx4devkit_init();
  452. else if (of_machine_is_compatible("crystalfontz,cfa10037"))
  453. cfa10037_init();
  454. else if (of_machine_is_compatible("crystalfontz,cfa10049"))
  455. cfa10049_init();
  456. else if (of_machine_is_compatible("armadeus,imx28-apf28"))
  457. apf28_init();
  458. else if (of_machine_is_compatible("schulercontrol,imx28-sps1"))
  459. sc_sps1_init();
  460. of_platform_populate(NULL, of_default_bus_match_table,
  461. mxs_auxdata_lookup, NULL);
  462. if (of_machine_is_compatible("karo,tx28"))
  463. tx28_post_init();
  464. if (of_machine_is_compatible("fsl,imx28-evk"))
  465. imx28_evk_post_init();
  466. }
  467. #define MX23_CLKCTRL_RESET_OFFSET 0x120
  468. #define MX28_CLKCTRL_RESET_OFFSET 0x1e0
  469. #define MXS_CLKCTRL_RESET_CHIP (1 << 1)
  470. /*
  471. * Reset the system. It is called by machine_restart().
  472. */
  473. static void mxs_restart(char mode, const char *cmd)
  474. {
  475. struct device_node *np;
  476. void __iomem *reset_addr;
  477. np = of_find_compatible_node(NULL, NULL, "fsl,clkctrl");
  478. reset_addr = of_iomap(np, 0);
  479. if (!reset_addr)
  480. goto soft;
  481. if (of_device_is_compatible(np, "fsl,imx23-clkctrl"))
  482. reset_addr += MX23_CLKCTRL_RESET_OFFSET;
  483. else
  484. reset_addr += MX28_CLKCTRL_RESET_OFFSET;
  485. /* reset the chip */
  486. __mxs_setl(MXS_CLKCTRL_RESET_CHIP, reset_addr);
  487. pr_err("Failed to assert the chip reset\n");
  488. /* Delay to allow the serial port to show the message */
  489. mdelay(50);
  490. soft:
  491. /* We'll take a jump through zero as a poor second */
  492. soft_restart(0);
  493. }
  494. static void __init mxs_timer_init(void)
  495. {
  496. if (of_machine_is_compatible("fsl,imx23"))
  497. mx23_clocks_init();
  498. else
  499. mx28_clocks_init();
  500. clocksource_of_init();
  501. }
  502. static const char *mxs_dt_compat[] __initdata = {
  503. "fsl,imx28",
  504. "fsl,imx23",
  505. NULL,
  506. };
  507. DT_MACHINE_START(MXS, "Freescale MXS (Device Tree)")
  508. .map_io = debug_ll_io_init,
  509. .init_irq = irqchip_init,
  510. .handle_irq = icoll_handle_irq,
  511. .init_time = mxs_timer_init,
  512. .init_machine = mxs_machine_init,
  513. .dt_compat = mxs_dt_compat,
  514. .restart = mxs_restart,
  515. MACHINE_END