dhd_sdio.c 106 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <asm/unaligned.h>
  32. #include <defs.h>
  33. #include <brcmu_wifi.h>
  34. #include <brcmu_utils.h>
  35. #include <brcm_hw_ids.h>
  36. #include <soc.h>
  37. #include "sdio_host.h"
  38. #include "sdio_chip.h"
  39. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  40. #ifdef BCMDBG
  41. #define BRCMF_TRAP_INFO_SIZE 80
  42. #define CBUF_LEN (128)
  43. struct rte_log_le {
  44. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  45. __le32 buf_size;
  46. __le32 idx;
  47. char *_buf_compat; /* Redundant pointer for backward compat. */
  48. };
  49. struct rte_console {
  50. /* Virtual UART
  51. * When there is no UART (e.g. Quickturn),
  52. * the host should write a complete
  53. * input line directly into cbuf and then write
  54. * the length into vcons_in.
  55. * This may also be used when there is a real UART
  56. * (at risk of conflicting with
  57. * the real UART). vcons_out is currently unused.
  58. */
  59. uint vcons_in;
  60. uint vcons_out;
  61. /* Output (logging) buffer
  62. * Console output is written to a ring buffer log_buf at index log_idx.
  63. * The host may read the output when it sees log_idx advance.
  64. * Output will be lost if the output wraps around faster than the host
  65. * polls.
  66. */
  67. struct rte_log_le log_le;
  68. /* Console input line buffer
  69. * Characters are read one at a time into cbuf
  70. * until <CR> is received, then
  71. * the buffer is processed as a command line.
  72. * Also used for virtual UART.
  73. */
  74. uint cbuf_idx;
  75. char cbuf[CBUF_LEN];
  76. };
  77. #endif /* BCMDBG */
  78. #include <chipcommon.h>
  79. #include "dhd.h"
  80. #include "dhd_bus.h"
  81. #include "dhd_proto.h"
  82. #include "dhd_dbg.h"
  83. #include <bcmchip.h>
  84. #define TXQLEN 2048 /* bulk tx queue length */
  85. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  86. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  87. #define PRIOMASK 7
  88. #define TXRETRIES 2 /* # of retries for tx frames */
  89. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  90. one scheduling */
  91. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  92. one scheduling */
  93. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  94. #define MEMBLOCK 2048 /* Block size used for downloading
  95. of dongle image */
  96. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  97. biggest possible glom */
  98. #define BRCMF_FIRSTREAD (1 << 6)
  99. /* SBSDIO_DEVICE_CTL */
  100. /* 1: device will assert busy signal when receiving CMD53 */
  101. #define SBSDIO_DEVCTL_SETBUSY 0x01
  102. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  103. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  104. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  105. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  106. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  107. * sdio bus power cycle to clear (rev 9) */
  108. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  109. /* Force SD->SB reset mapping (rev 11) */
  110. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  111. /* Determined by CoreControl bit */
  112. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  113. /* Force backplane reset */
  114. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  115. /* Force no backplane reset */
  116. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  117. /* direct(mapped) cis space */
  118. /* MAPPED common CIS address */
  119. #define SBSDIO_CIS_BASE_COMMON 0x1000
  120. /* maximum bytes in one CIS */
  121. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  122. /* cis offset addr is < 17 bits */
  123. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  124. /* manfid tuple length, include tuple, link bytes */
  125. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  126. /* intstatus */
  127. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  128. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  129. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  130. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  131. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  132. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  133. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  134. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  135. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  136. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  137. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  138. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  139. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  140. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  141. #define I_PC (1 << 10) /* descriptor error */
  142. #define I_PD (1 << 11) /* data error */
  143. #define I_DE (1 << 12) /* Descriptor protocol Error */
  144. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  145. #define I_RO (1 << 14) /* Receive fifo Overflow */
  146. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  147. #define I_RI (1 << 16) /* Receive Interrupt */
  148. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  149. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  150. #define I_XI (1 << 24) /* Transmit Interrupt */
  151. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  152. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  153. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  154. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  155. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  156. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  157. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  158. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  159. #define I_DMA (I_RI | I_XI | I_ERRORS)
  160. /* corecontrol */
  161. #define CC_CISRDY (1 << 0) /* CIS Ready */
  162. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  163. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  164. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  165. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  166. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  167. /* SDA_FRAMECTRL */
  168. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  169. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  170. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  171. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  172. /* HW frame tag */
  173. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  174. /* Total length of frame header for dongle protocol */
  175. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  176. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  177. /*
  178. * Software allocation of To SB Mailbox resources
  179. */
  180. /* tosbmailbox bits corresponding to intstatus bits */
  181. #define SMB_NAK (1 << 0) /* Frame NAK */
  182. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  183. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  184. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  185. /* tosbmailboxdata */
  186. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  187. /*
  188. * Software allocation of To Host Mailbox resources
  189. */
  190. /* intstatus bits */
  191. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  192. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  193. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  194. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  195. /* tohostmailboxdata */
  196. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  197. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  198. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  199. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  200. #define HMB_DATA_FCDATA_MASK 0xff000000
  201. #define HMB_DATA_FCDATA_SHIFT 24
  202. #define HMB_DATA_VERSION_MASK 0x00ff0000
  203. #define HMB_DATA_VERSION_SHIFT 16
  204. /*
  205. * Software-defined protocol header
  206. */
  207. /* Current protocol version */
  208. #define SDPCM_PROT_VERSION 4
  209. /* SW frame header */
  210. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  211. #define SDPCM_CHANNEL_MASK 0x00000f00
  212. #define SDPCM_CHANNEL_SHIFT 8
  213. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  214. #define SDPCM_NEXTLEN_OFFSET 2
  215. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  216. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  217. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  218. #define SDPCM_DOFFSET_MASK 0xff000000
  219. #define SDPCM_DOFFSET_SHIFT 24
  220. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  221. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  222. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  223. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  224. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  225. /* logical channel numbers */
  226. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  227. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  228. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  229. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  230. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  231. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  232. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  233. /*
  234. * Shared structure between dongle and the host.
  235. * The structure contains pointers to trap or assert information.
  236. */
  237. #define SDPCM_SHARED_VERSION 0x0002
  238. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  239. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  240. #define SDPCM_SHARED_ASSERT 0x0200
  241. #define SDPCM_SHARED_TRAP 0x0400
  242. /* Space for header read, limit for data packets */
  243. #define MAX_HDR_READ (1 << 6)
  244. #define MAX_RX_DATASZ 2048
  245. /* Maximum milliseconds to wait for F2 to come up */
  246. #define BRCMF_WAIT_F2RDY 3000
  247. /* Bump up limit on waiting for HT to account for first startup;
  248. * if the image is doing a CRC calculation before programming the PMU
  249. * for HT availability, it could take a couple hundred ms more, so
  250. * max out at a 1 second (1000000us).
  251. */
  252. #undef PMU_MAX_TRANSITION_DLY
  253. #define PMU_MAX_TRANSITION_DLY 1000000
  254. /* Value for ChipClockCSR during initial setup */
  255. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  256. SBSDIO_ALP_AVAIL_REQ)
  257. /* Flags for SDH calls */
  258. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  259. /*
  260. * Conversion of 802.1D priority to precedence level
  261. */
  262. static uint prio2prec(u32 prio)
  263. {
  264. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  265. (prio^2) : prio;
  266. }
  267. /* core registers */
  268. struct sdpcmd_regs {
  269. u32 corecontrol; /* 0x00, rev8 */
  270. u32 corestatus; /* rev8 */
  271. u32 PAD[1];
  272. u32 biststatus; /* rev8 */
  273. /* PCMCIA access */
  274. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  275. u16 PAD[1];
  276. u16 pcmciamesportalmask; /* rev8 */
  277. u16 PAD[1];
  278. u16 pcmciawrframebc; /* rev8 */
  279. u16 PAD[1];
  280. u16 pcmciaunderflowtimer; /* rev8 */
  281. u16 PAD[1];
  282. /* interrupt */
  283. u32 intstatus; /* 0x020, rev8 */
  284. u32 hostintmask; /* rev8 */
  285. u32 intmask; /* rev8 */
  286. u32 sbintstatus; /* rev8 */
  287. u32 sbintmask; /* rev8 */
  288. u32 funcintmask; /* rev4 */
  289. u32 PAD[2];
  290. u32 tosbmailbox; /* 0x040, rev8 */
  291. u32 tohostmailbox; /* rev8 */
  292. u32 tosbmailboxdata; /* rev8 */
  293. u32 tohostmailboxdata; /* rev8 */
  294. /* synchronized access to registers in SDIO clock domain */
  295. u32 sdioaccess; /* 0x050, rev8 */
  296. u32 PAD[3];
  297. /* PCMCIA frame control */
  298. u8 pcmciaframectrl; /* 0x060, rev8 */
  299. u8 PAD[3];
  300. u8 pcmciawatermark; /* rev8 */
  301. u8 PAD[155];
  302. /* interrupt batching control */
  303. u32 intrcvlazy; /* 0x100, rev8 */
  304. u32 PAD[3];
  305. /* counters */
  306. u32 cmd52rd; /* 0x110, rev8 */
  307. u32 cmd52wr; /* rev8 */
  308. u32 cmd53rd; /* rev8 */
  309. u32 cmd53wr; /* rev8 */
  310. u32 abort; /* rev8 */
  311. u32 datacrcerror; /* rev8 */
  312. u32 rdoutofsync; /* rev8 */
  313. u32 wroutofsync; /* rev8 */
  314. u32 writebusy; /* rev8 */
  315. u32 readwait; /* rev8 */
  316. u32 readterm; /* rev8 */
  317. u32 writeterm; /* rev8 */
  318. u32 PAD[40];
  319. u32 clockctlstatus; /* rev8 */
  320. u32 PAD[7];
  321. u32 PAD[128]; /* DMA engines */
  322. /* SDIO/PCMCIA CIS region */
  323. char cis[512]; /* 0x400-0x5ff, rev6 */
  324. /* PCMCIA function control registers */
  325. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  326. u16 PAD[55];
  327. /* PCMCIA backplane access */
  328. u16 backplanecsr; /* 0x76E, rev6 */
  329. u16 backplaneaddr0; /* rev6 */
  330. u16 backplaneaddr1; /* rev6 */
  331. u16 backplaneaddr2; /* rev6 */
  332. u16 backplaneaddr3; /* rev6 */
  333. u16 backplanedata0; /* rev6 */
  334. u16 backplanedata1; /* rev6 */
  335. u16 backplanedata2; /* rev6 */
  336. u16 backplanedata3; /* rev6 */
  337. u16 PAD[31];
  338. /* sprom "size" & "blank" info */
  339. u16 spromstatus; /* 0x7BE, rev2 */
  340. u32 PAD[464];
  341. u16 PAD[0x80];
  342. };
  343. #ifdef BCMDBG
  344. /* Device console log buffer state */
  345. struct brcmf_console {
  346. uint count; /* Poll interval msec counter */
  347. uint log_addr; /* Log struct address (fixed) */
  348. struct rte_log_le log_le; /* Log struct (host copy) */
  349. uint bufsize; /* Size of log buffer */
  350. u8 *buf; /* Log buffer (host copy) */
  351. uint last; /* Last buffer read index */
  352. };
  353. #endif /* BCMDBG */
  354. struct sdpcm_shared {
  355. u32 flags;
  356. u32 trap_addr;
  357. u32 assert_exp_addr;
  358. u32 assert_file_addr;
  359. u32 assert_line;
  360. u32 console_addr; /* Address of struct rte_console */
  361. u32 msgtrace_addr;
  362. u8 tag[32];
  363. };
  364. struct sdpcm_shared_le {
  365. __le32 flags;
  366. __le32 trap_addr;
  367. __le32 assert_exp_addr;
  368. __le32 assert_file_addr;
  369. __le32 assert_line;
  370. __le32 console_addr; /* Address of struct rte_console */
  371. __le32 msgtrace_addr;
  372. u8 tag[32];
  373. };
  374. /* misc chip info needed by some of the routines */
  375. /* Private data for SDIO bus interaction */
  376. struct brcmf_bus {
  377. struct brcmf_pub *drvr;
  378. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  379. struct chip_info *ci; /* Chip info struct */
  380. char *vars; /* Variables (from CIS and/or other) */
  381. uint varsz; /* Size of variables buffer */
  382. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  383. u32 hostintmask; /* Copy of Host Interrupt Mask */
  384. u32 intstatus; /* Intstatus bits (events) pending */
  385. bool dpc_sched; /* Indicates DPC schedule (intrpt rcvd) */
  386. bool fcstate; /* State of dongle flow-control */
  387. uint blocksize; /* Block size of SDIO transfers */
  388. uint roundup; /* Max roundup limit */
  389. struct pktq txq; /* Queue length used for flow-control */
  390. u8 flowcontrol; /* per prio flow control bitmask */
  391. u8 tx_seq; /* Transmit sequence number (next) */
  392. u8 tx_max; /* Maximum transmit sequence allowed */
  393. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  394. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  395. u16 nextlen; /* Next Read Len from last header */
  396. u8 rx_seq; /* Receive sequence number (expected) */
  397. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  398. uint rxbound; /* Rx frames to read before resched */
  399. uint txbound; /* Tx frames to send before resched */
  400. uint txminmax;
  401. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  402. struct sk_buff_head glom; /* Packet list for glommed superframe */
  403. uint glomerr; /* Glom packet read errors */
  404. u8 *rxbuf; /* Buffer for receiving control packets */
  405. uint rxblen; /* Allocated length of rxbuf */
  406. u8 *rxctl; /* Aligned pointer into rxbuf */
  407. u8 *databuf; /* Buffer for receiving big glom packet */
  408. u8 *dataptr; /* Aligned pointer into databuf */
  409. uint rxlen; /* Length of valid data in buffer */
  410. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  411. bool intr; /* Use interrupts */
  412. bool poll; /* Use polling */
  413. bool ipend; /* Device interrupt is pending */
  414. uint intrcount; /* Count of device interrupt callbacks */
  415. uint lastintrs; /* Count as of last watchdog timer */
  416. uint spurious; /* Count of spurious interrupts */
  417. uint pollrate; /* Ticks between device polls */
  418. uint polltick; /* Tick counter */
  419. uint pollcnt; /* Count of active polls */
  420. #ifdef BCMDBG
  421. uint console_interval;
  422. struct brcmf_console console; /* Console output polling support */
  423. uint console_addr; /* Console address from shared struct */
  424. #endif /* BCMDBG */
  425. uint regfails; /* Count of R_REG failures */
  426. uint clkstate; /* State of sd and backplane clock(s) */
  427. bool activity; /* Activity flag for clock down */
  428. s32 idletime; /* Control for activity timeout */
  429. s32 idlecount; /* Activity timeout counter */
  430. s32 idleclock; /* How to set bus driver when idle */
  431. s32 sd_rxchain;
  432. bool use_rxchain; /* If brcmf should use PKT chains */
  433. bool sleeping; /* Is SDIO bus sleeping? */
  434. bool rxflow_mode; /* Rx flow control mode */
  435. bool rxflow; /* Is rx flow control on */
  436. bool alp_only; /* Don't use HT clock (ALP only) */
  437. /* Field to decide if rx of control frames happen in rxbuf or lb-pool */
  438. bool usebufpool;
  439. /* Some additional counters */
  440. uint tx_sderrs; /* Count of tx attempts with sd errors */
  441. uint fcqueued; /* Tx packets that got queued */
  442. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  443. uint rx_toolong; /* Receive frames too long to receive */
  444. uint rxc_errors; /* SDIO errors when reading control frames */
  445. uint rx_hdrfail; /* SDIO errors on header reads */
  446. uint rx_badhdr; /* Bad received headers (roosync?) */
  447. uint rx_badseq; /* Mismatched rx sequence number */
  448. uint fc_rcvd; /* Number of flow-control events received */
  449. uint fc_xoff; /* Number which turned on flow-control */
  450. uint fc_xon; /* Number which turned off flow-control */
  451. uint rxglomfail; /* Failed deglom attempts */
  452. uint rxglomframes; /* Number of glom frames (superframes) */
  453. uint rxglompkts; /* Number of packets from glom frames */
  454. uint f2rxhdrs; /* Number of header reads */
  455. uint f2rxdata; /* Number of frame data reads */
  456. uint f2txdata; /* Number of f2 frame writes */
  457. uint f1regdata; /* Number of f1 register accesses */
  458. u8 *ctrl_frame_buf;
  459. u32 ctrl_frame_len;
  460. bool ctrl_frame_stat;
  461. spinlock_t txqlock;
  462. wait_queue_head_t ctrl_wait;
  463. wait_queue_head_t dcmd_resp_wait;
  464. struct timer_list timer;
  465. struct completion watchdog_wait;
  466. struct task_struct *watchdog_tsk;
  467. bool wd_timer_valid;
  468. uint save_ms;
  469. struct task_struct *dpc_tsk;
  470. struct completion dpc_wait;
  471. struct semaphore sdsem;
  472. const char *fw_name;
  473. const struct firmware *firmware;
  474. const char *nv_name;
  475. u32 fw_ptr;
  476. };
  477. /* clkstate */
  478. #define CLK_NONE 0
  479. #define CLK_SDONLY 1
  480. #define CLK_PENDING 2 /* Not used yet */
  481. #define CLK_AVAIL 3
  482. #ifdef BCMDBG
  483. static int qcount[NUMPRIO];
  484. static int tx_packets[NUMPRIO];
  485. #endif /* BCMDBG */
  486. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  487. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  488. /* Retry count for register access failures */
  489. static const uint retry_limit = 2;
  490. /* Limit on rounding up frames */
  491. static const uint max_roundup = 512;
  492. #define ALIGNMENT 4
  493. static void pkt_align(struct sk_buff *p, int len, int align)
  494. {
  495. uint datalign;
  496. datalign = (unsigned long)(p->data);
  497. datalign = roundup(datalign, (align)) - datalign;
  498. if (datalign)
  499. skb_pull(p, datalign);
  500. __skb_trim(p, len);
  501. }
  502. /* To check if there's window offered */
  503. static bool data_ok(struct brcmf_bus *bus)
  504. {
  505. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  506. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  507. }
  508. /*
  509. * Reads a register in the SDIO hardware block. This block occupies a series of
  510. * adresses on the 32 bit backplane bus.
  511. */
  512. static void
  513. r_sdreg32(struct brcmf_bus *bus, u32 *regvar, u32 reg_offset, u32 *retryvar)
  514. {
  515. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  516. *retryvar = 0;
  517. do {
  518. *regvar = brcmf_sdcard_reg_read(bus->sdiodev,
  519. bus->ci->c_inf[idx].base + reg_offset,
  520. sizeof(u32));
  521. } while (brcmf_sdcard_regfail(bus->sdiodev) &&
  522. (++(*retryvar) <= retry_limit));
  523. if (*retryvar) {
  524. bus->regfails += (*retryvar-1);
  525. if (*retryvar > retry_limit) {
  526. brcmf_dbg(ERROR, "FAILED READ %Xh\n", reg_offset);
  527. *regvar = 0;
  528. }
  529. }
  530. }
  531. static void
  532. w_sdreg32(struct brcmf_bus *bus, u32 regval, u32 reg_offset, u32 *retryvar)
  533. {
  534. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  535. *retryvar = 0;
  536. do {
  537. brcmf_sdcard_reg_write(bus->sdiodev,
  538. bus->ci->c_inf[idx].base + reg_offset,
  539. sizeof(u32), regval);
  540. } while (brcmf_sdcard_regfail(bus->sdiodev) &&
  541. (++(*retryvar) <= retry_limit));
  542. if (*retryvar) {
  543. bus->regfails += (*retryvar-1);
  544. if (*retryvar > retry_limit)
  545. brcmf_dbg(ERROR, "FAILED REGISTER WRITE %Xh\n",
  546. reg_offset);
  547. }
  548. }
  549. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  550. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  551. /* Packet free applicable unconditionally for sdio and sdspi.
  552. * Conditional if bufpool was present for gspi bus.
  553. */
  554. static void brcmf_sdbrcm_pktfree2(struct brcmf_bus *bus, struct sk_buff *pkt)
  555. {
  556. if (bus->usebufpool)
  557. brcmu_pkt_buf_free_skb(pkt);
  558. }
  559. /* Turn backplane clock on or off */
  560. static int brcmf_sdbrcm_htclk(struct brcmf_bus *bus, bool on, bool pendok)
  561. {
  562. int err;
  563. u8 clkctl, clkreq, devctl;
  564. unsigned long timeout;
  565. brcmf_dbg(TRACE, "Enter\n");
  566. clkctl = 0;
  567. if (on) {
  568. /* Request HT Avail */
  569. clkreq =
  570. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  571. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  572. SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
  573. if (err) {
  574. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  575. return -EBADE;
  576. }
  577. /* Check current status */
  578. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  579. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  580. if (err) {
  581. brcmf_dbg(ERROR, "HT Avail read error: %d\n", err);
  582. return -EBADE;
  583. }
  584. /* Go to pending and await interrupt if appropriate */
  585. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  586. /* Allow only clock-available interrupt */
  587. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  588. SDIO_FUNC_1,
  589. SBSDIO_DEVICE_CTL, &err);
  590. if (err) {
  591. brcmf_dbg(ERROR, "Devctl error setting CA: %d\n",
  592. err);
  593. return -EBADE;
  594. }
  595. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  596. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  597. SBSDIO_DEVICE_CTL, devctl, &err);
  598. brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
  599. bus->clkstate = CLK_PENDING;
  600. return 0;
  601. } else if (bus->clkstate == CLK_PENDING) {
  602. /* Cancel CA-only interrupt filter */
  603. devctl =
  604. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  605. SBSDIO_DEVICE_CTL, &err);
  606. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  607. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  608. SBSDIO_DEVICE_CTL, devctl, &err);
  609. }
  610. /* Otherwise, wait here (polling) for HT Avail */
  611. timeout = jiffies +
  612. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  613. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  614. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  615. SDIO_FUNC_1,
  616. SBSDIO_FUNC1_CHIPCLKCSR,
  617. &err);
  618. if (time_after(jiffies, timeout))
  619. break;
  620. else
  621. usleep_range(5000, 10000);
  622. }
  623. if (err) {
  624. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  625. return -EBADE;
  626. }
  627. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  628. brcmf_dbg(ERROR, "HT Avail timeout (%d): clkctl 0x%02x\n",
  629. PMU_MAX_TRANSITION_DLY, clkctl);
  630. return -EBADE;
  631. }
  632. /* Mark clock available */
  633. bus->clkstate = CLK_AVAIL;
  634. brcmf_dbg(INFO, "CLKCTL: turned ON\n");
  635. #if defined(BCMDBG)
  636. if (bus->alp_only != true) {
  637. if (SBSDIO_ALPONLY(clkctl))
  638. brcmf_dbg(ERROR, "HT Clock should be on\n");
  639. }
  640. #endif /* defined (BCMDBG) */
  641. bus->activity = true;
  642. } else {
  643. clkreq = 0;
  644. if (bus->clkstate == CLK_PENDING) {
  645. /* Cancel CA-only interrupt filter */
  646. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  647. SDIO_FUNC_1,
  648. SBSDIO_DEVICE_CTL, &err);
  649. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  650. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  651. SBSDIO_DEVICE_CTL, devctl, &err);
  652. }
  653. bus->clkstate = CLK_SDONLY;
  654. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  655. SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
  656. brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
  657. if (err) {
  658. brcmf_dbg(ERROR, "Failed access turning clock off: %d\n",
  659. err);
  660. return -EBADE;
  661. }
  662. }
  663. return 0;
  664. }
  665. /* Change idle/active SD state */
  666. static int brcmf_sdbrcm_sdclk(struct brcmf_bus *bus, bool on)
  667. {
  668. brcmf_dbg(TRACE, "Enter\n");
  669. if (on)
  670. bus->clkstate = CLK_SDONLY;
  671. else
  672. bus->clkstate = CLK_NONE;
  673. return 0;
  674. }
  675. /* Transition SD and backplane clock readiness */
  676. static int brcmf_sdbrcm_clkctl(struct brcmf_bus *bus, uint target, bool pendok)
  677. {
  678. #ifdef BCMDBG
  679. uint oldstate = bus->clkstate;
  680. #endif /* BCMDBG */
  681. brcmf_dbg(TRACE, "Enter\n");
  682. /* Early exit if we're already there */
  683. if (bus->clkstate == target) {
  684. if (target == CLK_AVAIL) {
  685. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  686. bus->activity = true;
  687. }
  688. return 0;
  689. }
  690. switch (target) {
  691. case CLK_AVAIL:
  692. /* Make sure SD clock is available */
  693. if (bus->clkstate == CLK_NONE)
  694. brcmf_sdbrcm_sdclk(bus, true);
  695. /* Now request HT Avail on the backplane */
  696. brcmf_sdbrcm_htclk(bus, true, pendok);
  697. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  698. bus->activity = true;
  699. break;
  700. case CLK_SDONLY:
  701. /* Remove HT request, or bring up SD clock */
  702. if (bus->clkstate == CLK_NONE)
  703. brcmf_sdbrcm_sdclk(bus, true);
  704. else if (bus->clkstate == CLK_AVAIL)
  705. brcmf_sdbrcm_htclk(bus, false, false);
  706. else
  707. brcmf_dbg(ERROR, "request for %d -> %d\n",
  708. bus->clkstate, target);
  709. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  710. break;
  711. case CLK_NONE:
  712. /* Make sure to remove HT request */
  713. if (bus->clkstate == CLK_AVAIL)
  714. brcmf_sdbrcm_htclk(bus, false, false);
  715. /* Now remove the SD clock */
  716. brcmf_sdbrcm_sdclk(bus, false);
  717. brcmf_sdbrcm_wd_timer(bus, 0);
  718. break;
  719. }
  720. #ifdef BCMDBG
  721. brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
  722. #endif /* BCMDBG */
  723. return 0;
  724. }
  725. static int brcmf_sdbrcm_bussleep(struct brcmf_bus *bus, bool sleep)
  726. {
  727. uint retries = 0;
  728. brcmf_dbg(INFO, "request %s (currently %s)\n",
  729. sleep ? "SLEEP" : "WAKE",
  730. bus->sleeping ? "SLEEP" : "WAKE");
  731. /* Done if we're already in the requested state */
  732. if (sleep == bus->sleeping)
  733. return 0;
  734. /* Going to sleep: set the alarm and turn off the lights... */
  735. if (sleep) {
  736. /* Don't sleep if something is pending */
  737. if (bus->dpc_sched || bus->rxskip || pktq_len(&bus->txq))
  738. return -EBUSY;
  739. /* Make sure the controller has the bus up */
  740. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  741. /* Tell device to start using OOB wakeup */
  742. w_sdreg32(bus, SMB_USE_OOB,
  743. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  744. if (retries > retry_limit)
  745. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP, WILL NOT WAKE UP!!\n");
  746. /* Turn off our contribution to the HT clock request */
  747. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  748. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  749. SBSDIO_FUNC1_CHIPCLKCSR,
  750. SBSDIO_FORCE_HW_CLKREQ_OFF, NULL);
  751. /* Isolate the bus */
  752. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  753. SBSDIO_DEVICE_CTL,
  754. SBSDIO_DEVCTL_PADS_ISO, NULL);
  755. /* Change state */
  756. bus->sleeping = true;
  757. } else {
  758. /* Waking up: bus power up is ok, set local state */
  759. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  760. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  761. /* Make sure the controller has the bus up */
  762. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  763. /* Send misc interrupt to indicate OOB not needed */
  764. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, tosbmailboxdata),
  765. &retries);
  766. if (retries <= retry_limit)
  767. w_sdreg32(bus, SMB_DEV_INT,
  768. offsetof(struct sdpcmd_regs, tosbmailbox),
  769. &retries);
  770. if (retries > retry_limit)
  771. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP TO CLEAR OOB!!\n");
  772. /* Make sure we have SD bus access */
  773. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  774. /* Change state */
  775. bus->sleeping = false;
  776. }
  777. return 0;
  778. }
  779. static void bus_wake(struct brcmf_bus *bus)
  780. {
  781. if (bus->sleeping)
  782. brcmf_sdbrcm_bussleep(bus, false);
  783. }
  784. static u32 brcmf_sdbrcm_hostmail(struct brcmf_bus *bus)
  785. {
  786. u32 intstatus = 0;
  787. u32 hmb_data;
  788. u8 fcbits;
  789. uint retries = 0;
  790. brcmf_dbg(TRACE, "Enter\n");
  791. /* Read mailbox data and ack that we did so */
  792. r_sdreg32(bus, &hmb_data,
  793. offsetof(struct sdpcmd_regs, tohostmailboxdata), &retries);
  794. if (retries <= retry_limit)
  795. w_sdreg32(bus, SMB_INT_ACK,
  796. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  797. bus->f1regdata += 2;
  798. /* Dongle recomposed rx frames, accept them again */
  799. if (hmb_data & HMB_DATA_NAKHANDLED) {
  800. brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
  801. bus->rx_seq);
  802. if (!bus->rxskip)
  803. brcmf_dbg(ERROR, "unexpected NAKHANDLED!\n");
  804. bus->rxskip = false;
  805. intstatus |= I_HMB_FRAME_IND;
  806. }
  807. /*
  808. * DEVREADY does not occur with gSPI.
  809. */
  810. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  811. bus->sdpcm_ver =
  812. (hmb_data & HMB_DATA_VERSION_MASK) >>
  813. HMB_DATA_VERSION_SHIFT;
  814. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  815. brcmf_dbg(ERROR, "Version mismatch, dongle reports %d, "
  816. "expecting %d\n",
  817. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  818. else
  819. brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
  820. bus->sdpcm_ver);
  821. }
  822. /*
  823. * Flow Control has been moved into the RX headers and this out of band
  824. * method isn't used any more.
  825. * remaining backward compatible with older dongles.
  826. */
  827. if (hmb_data & HMB_DATA_FC) {
  828. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  829. HMB_DATA_FCDATA_SHIFT;
  830. if (fcbits & ~bus->flowcontrol)
  831. bus->fc_xoff++;
  832. if (bus->flowcontrol & ~fcbits)
  833. bus->fc_xon++;
  834. bus->fc_rcvd++;
  835. bus->flowcontrol = fcbits;
  836. }
  837. /* Shouldn't be any others */
  838. if (hmb_data & ~(HMB_DATA_DEVREADY |
  839. HMB_DATA_NAKHANDLED |
  840. HMB_DATA_FC |
  841. HMB_DATA_FWREADY |
  842. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  843. brcmf_dbg(ERROR, "Unknown mailbox data content: 0x%02x\n",
  844. hmb_data);
  845. return intstatus;
  846. }
  847. static void brcmf_sdbrcm_rxfail(struct brcmf_bus *bus, bool abort, bool rtx)
  848. {
  849. uint retries = 0;
  850. u16 lastrbc;
  851. u8 hi, lo;
  852. int err;
  853. brcmf_dbg(ERROR, "%sterminate frame%s\n",
  854. abort ? "abort command, " : "",
  855. rtx ? ", send NAK" : "");
  856. if (abort)
  857. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  858. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  859. SBSDIO_FUNC1_FRAMECTRL,
  860. SFC_RF_TERM, &err);
  861. bus->f1regdata++;
  862. /* Wait until the packet has been flushed (device/FIFO stable) */
  863. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  864. hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  865. SBSDIO_FUNC1_RFRAMEBCHI, NULL);
  866. lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  867. SBSDIO_FUNC1_RFRAMEBCLO, NULL);
  868. bus->f1regdata += 2;
  869. if ((hi == 0) && (lo == 0))
  870. break;
  871. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  872. brcmf_dbg(ERROR, "count growing: last 0x%04x now 0x%04x\n",
  873. lastrbc, (hi << 8) + lo);
  874. }
  875. lastrbc = (hi << 8) + lo;
  876. }
  877. if (!retries)
  878. brcmf_dbg(ERROR, "count never zeroed: last 0x%04x\n", lastrbc);
  879. else
  880. brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
  881. if (rtx) {
  882. bus->rxrtx++;
  883. w_sdreg32(bus, SMB_NAK,
  884. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  885. bus->f1regdata++;
  886. if (retries <= retry_limit)
  887. bus->rxskip = true;
  888. }
  889. /* Clear partial in any case */
  890. bus->nextlen = 0;
  891. /* If we can't reach the device, signal failure */
  892. if (err || brcmf_sdcard_regfail(bus->sdiodev))
  893. bus->drvr->busstate = BRCMF_BUS_DOWN;
  894. }
  895. /* copy a buffer into a pkt buffer chain */
  896. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_bus *bus, uint len)
  897. {
  898. uint n, ret = 0;
  899. struct sk_buff *p;
  900. u8 *buf;
  901. buf = bus->dataptr;
  902. /* copy the data */
  903. skb_queue_walk(&bus->glom, p) {
  904. n = min_t(uint, p->len, len);
  905. memcpy(p->data, buf, n);
  906. buf += n;
  907. len -= n;
  908. ret += n;
  909. if (!len)
  910. break;
  911. }
  912. return ret;
  913. }
  914. /* return total length of buffer chain */
  915. static uint brcmf_sdbrcm_glom_len(struct brcmf_bus *bus)
  916. {
  917. struct sk_buff *p;
  918. uint total;
  919. total = 0;
  920. skb_queue_walk(&bus->glom, p)
  921. total += p->len;
  922. return total;
  923. }
  924. static void brcmf_sdbrcm_free_glom(struct brcmf_bus *bus)
  925. {
  926. struct sk_buff *cur, *next;
  927. skb_queue_walk_safe(&bus->glom, cur, next) {
  928. skb_unlink(cur, &bus->glom);
  929. brcmu_pkt_buf_free_skb(cur);
  930. }
  931. }
  932. static u8 brcmf_sdbrcm_rxglom(struct brcmf_bus *bus, u8 rxseq)
  933. {
  934. u16 dlen, totlen;
  935. u8 *dptr, num = 0;
  936. u16 sublen, check;
  937. struct sk_buff *pfirst, *pnext;
  938. int errcode;
  939. u8 chan, seq, doff, sfdoff;
  940. u8 txmax;
  941. int ifidx = 0;
  942. bool usechain = bus->use_rxchain;
  943. /* If packets, issue read(s) and send up packet chain */
  944. /* Return sequence numbers consumed? */
  945. brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
  946. bus->glomd, skb_peek(&bus->glom));
  947. /* If there's a descriptor, generate the packet chain */
  948. if (bus->glomd) {
  949. pfirst = pnext = NULL;
  950. dlen = (u16) (bus->glomd->len);
  951. dptr = bus->glomd->data;
  952. if (!dlen || (dlen & 1)) {
  953. brcmf_dbg(ERROR, "bad glomd len(%d), ignore descriptor\n",
  954. dlen);
  955. dlen = 0;
  956. }
  957. for (totlen = num = 0; dlen; num++) {
  958. /* Get (and move past) next length */
  959. sublen = get_unaligned_le16(dptr);
  960. dlen -= sizeof(u16);
  961. dptr += sizeof(u16);
  962. if ((sublen < SDPCM_HDRLEN) ||
  963. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  964. brcmf_dbg(ERROR, "descriptor len %d bad: %d\n",
  965. num, sublen);
  966. pnext = NULL;
  967. break;
  968. }
  969. if (sublen % BRCMF_SDALIGN) {
  970. brcmf_dbg(ERROR, "sublen %d not multiple of %d\n",
  971. sublen, BRCMF_SDALIGN);
  972. usechain = false;
  973. }
  974. totlen += sublen;
  975. /* For last frame, adjust read len so total
  976. is a block multiple */
  977. if (!dlen) {
  978. sublen +=
  979. (roundup(totlen, bus->blocksize) - totlen);
  980. totlen = roundup(totlen, bus->blocksize);
  981. }
  982. /* Allocate/chain packet for next subframe */
  983. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  984. if (pnext == NULL) {
  985. brcmf_dbg(ERROR, "bcm_pkt_buf_get_skb failed, num %d len %d\n",
  986. num, sublen);
  987. break;
  988. }
  989. skb_queue_tail(&bus->glom, pnext);
  990. /* Adhere to start alignment requirements */
  991. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  992. }
  993. /* If all allocations succeeded, save packet chain
  994. in bus structure */
  995. if (pnext) {
  996. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  997. totlen, num);
  998. if (BRCMF_GLOM_ON() && bus->nextlen &&
  999. totlen != bus->nextlen) {
  1000. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1001. bus->nextlen, totlen, rxseq);
  1002. }
  1003. pfirst = pnext = NULL;
  1004. } else {
  1005. brcmf_sdbrcm_free_glom(bus);
  1006. num = 0;
  1007. }
  1008. /* Done with descriptor packet */
  1009. brcmu_pkt_buf_free_skb(bus->glomd);
  1010. bus->glomd = NULL;
  1011. bus->nextlen = 0;
  1012. }
  1013. /* Ok -- either we just generated a packet chain,
  1014. or had one from before */
  1015. if (!skb_queue_empty(&bus->glom)) {
  1016. if (BRCMF_GLOM_ON()) {
  1017. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1018. skb_queue_walk(&bus->glom, pnext) {
  1019. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1020. pnext, (u8 *) (pnext->data),
  1021. pnext->len, pnext->len);
  1022. }
  1023. }
  1024. pfirst = skb_peek(&bus->glom);
  1025. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1026. /* Do an SDIO read for the superframe. Configurable iovar to
  1027. * read directly into the chained packet, or allocate a large
  1028. * packet and and copy into the chain.
  1029. */
  1030. if (usechain) {
  1031. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1032. bus->sdiodev->sbwad,
  1033. SDIO_FUNC_2,
  1034. F2SYNC, (u8 *) pfirst->data, dlen,
  1035. pfirst);
  1036. } else if (bus->dataptr) {
  1037. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1038. bus->sdiodev->sbwad,
  1039. SDIO_FUNC_2,
  1040. F2SYNC, bus->dataptr, dlen,
  1041. NULL);
  1042. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1043. if (sublen != dlen) {
  1044. brcmf_dbg(ERROR, "FAILED TO COPY, dlen %d sublen %d\n",
  1045. dlen, sublen);
  1046. errcode = -1;
  1047. }
  1048. pnext = NULL;
  1049. } else {
  1050. brcmf_dbg(ERROR, "COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1051. dlen);
  1052. errcode = -1;
  1053. }
  1054. bus->f2rxdata++;
  1055. /* On failure, kill the superframe, allow a couple retries */
  1056. if (errcode < 0) {
  1057. brcmf_dbg(ERROR, "glom read of %d bytes failed: %d\n",
  1058. dlen, errcode);
  1059. bus->drvr->rx_errors++;
  1060. if (bus->glomerr++ < 3) {
  1061. brcmf_sdbrcm_rxfail(bus, true, true);
  1062. } else {
  1063. bus->glomerr = 0;
  1064. brcmf_sdbrcm_rxfail(bus, true, false);
  1065. bus->rxglomfail++;
  1066. brcmf_sdbrcm_free_glom(bus);
  1067. }
  1068. return 0;
  1069. }
  1070. #ifdef BCMDBG
  1071. if (BRCMF_GLOM_ON()) {
  1072. printk(KERN_DEBUG "SUPERFRAME:\n");
  1073. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1074. pfirst->data, min_t(int, pfirst->len, 48));
  1075. }
  1076. #endif
  1077. /* Validate the superframe header */
  1078. dptr = (u8 *) (pfirst->data);
  1079. sublen = get_unaligned_le16(dptr);
  1080. check = get_unaligned_le16(dptr + sizeof(u16));
  1081. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1082. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1083. bus->nextlen = dptr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1084. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1085. brcmf_dbg(INFO, "nextlen too large (%d) seq %d\n",
  1086. bus->nextlen, seq);
  1087. bus->nextlen = 0;
  1088. }
  1089. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1090. txmax = SDPCM_WINDOW_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1091. errcode = 0;
  1092. if ((u16)~(sublen ^ check)) {
  1093. brcmf_dbg(ERROR, "(superframe): HW hdr error: len/check 0x%04x/0x%04x\n",
  1094. sublen, check);
  1095. errcode = -1;
  1096. } else if (roundup(sublen, bus->blocksize) != dlen) {
  1097. brcmf_dbg(ERROR, "(superframe): len 0x%04x, rounded 0x%04x, expect 0x%04x\n",
  1098. sublen, roundup(sublen, bus->blocksize),
  1099. dlen);
  1100. errcode = -1;
  1101. } else if (SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]) !=
  1102. SDPCM_GLOM_CHANNEL) {
  1103. brcmf_dbg(ERROR, "(superframe): bad channel %d\n",
  1104. SDPCM_PACKET_CHANNEL(
  1105. &dptr[SDPCM_FRAMETAG_LEN]));
  1106. errcode = -1;
  1107. } else if (SDPCM_GLOMDESC(&dptr[SDPCM_FRAMETAG_LEN])) {
  1108. brcmf_dbg(ERROR, "(superframe): got 2nd descriptor?\n");
  1109. errcode = -1;
  1110. } else if ((doff < SDPCM_HDRLEN) ||
  1111. (doff > (pfirst->len - SDPCM_HDRLEN))) {
  1112. brcmf_dbg(ERROR, "(superframe): Bad data offset %d: HW %d pkt %d min %d\n",
  1113. doff, sublen, pfirst->len, SDPCM_HDRLEN);
  1114. errcode = -1;
  1115. }
  1116. /* Check sequence number of superframe SW header */
  1117. if (rxseq != seq) {
  1118. brcmf_dbg(INFO, "(superframe) rx_seq %d, expected %d\n",
  1119. seq, rxseq);
  1120. bus->rx_badseq++;
  1121. rxseq = seq;
  1122. }
  1123. /* Check window for sanity */
  1124. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1125. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1126. txmax, bus->tx_seq);
  1127. txmax = bus->tx_seq + 2;
  1128. }
  1129. bus->tx_max = txmax;
  1130. /* Remove superframe header, remember offset */
  1131. skb_pull(pfirst, doff);
  1132. sfdoff = doff;
  1133. num = 0;
  1134. /* Validate all the subframe headers */
  1135. skb_queue_walk(&bus->glom, pnext) {
  1136. /* leave when invalid subframe is found */
  1137. if (errcode)
  1138. break;
  1139. dptr = (u8 *) (pnext->data);
  1140. dlen = (u16) (pnext->len);
  1141. sublen = get_unaligned_le16(dptr);
  1142. check = get_unaligned_le16(dptr + sizeof(u16));
  1143. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1144. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1145. #ifdef BCMDBG
  1146. if (BRCMF_GLOM_ON()) {
  1147. printk(KERN_DEBUG "subframe:\n");
  1148. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1149. dptr, 32);
  1150. }
  1151. #endif
  1152. if ((u16)~(sublen ^ check)) {
  1153. brcmf_dbg(ERROR, "(subframe %d): HW hdr error: len/check 0x%04x/0x%04x\n",
  1154. num, sublen, check);
  1155. errcode = -1;
  1156. } else if ((sublen > dlen) || (sublen < SDPCM_HDRLEN)) {
  1157. brcmf_dbg(ERROR, "(subframe %d): length mismatch: len 0x%04x, expect 0x%04x\n",
  1158. num, sublen, dlen);
  1159. errcode = -1;
  1160. } else if ((chan != SDPCM_DATA_CHANNEL) &&
  1161. (chan != SDPCM_EVENT_CHANNEL)) {
  1162. brcmf_dbg(ERROR, "(subframe %d): bad channel %d\n",
  1163. num, chan);
  1164. errcode = -1;
  1165. } else if ((doff < SDPCM_HDRLEN) || (doff > sublen)) {
  1166. brcmf_dbg(ERROR, "(subframe %d): Bad data offset %d: HW %d min %d\n",
  1167. num, doff, sublen, SDPCM_HDRLEN);
  1168. errcode = -1;
  1169. }
  1170. /* increase the subframe count */
  1171. num++;
  1172. }
  1173. if (errcode) {
  1174. /* Terminate frame on error, request
  1175. a couple retries */
  1176. if (bus->glomerr++ < 3) {
  1177. /* Restore superframe header space */
  1178. skb_push(pfirst, sfdoff);
  1179. brcmf_sdbrcm_rxfail(bus, true, true);
  1180. } else {
  1181. bus->glomerr = 0;
  1182. brcmf_sdbrcm_rxfail(bus, true, false);
  1183. bus->rxglomfail++;
  1184. brcmf_sdbrcm_free_glom(bus);
  1185. }
  1186. bus->nextlen = 0;
  1187. return 0;
  1188. }
  1189. /* Basic SD framing looks ok - process each packet (header) */
  1190. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1191. dptr = (u8 *) (pfirst->data);
  1192. sublen = get_unaligned_le16(dptr);
  1193. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1194. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1195. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1196. brcmf_dbg(GLOM, "Get subframe %d, %p(%p/%d), sublen %d chan %d seq %d\n",
  1197. num, pfirst, pfirst->data,
  1198. pfirst->len, sublen, chan, seq);
  1199. /* precondition: chan == SDPCM_DATA_CHANNEL ||
  1200. chan == SDPCM_EVENT_CHANNEL */
  1201. if (rxseq != seq) {
  1202. brcmf_dbg(GLOM, "rx_seq %d, expected %d\n",
  1203. seq, rxseq);
  1204. bus->rx_badseq++;
  1205. rxseq = seq;
  1206. }
  1207. rxseq++;
  1208. #ifdef BCMDBG
  1209. if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
  1210. printk(KERN_DEBUG "Rx Subframe Data:\n");
  1211. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1212. dptr, dlen);
  1213. }
  1214. #endif
  1215. __skb_trim(pfirst, sublen);
  1216. skb_pull(pfirst, doff);
  1217. if (pfirst->len == 0) {
  1218. skb_unlink(pfirst, &bus->glom);
  1219. brcmu_pkt_buf_free_skb(pfirst);
  1220. continue;
  1221. } else if (brcmf_proto_hdrpull(bus->drvr, &ifidx,
  1222. pfirst) != 0) {
  1223. brcmf_dbg(ERROR, "rx protocol error\n");
  1224. bus->drvr->rx_errors++;
  1225. skb_unlink(pfirst, &bus->glom);
  1226. brcmu_pkt_buf_free_skb(pfirst);
  1227. continue;
  1228. }
  1229. #ifdef BCMDBG
  1230. if (BRCMF_GLOM_ON()) {
  1231. brcmf_dbg(GLOM, "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1232. bus->glom.qlen, pfirst, pfirst->data,
  1233. pfirst->len, pfirst->next,
  1234. pfirst->prev);
  1235. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1236. pfirst->data,
  1237. min_t(int, pfirst->len, 32));
  1238. }
  1239. #endif /* BCMDBG */
  1240. }
  1241. /* sent any remaining packets up */
  1242. if (bus->glom.qlen) {
  1243. up(&bus->sdsem);
  1244. brcmf_rx_frame(bus->drvr, ifidx, &bus->glom);
  1245. down(&bus->sdsem);
  1246. }
  1247. bus->rxglomframes++;
  1248. bus->rxglompkts += bus->glom.qlen;
  1249. }
  1250. return num;
  1251. }
  1252. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_bus *bus, uint *condition,
  1253. bool *pending)
  1254. {
  1255. DECLARE_WAITQUEUE(wait, current);
  1256. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1257. /* Wait until control frame is available */
  1258. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1259. set_current_state(TASK_INTERRUPTIBLE);
  1260. while (!(*condition) && (!signal_pending(current) && timeout))
  1261. timeout = schedule_timeout(timeout);
  1262. if (signal_pending(current))
  1263. *pending = true;
  1264. set_current_state(TASK_RUNNING);
  1265. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1266. return timeout;
  1267. }
  1268. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_bus *bus)
  1269. {
  1270. if (waitqueue_active(&bus->dcmd_resp_wait))
  1271. wake_up_interruptible(&bus->dcmd_resp_wait);
  1272. return 0;
  1273. }
  1274. static void
  1275. brcmf_sdbrcm_read_control(struct brcmf_bus *bus, u8 *hdr, uint len, uint doff)
  1276. {
  1277. uint rdlen, pad;
  1278. int sdret;
  1279. brcmf_dbg(TRACE, "Enter\n");
  1280. /* Set rxctl for frame (w/optional alignment) */
  1281. bus->rxctl = bus->rxbuf;
  1282. bus->rxctl += BRCMF_FIRSTREAD;
  1283. pad = ((unsigned long)bus->rxctl % BRCMF_SDALIGN);
  1284. if (pad)
  1285. bus->rxctl += (BRCMF_SDALIGN - pad);
  1286. bus->rxctl -= BRCMF_FIRSTREAD;
  1287. /* Copy the already-read portion over */
  1288. memcpy(bus->rxctl, hdr, BRCMF_FIRSTREAD);
  1289. if (len <= BRCMF_FIRSTREAD)
  1290. goto gotpkt;
  1291. /* Raise rdlen to next SDIO block to avoid tail command */
  1292. rdlen = len - BRCMF_FIRSTREAD;
  1293. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1294. pad = bus->blocksize - (rdlen % bus->blocksize);
  1295. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1296. ((len + pad) < bus->drvr->maxctl))
  1297. rdlen += pad;
  1298. } else if (rdlen % BRCMF_SDALIGN) {
  1299. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1300. }
  1301. /* Satisfy length-alignment requirements */
  1302. if (rdlen & (ALIGNMENT - 1))
  1303. rdlen = roundup(rdlen, ALIGNMENT);
  1304. /* Drop if the read is too big or it exceeds our maximum */
  1305. if ((rdlen + BRCMF_FIRSTREAD) > bus->drvr->maxctl) {
  1306. brcmf_dbg(ERROR, "%d-byte control read exceeds %d-byte buffer\n",
  1307. rdlen, bus->drvr->maxctl);
  1308. bus->drvr->rx_errors++;
  1309. brcmf_sdbrcm_rxfail(bus, false, false);
  1310. goto done;
  1311. }
  1312. if ((len - doff) > bus->drvr->maxctl) {
  1313. brcmf_dbg(ERROR, "%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1314. len, len - doff, bus->drvr->maxctl);
  1315. bus->drvr->rx_errors++;
  1316. bus->rx_toolong++;
  1317. brcmf_sdbrcm_rxfail(bus, false, false);
  1318. goto done;
  1319. }
  1320. /* Read remainder of frame body into the rxctl buffer */
  1321. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1322. bus->sdiodev->sbwad,
  1323. SDIO_FUNC_2,
  1324. F2SYNC, (bus->rxctl + BRCMF_FIRSTREAD), rdlen,
  1325. NULL);
  1326. bus->f2rxdata++;
  1327. /* Control frame failures need retransmission */
  1328. if (sdret < 0) {
  1329. brcmf_dbg(ERROR, "read %d control bytes failed: %d\n",
  1330. rdlen, sdret);
  1331. bus->rxc_errors++;
  1332. brcmf_sdbrcm_rxfail(bus, true, true);
  1333. goto done;
  1334. }
  1335. gotpkt:
  1336. #ifdef BCMDBG
  1337. if (BRCMF_BYTES_ON() && BRCMF_CTL_ON()) {
  1338. printk(KERN_DEBUG "RxCtrl:\n");
  1339. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, bus->rxctl, len);
  1340. }
  1341. #endif
  1342. /* Point to valid data and indicate its length */
  1343. bus->rxctl += doff;
  1344. bus->rxlen = len - doff;
  1345. done:
  1346. /* Awake any waiters */
  1347. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1348. }
  1349. /* Pad read to blocksize for efficiency */
  1350. static void brcmf_pad(struct brcmf_bus *bus, u16 *pad, u16 *rdlen)
  1351. {
  1352. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1353. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1354. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1355. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1356. *rdlen += *pad;
  1357. } else if (*rdlen % BRCMF_SDALIGN) {
  1358. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1359. }
  1360. }
  1361. static void
  1362. brcmf_alloc_pkt_and_read(struct brcmf_bus *bus, u16 rdlen,
  1363. struct sk_buff **pkt, u8 **rxbuf)
  1364. {
  1365. int sdret; /* Return code from calls */
  1366. *pkt = brcmu_pkt_buf_get_skb(rdlen + BRCMF_SDALIGN);
  1367. if (*pkt == NULL)
  1368. return;
  1369. pkt_align(*pkt, rdlen, BRCMF_SDALIGN);
  1370. *rxbuf = (u8 *) ((*pkt)->data);
  1371. /* Read the entire frame */
  1372. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1373. SDIO_FUNC_2, F2SYNC,
  1374. *rxbuf, rdlen, *pkt);
  1375. bus->f2rxdata++;
  1376. if (sdret < 0) {
  1377. brcmf_dbg(ERROR, "(nextlen): read %d bytes failed: %d\n",
  1378. rdlen, sdret);
  1379. brcmu_pkt_buf_free_skb(*pkt);
  1380. bus->drvr->rx_errors++;
  1381. /* Force retry w/normal header read.
  1382. * Don't attempt NAK for
  1383. * gSPI
  1384. */
  1385. brcmf_sdbrcm_rxfail(bus, true, true);
  1386. *pkt = NULL;
  1387. }
  1388. }
  1389. /* Checks the header */
  1390. static int
  1391. brcmf_check_rxbuf(struct brcmf_bus *bus, struct sk_buff *pkt, u8 *rxbuf,
  1392. u8 rxseq, u16 nextlen, u16 *len)
  1393. {
  1394. u16 check;
  1395. bool len_consistent; /* Result of comparing readahead len and
  1396. len from hw-hdr */
  1397. memcpy(bus->rxhdr, rxbuf, SDPCM_HDRLEN);
  1398. /* Extract hardware header fields */
  1399. *len = get_unaligned_le16(bus->rxhdr);
  1400. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1401. /* All zeros means readahead info was bad */
  1402. if (!(*len | check)) {
  1403. brcmf_dbg(INFO, "(nextlen): read zeros in HW header???\n");
  1404. goto fail;
  1405. }
  1406. /* Validate check bytes */
  1407. if ((u16)~(*len ^ check)) {
  1408. brcmf_dbg(ERROR, "(nextlen): HW hdr error: nextlen/len/check 0x%04x/0x%04x/0x%04x\n",
  1409. nextlen, *len, check);
  1410. bus->rx_badhdr++;
  1411. brcmf_sdbrcm_rxfail(bus, false, false);
  1412. goto fail;
  1413. }
  1414. /* Validate frame length */
  1415. if (*len < SDPCM_HDRLEN) {
  1416. brcmf_dbg(ERROR, "(nextlen): HW hdr length invalid: %d\n",
  1417. *len);
  1418. goto fail;
  1419. }
  1420. /* Check for consistency with readahead info */
  1421. len_consistent = (nextlen != (roundup(*len, 16) >> 4));
  1422. if (len_consistent) {
  1423. /* Mismatch, force retry w/normal
  1424. header (may be >4K) */
  1425. brcmf_dbg(ERROR, "(nextlen): mismatch, nextlen %d len %d rnd %d; expected rxseq %d\n",
  1426. nextlen, *len, roundup(*len, 16),
  1427. rxseq);
  1428. brcmf_sdbrcm_rxfail(bus, true, true);
  1429. goto fail;
  1430. }
  1431. return 0;
  1432. fail:
  1433. brcmf_sdbrcm_pktfree2(bus, pkt);
  1434. return -EINVAL;
  1435. }
  1436. /* Return true if there may be more frames to read */
  1437. static uint
  1438. brcmf_sdbrcm_readframes(struct brcmf_bus *bus, uint maxframes, bool *finished)
  1439. {
  1440. u16 len, check; /* Extracted hardware header fields */
  1441. u8 chan, seq, doff; /* Extracted software header fields */
  1442. u8 fcbits; /* Extracted fcbits from software header */
  1443. struct sk_buff *pkt; /* Packet for event or data frames */
  1444. u16 pad; /* Number of pad bytes to read */
  1445. u16 rdlen; /* Total number of bytes to read */
  1446. u8 rxseq; /* Next sequence number to expect */
  1447. uint rxleft = 0; /* Remaining number of frames allowed */
  1448. int sdret; /* Return code from calls */
  1449. u8 txmax; /* Maximum tx sequence offered */
  1450. u8 *rxbuf;
  1451. int ifidx = 0;
  1452. uint rxcount = 0; /* Total frames read */
  1453. brcmf_dbg(TRACE, "Enter\n");
  1454. /* Not finished unless we encounter no more frames indication */
  1455. *finished = false;
  1456. for (rxseq = bus->rx_seq, rxleft = maxframes;
  1457. !bus->rxskip && rxleft && bus->drvr->busstate != BRCMF_BUS_DOWN;
  1458. rxseq++, rxleft--) {
  1459. /* Handle glomming separately */
  1460. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1461. u8 cnt;
  1462. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1463. bus->glomd, skb_peek(&bus->glom));
  1464. cnt = brcmf_sdbrcm_rxglom(bus, rxseq);
  1465. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1466. rxseq += cnt - 1;
  1467. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1468. continue;
  1469. }
  1470. /* Try doing single read if we can */
  1471. if (bus->nextlen) {
  1472. u16 nextlen = bus->nextlen;
  1473. bus->nextlen = 0;
  1474. rdlen = len = nextlen << 4;
  1475. brcmf_pad(bus, &pad, &rdlen);
  1476. /*
  1477. * After the frame is received we have to
  1478. * distinguish whether it is data
  1479. * or non-data frame.
  1480. */
  1481. brcmf_alloc_pkt_and_read(bus, rdlen, &pkt, &rxbuf);
  1482. if (pkt == NULL) {
  1483. /* Give up on data, request rtx of events */
  1484. brcmf_dbg(ERROR, "(nextlen): brcmf_alloc_pkt_and_read failed: len %d rdlen %d expected rxseq %d\n",
  1485. len, rdlen, rxseq);
  1486. continue;
  1487. }
  1488. if (brcmf_check_rxbuf(bus, pkt, rxbuf, rxseq, nextlen,
  1489. &len) < 0)
  1490. continue;
  1491. /* Extract software header fields */
  1492. chan = SDPCM_PACKET_CHANNEL(
  1493. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1494. seq = SDPCM_PACKET_SEQUENCE(
  1495. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1496. doff = SDPCM_DOFFSET_VALUE(
  1497. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1498. txmax = SDPCM_WINDOW_VALUE(
  1499. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1500. bus->nextlen =
  1501. bus->rxhdr[SDPCM_FRAMETAG_LEN +
  1502. SDPCM_NEXTLEN_OFFSET];
  1503. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1504. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1505. bus->nextlen, seq);
  1506. bus->nextlen = 0;
  1507. }
  1508. bus->drvr->rx_readahead_cnt++;
  1509. /* Handle Flow Control */
  1510. fcbits = SDPCM_FCMASK_VALUE(
  1511. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1512. if (bus->flowcontrol != fcbits) {
  1513. if (~bus->flowcontrol & fcbits)
  1514. bus->fc_xoff++;
  1515. if (bus->flowcontrol & ~fcbits)
  1516. bus->fc_xon++;
  1517. bus->fc_rcvd++;
  1518. bus->flowcontrol = fcbits;
  1519. }
  1520. /* Check and update sequence number */
  1521. if (rxseq != seq) {
  1522. brcmf_dbg(INFO, "(nextlen): rx_seq %d, expected %d\n",
  1523. seq, rxseq);
  1524. bus->rx_badseq++;
  1525. rxseq = seq;
  1526. }
  1527. /* Check window for sanity */
  1528. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1529. brcmf_dbg(ERROR, "got unlikely tx max %d with tx_seq %d\n",
  1530. txmax, bus->tx_seq);
  1531. txmax = bus->tx_seq + 2;
  1532. }
  1533. bus->tx_max = txmax;
  1534. #ifdef BCMDBG
  1535. if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
  1536. printk(KERN_DEBUG "Rx Data:\n");
  1537. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1538. rxbuf, len);
  1539. } else if (BRCMF_HDRS_ON()) {
  1540. printk(KERN_DEBUG "RxHdr:\n");
  1541. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1542. bus->rxhdr, SDPCM_HDRLEN);
  1543. }
  1544. #endif
  1545. if (chan == SDPCM_CONTROL_CHANNEL) {
  1546. brcmf_dbg(ERROR, "(nextlen): readahead on control packet %d?\n",
  1547. seq);
  1548. /* Force retry w/normal header read */
  1549. bus->nextlen = 0;
  1550. brcmf_sdbrcm_rxfail(bus, false, true);
  1551. brcmf_sdbrcm_pktfree2(bus, pkt);
  1552. continue;
  1553. }
  1554. /* Validate data offset */
  1555. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1556. brcmf_dbg(ERROR, "(nextlen): bad data offset %d: HW len %d min %d\n",
  1557. doff, len, SDPCM_HDRLEN);
  1558. brcmf_sdbrcm_rxfail(bus, false, false);
  1559. brcmf_sdbrcm_pktfree2(bus, pkt);
  1560. continue;
  1561. }
  1562. /* All done with this one -- now deliver the packet */
  1563. goto deliver;
  1564. }
  1565. /* Read frame header (hardware and software) */
  1566. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1567. SDIO_FUNC_2, F2SYNC, bus->rxhdr,
  1568. BRCMF_FIRSTREAD, NULL);
  1569. bus->f2rxhdrs++;
  1570. if (sdret < 0) {
  1571. brcmf_dbg(ERROR, "RXHEADER FAILED: %d\n", sdret);
  1572. bus->rx_hdrfail++;
  1573. brcmf_sdbrcm_rxfail(bus, true, true);
  1574. continue;
  1575. }
  1576. #ifdef BCMDBG
  1577. if (BRCMF_BYTES_ON() || BRCMF_HDRS_ON()) {
  1578. printk(KERN_DEBUG "RxHdr:\n");
  1579. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1580. bus->rxhdr, SDPCM_HDRLEN);
  1581. }
  1582. #endif
  1583. /* Extract hardware header fields */
  1584. len = get_unaligned_le16(bus->rxhdr);
  1585. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1586. /* All zeros means no more frames */
  1587. if (!(len | check)) {
  1588. *finished = true;
  1589. break;
  1590. }
  1591. /* Validate check bytes */
  1592. if ((u16) ~(len ^ check)) {
  1593. brcmf_dbg(ERROR, "HW hdr err: len/check 0x%04x/0x%04x\n",
  1594. len, check);
  1595. bus->rx_badhdr++;
  1596. brcmf_sdbrcm_rxfail(bus, false, false);
  1597. continue;
  1598. }
  1599. /* Validate frame length */
  1600. if (len < SDPCM_HDRLEN) {
  1601. brcmf_dbg(ERROR, "HW hdr length invalid: %d\n", len);
  1602. continue;
  1603. }
  1604. /* Extract software header fields */
  1605. chan = SDPCM_PACKET_CHANNEL(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1606. seq = SDPCM_PACKET_SEQUENCE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1607. doff = SDPCM_DOFFSET_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1608. txmax = SDPCM_WINDOW_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1609. /* Validate data offset */
  1610. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1611. brcmf_dbg(ERROR, "Bad data offset %d: HW len %d, min %d seq %d\n",
  1612. doff, len, SDPCM_HDRLEN, seq);
  1613. bus->rx_badhdr++;
  1614. brcmf_sdbrcm_rxfail(bus, false, false);
  1615. continue;
  1616. }
  1617. /* Save the readahead length if there is one */
  1618. bus->nextlen =
  1619. bus->rxhdr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1620. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1621. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1622. bus->nextlen, seq);
  1623. bus->nextlen = 0;
  1624. }
  1625. /* Handle Flow Control */
  1626. fcbits = SDPCM_FCMASK_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1627. if (bus->flowcontrol != fcbits) {
  1628. if (~bus->flowcontrol & fcbits)
  1629. bus->fc_xoff++;
  1630. if (bus->flowcontrol & ~fcbits)
  1631. bus->fc_xon++;
  1632. bus->fc_rcvd++;
  1633. bus->flowcontrol = fcbits;
  1634. }
  1635. /* Check and update sequence number */
  1636. if (rxseq != seq) {
  1637. brcmf_dbg(INFO, "rx_seq %d, expected %d\n", seq, rxseq);
  1638. bus->rx_badseq++;
  1639. rxseq = seq;
  1640. }
  1641. /* Check window for sanity */
  1642. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1643. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1644. txmax, bus->tx_seq);
  1645. txmax = bus->tx_seq + 2;
  1646. }
  1647. bus->tx_max = txmax;
  1648. /* Call a separate function for control frames */
  1649. if (chan == SDPCM_CONTROL_CHANNEL) {
  1650. brcmf_sdbrcm_read_control(bus, bus->rxhdr, len, doff);
  1651. continue;
  1652. }
  1653. /* precondition: chan is either SDPCM_DATA_CHANNEL,
  1654. SDPCM_EVENT_CHANNEL, SDPCM_TEST_CHANNEL or
  1655. SDPCM_GLOM_CHANNEL */
  1656. /* Length to read */
  1657. rdlen = (len > BRCMF_FIRSTREAD) ? (len - BRCMF_FIRSTREAD) : 0;
  1658. /* May pad read to blocksize for efficiency */
  1659. if (bus->roundup && bus->blocksize &&
  1660. (rdlen > bus->blocksize)) {
  1661. pad = bus->blocksize - (rdlen % bus->blocksize);
  1662. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1663. ((rdlen + pad + BRCMF_FIRSTREAD) < MAX_RX_DATASZ))
  1664. rdlen += pad;
  1665. } else if (rdlen % BRCMF_SDALIGN) {
  1666. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1667. }
  1668. /* Satisfy length-alignment requirements */
  1669. if (rdlen & (ALIGNMENT - 1))
  1670. rdlen = roundup(rdlen, ALIGNMENT);
  1671. if ((rdlen + BRCMF_FIRSTREAD) > MAX_RX_DATASZ) {
  1672. /* Too long -- skip this frame */
  1673. brcmf_dbg(ERROR, "too long: len %d rdlen %d\n",
  1674. len, rdlen);
  1675. bus->drvr->rx_errors++;
  1676. bus->rx_toolong++;
  1677. brcmf_sdbrcm_rxfail(bus, false, false);
  1678. continue;
  1679. }
  1680. pkt = brcmu_pkt_buf_get_skb(rdlen +
  1681. BRCMF_FIRSTREAD + BRCMF_SDALIGN);
  1682. if (!pkt) {
  1683. /* Give up on data, request rtx of events */
  1684. brcmf_dbg(ERROR, "brcmu_pkt_buf_get_skb failed: rdlen %d chan %d\n",
  1685. rdlen, chan);
  1686. bus->drvr->rx_dropped++;
  1687. brcmf_sdbrcm_rxfail(bus, false, RETRYCHAN(chan));
  1688. continue;
  1689. }
  1690. /* Leave room for what we already read, and align remainder */
  1691. skb_pull(pkt, BRCMF_FIRSTREAD);
  1692. pkt_align(pkt, rdlen, BRCMF_SDALIGN);
  1693. /* Read the remaining frame data */
  1694. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1695. SDIO_FUNC_2, F2SYNC, ((u8 *) (pkt->data)),
  1696. rdlen, pkt);
  1697. bus->f2rxdata++;
  1698. if (sdret < 0) {
  1699. brcmf_dbg(ERROR, "read %d %s bytes failed: %d\n", rdlen,
  1700. ((chan == SDPCM_EVENT_CHANNEL) ? "event"
  1701. : ((chan == SDPCM_DATA_CHANNEL) ? "data"
  1702. : "test")), sdret);
  1703. brcmu_pkt_buf_free_skb(pkt);
  1704. bus->drvr->rx_errors++;
  1705. brcmf_sdbrcm_rxfail(bus, true, RETRYCHAN(chan));
  1706. continue;
  1707. }
  1708. /* Copy the already-read portion */
  1709. skb_push(pkt, BRCMF_FIRSTREAD);
  1710. memcpy(pkt->data, bus->rxhdr, BRCMF_FIRSTREAD);
  1711. #ifdef BCMDBG
  1712. if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
  1713. printk(KERN_DEBUG "Rx Data:\n");
  1714. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1715. pkt->data, len);
  1716. }
  1717. #endif
  1718. deliver:
  1719. /* Save superframe descriptor and allocate packet frame */
  1720. if (chan == SDPCM_GLOM_CHANNEL) {
  1721. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1722. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1723. len);
  1724. #ifdef BCMDBG
  1725. if (BRCMF_GLOM_ON()) {
  1726. printk(KERN_DEBUG "Glom Data:\n");
  1727. print_hex_dump_bytes("",
  1728. DUMP_PREFIX_OFFSET,
  1729. pkt->data, len);
  1730. }
  1731. #endif
  1732. __skb_trim(pkt, len);
  1733. skb_pull(pkt, SDPCM_HDRLEN);
  1734. bus->glomd = pkt;
  1735. } else {
  1736. brcmf_dbg(ERROR, "%s: glom superframe w/o "
  1737. "descriptor!\n", __func__);
  1738. brcmf_sdbrcm_rxfail(bus, false, false);
  1739. }
  1740. continue;
  1741. }
  1742. /* Fill in packet len and prio, deliver upward */
  1743. __skb_trim(pkt, len);
  1744. skb_pull(pkt, doff);
  1745. if (pkt->len == 0) {
  1746. brcmu_pkt_buf_free_skb(pkt);
  1747. continue;
  1748. } else if (brcmf_proto_hdrpull(bus->drvr, &ifidx, pkt) != 0) {
  1749. brcmf_dbg(ERROR, "rx protocol error\n");
  1750. brcmu_pkt_buf_free_skb(pkt);
  1751. bus->drvr->rx_errors++;
  1752. continue;
  1753. }
  1754. /* Unlock during rx call */
  1755. up(&bus->sdsem);
  1756. brcmf_rx_packet(bus->drvr, ifidx, pkt);
  1757. down(&bus->sdsem);
  1758. }
  1759. rxcount = maxframes - rxleft;
  1760. #ifdef BCMDBG
  1761. /* Message if we hit the limit */
  1762. if (!rxleft)
  1763. brcmf_dbg(DATA, "hit rx limit of %d frames\n",
  1764. maxframes);
  1765. else
  1766. #endif /* BCMDBG */
  1767. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1768. /* Back off rxseq if awaiting rtx, update rx_seq */
  1769. if (bus->rxskip)
  1770. rxseq--;
  1771. bus->rx_seq = rxseq;
  1772. return rxcount;
  1773. }
  1774. static int
  1775. brcmf_sdbrcm_send_buf(struct brcmf_bus *bus, u32 addr, uint fn, uint flags,
  1776. u8 *buf, uint nbytes, struct sk_buff *pkt)
  1777. {
  1778. return brcmf_sdcard_send_buf
  1779. (bus->sdiodev, addr, fn, flags, buf, nbytes, pkt);
  1780. }
  1781. static void
  1782. brcmf_sdbrcm_wait_for_event(struct brcmf_bus *bus, bool *lockvar)
  1783. {
  1784. up(&bus->sdsem);
  1785. wait_event_interruptible_timeout(bus->ctrl_wait,
  1786. (*lockvar == false), HZ * 2);
  1787. down(&bus->sdsem);
  1788. return;
  1789. }
  1790. static void
  1791. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_bus *bus)
  1792. {
  1793. if (waitqueue_active(&bus->ctrl_wait))
  1794. wake_up_interruptible(&bus->ctrl_wait);
  1795. return;
  1796. }
  1797. /* Writes a HW/SW header into the packet and sends it. */
  1798. /* Assumes: (a) header space already there, (b) caller holds lock */
  1799. static int brcmf_sdbrcm_txpkt(struct brcmf_bus *bus, struct sk_buff *pkt,
  1800. uint chan, bool free_pkt)
  1801. {
  1802. int ret;
  1803. u8 *frame;
  1804. u16 len, pad = 0;
  1805. u32 swheader;
  1806. struct sk_buff *new;
  1807. int i;
  1808. brcmf_dbg(TRACE, "Enter\n");
  1809. frame = (u8 *) (pkt->data);
  1810. /* Add alignment padding, allocate new packet if needed */
  1811. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1812. if (pad) {
  1813. if (skb_headroom(pkt) < pad) {
  1814. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1815. skb_headroom(pkt), pad);
  1816. bus->drvr->tx_realloc++;
  1817. new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
  1818. if (!new) {
  1819. brcmf_dbg(ERROR, "couldn't allocate new %d-byte packet\n",
  1820. pkt->len + BRCMF_SDALIGN);
  1821. ret = -ENOMEM;
  1822. goto done;
  1823. }
  1824. pkt_align(new, pkt->len, BRCMF_SDALIGN);
  1825. memcpy(new->data, pkt->data, pkt->len);
  1826. if (free_pkt)
  1827. brcmu_pkt_buf_free_skb(pkt);
  1828. /* free the pkt if canned one is not used */
  1829. free_pkt = true;
  1830. pkt = new;
  1831. frame = (u8 *) (pkt->data);
  1832. /* precondition: (frame % BRCMF_SDALIGN) == 0) */
  1833. pad = 0;
  1834. } else {
  1835. skb_push(pkt, pad);
  1836. frame = (u8 *) (pkt->data);
  1837. /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
  1838. memset(frame, 0, pad + SDPCM_HDRLEN);
  1839. }
  1840. }
  1841. /* precondition: pad < BRCMF_SDALIGN */
  1842. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1843. len = (u16) (pkt->len);
  1844. *(__le16 *) frame = cpu_to_le16(len);
  1845. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1846. /* Software tag: channel, sequence number, data offset */
  1847. swheader =
  1848. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1849. (((pad +
  1850. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1851. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  1852. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  1853. #ifdef BCMDBG
  1854. tx_packets[pkt->priority]++;
  1855. if (BRCMF_BYTES_ON() &&
  1856. (((BRCMF_CTL_ON() && (chan == SDPCM_CONTROL_CHANNEL)) ||
  1857. (BRCMF_DATA_ON() && (chan != SDPCM_CONTROL_CHANNEL))))) {
  1858. printk(KERN_DEBUG "Tx Frame:\n");
  1859. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, frame, len);
  1860. } else if (BRCMF_HDRS_ON()) {
  1861. printk(KERN_DEBUG "TxHdr:\n");
  1862. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1863. frame, min_t(u16, len, 16));
  1864. }
  1865. #endif
  1866. /* Raise len to next SDIO block to eliminate tail command */
  1867. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1868. u16 pad = bus->blocksize - (len % bus->blocksize);
  1869. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1870. len += pad;
  1871. } else if (len % BRCMF_SDALIGN) {
  1872. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1873. }
  1874. /* Some controllers have trouble with odd bytes -- round to even */
  1875. if (len & (ALIGNMENT - 1))
  1876. len = roundup(len, ALIGNMENT);
  1877. ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
  1878. SDIO_FUNC_2, F2SYNC, frame,
  1879. len, pkt);
  1880. bus->f2txdata++;
  1881. if (ret < 0) {
  1882. /* On failure, abort the command and terminate the frame */
  1883. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1884. ret);
  1885. bus->tx_sderrs++;
  1886. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1887. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  1888. SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
  1889. NULL);
  1890. bus->f1regdata++;
  1891. for (i = 0; i < 3; i++) {
  1892. u8 hi, lo;
  1893. hi = brcmf_sdcard_cfg_read(bus->sdiodev,
  1894. SDIO_FUNC_1,
  1895. SBSDIO_FUNC1_WFRAMEBCHI,
  1896. NULL);
  1897. lo = brcmf_sdcard_cfg_read(bus->sdiodev,
  1898. SDIO_FUNC_1,
  1899. SBSDIO_FUNC1_WFRAMEBCLO,
  1900. NULL);
  1901. bus->f1regdata += 2;
  1902. if ((hi == 0) && (lo == 0))
  1903. break;
  1904. }
  1905. }
  1906. if (ret == 0)
  1907. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1908. done:
  1909. /* restore pkt buffer pointer before calling tx complete routine */
  1910. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1911. up(&bus->sdsem);
  1912. brcmf_txcomplete(bus->drvr, pkt, ret != 0);
  1913. down(&bus->sdsem);
  1914. if (free_pkt)
  1915. brcmu_pkt_buf_free_skb(pkt);
  1916. return ret;
  1917. }
  1918. static uint brcmf_sdbrcm_sendfromq(struct brcmf_bus *bus, uint maxframes)
  1919. {
  1920. struct sk_buff *pkt;
  1921. u32 intstatus = 0;
  1922. uint retries = 0;
  1923. int ret = 0, prec_out;
  1924. uint cnt = 0;
  1925. uint datalen;
  1926. u8 tx_prec_map;
  1927. struct brcmf_pub *drvr = bus->drvr;
  1928. brcmf_dbg(TRACE, "Enter\n");
  1929. tx_prec_map = ~bus->flowcontrol;
  1930. /* Send frames until the limit or some other event */
  1931. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1932. spin_lock_bh(&bus->txqlock);
  1933. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1934. if (pkt == NULL) {
  1935. spin_unlock_bh(&bus->txqlock);
  1936. break;
  1937. }
  1938. spin_unlock_bh(&bus->txqlock);
  1939. datalen = pkt->len - SDPCM_HDRLEN;
  1940. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
  1941. if (ret)
  1942. bus->drvr->tx_errors++;
  1943. else
  1944. bus->drvr->dstats.tx_bytes += datalen;
  1945. /* In poll mode, need to check for other events */
  1946. if (!bus->intr && cnt) {
  1947. /* Check device status, signal pending interrupt */
  1948. r_sdreg32(bus, &intstatus,
  1949. offsetof(struct sdpcmd_regs, intstatus),
  1950. &retries);
  1951. bus->f2txdata++;
  1952. if (brcmf_sdcard_regfail(bus->sdiodev))
  1953. break;
  1954. if (intstatus & bus->hostintmask)
  1955. bus->ipend = true;
  1956. }
  1957. }
  1958. /* Deflow-control stack if needed */
  1959. if (drvr->up && (drvr->busstate == BRCMF_BUS_DATA) &&
  1960. drvr->txoff && (pktq_len(&bus->txq) < TXLOW))
  1961. brcmf_txflowcontrol(drvr, 0, OFF);
  1962. return cnt;
  1963. }
  1964. static bool brcmf_sdbrcm_dpc(struct brcmf_bus *bus)
  1965. {
  1966. u32 intstatus, newstatus = 0;
  1967. uint retries = 0;
  1968. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1969. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1970. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1971. bool rxdone = true; /* Flag for no more read data */
  1972. bool resched = false; /* Flag indicating resched wanted */
  1973. brcmf_dbg(TRACE, "Enter\n");
  1974. /* Start with leftover status bits */
  1975. intstatus = bus->intstatus;
  1976. down(&bus->sdsem);
  1977. /* If waiting for HTAVAIL, check status */
  1978. if (bus->clkstate == CLK_PENDING) {
  1979. int err;
  1980. u8 clkctl, devctl = 0;
  1981. #ifdef BCMDBG
  1982. /* Check for inconsistent device control */
  1983. devctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  1984. SBSDIO_DEVICE_CTL, &err);
  1985. if (err) {
  1986. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n", err);
  1987. bus->drvr->busstate = BRCMF_BUS_DOWN;
  1988. }
  1989. #endif /* BCMDBG */
  1990. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1991. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  1992. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1993. if (err) {
  1994. brcmf_dbg(ERROR, "error reading CSR: %d\n",
  1995. err);
  1996. bus->drvr->busstate = BRCMF_BUS_DOWN;
  1997. }
  1998. brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  1999. devctl, clkctl);
  2000. if (SBSDIO_HTAV(clkctl)) {
  2001. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  2002. SDIO_FUNC_1,
  2003. SBSDIO_DEVICE_CTL, &err);
  2004. if (err) {
  2005. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n",
  2006. err);
  2007. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2008. }
  2009. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2010. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2011. SBSDIO_DEVICE_CTL, devctl, &err);
  2012. if (err) {
  2013. brcmf_dbg(ERROR, "error writing DEVCTL: %d\n",
  2014. err);
  2015. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2016. }
  2017. bus->clkstate = CLK_AVAIL;
  2018. } else {
  2019. goto clkwait;
  2020. }
  2021. }
  2022. bus_wake(bus);
  2023. /* Make sure backplane clock is on */
  2024. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  2025. if (bus->clkstate == CLK_PENDING)
  2026. goto clkwait;
  2027. /* Pending interrupt indicates new device status */
  2028. if (bus->ipend) {
  2029. bus->ipend = false;
  2030. r_sdreg32(bus, &newstatus,
  2031. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2032. bus->f1regdata++;
  2033. if (brcmf_sdcard_regfail(bus->sdiodev))
  2034. newstatus = 0;
  2035. newstatus &= bus->hostintmask;
  2036. bus->fcstate = !!(newstatus & I_HMB_FC_STATE);
  2037. if (newstatus) {
  2038. w_sdreg32(bus, newstatus,
  2039. offsetof(struct sdpcmd_regs, intstatus),
  2040. &retries);
  2041. bus->f1regdata++;
  2042. }
  2043. }
  2044. /* Merge new bits with previous */
  2045. intstatus |= newstatus;
  2046. bus->intstatus = 0;
  2047. /* Handle flow-control change: read new state in case our ack
  2048. * crossed another change interrupt. If change still set, assume
  2049. * FC ON for safety, let next loop through do the debounce.
  2050. */
  2051. if (intstatus & I_HMB_FC_CHANGE) {
  2052. intstatus &= ~I_HMB_FC_CHANGE;
  2053. w_sdreg32(bus, I_HMB_FC_CHANGE,
  2054. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2055. r_sdreg32(bus, &newstatus,
  2056. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2057. bus->f1regdata += 2;
  2058. bus->fcstate =
  2059. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE));
  2060. intstatus |= (newstatus & bus->hostintmask);
  2061. }
  2062. /* Handle host mailbox indication */
  2063. if (intstatus & I_HMB_HOST_INT) {
  2064. intstatus &= ~I_HMB_HOST_INT;
  2065. intstatus |= brcmf_sdbrcm_hostmail(bus);
  2066. }
  2067. /* Generally don't ask for these, can get CRC errors... */
  2068. if (intstatus & I_WR_OOSYNC) {
  2069. brcmf_dbg(ERROR, "Dongle reports WR_OOSYNC\n");
  2070. intstatus &= ~I_WR_OOSYNC;
  2071. }
  2072. if (intstatus & I_RD_OOSYNC) {
  2073. brcmf_dbg(ERROR, "Dongle reports RD_OOSYNC\n");
  2074. intstatus &= ~I_RD_OOSYNC;
  2075. }
  2076. if (intstatus & I_SBINT) {
  2077. brcmf_dbg(ERROR, "Dongle reports SBINT\n");
  2078. intstatus &= ~I_SBINT;
  2079. }
  2080. /* Would be active due to wake-wlan in gSPI */
  2081. if (intstatus & I_CHIPACTIVE) {
  2082. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2083. intstatus &= ~I_CHIPACTIVE;
  2084. }
  2085. /* Ignore frame indications if rxskip is set */
  2086. if (bus->rxskip)
  2087. intstatus &= ~I_HMB_FRAME_IND;
  2088. /* On frame indication, read available frames */
  2089. if (PKT_AVAILABLE()) {
  2090. framecnt = brcmf_sdbrcm_readframes(bus, rxlimit, &rxdone);
  2091. if (rxdone || bus->rxskip)
  2092. intstatus &= ~I_HMB_FRAME_IND;
  2093. rxlimit -= min(framecnt, rxlimit);
  2094. }
  2095. /* Keep still-pending events for next scheduling */
  2096. bus->intstatus = intstatus;
  2097. clkwait:
  2098. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2099. (bus->clkstate == CLK_AVAIL)) {
  2100. int ret, i;
  2101. ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
  2102. SDIO_FUNC_2, F2SYNC, (u8 *) bus->ctrl_frame_buf,
  2103. (u32) bus->ctrl_frame_len, NULL);
  2104. if (ret < 0) {
  2105. /* On failure, abort the command and
  2106. terminate the frame */
  2107. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2108. ret);
  2109. bus->tx_sderrs++;
  2110. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2111. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2112. SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
  2113. NULL);
  2114. bus->f1regdata++;
  2115. for (i = 0; i < 3; i++) {
  2116. u8 hi, lo;
  2117. hi = brcmf_sdcard_cfg_read(bus->sdiodev,
  2118. SDIO_FUNC_1,
  2119. SBSDIO_FUNC1_WFRAMEBCHI,
  2120. NULL);
  2121. lo = brcmf_sdcard_cfg_read(bus->sdiodev,
  2122. SDIO_FUNC_1,
  2123. SBSDIO_FUNC1_WFRAMEBCLO,
  2124. NULL);
  2125. bus->f1regdata += 2;
  2126. if ((hi == 0) && (lo == 0))
  2127. break;
  2128. }
  2129. }
  2130. if (ret == 0)
  2131. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2132. brcmf_dbg(INFO, "Return_dpc value is : %d\n", ret);
  2133. bus->ctrl_frame_stat = false;
  2134. brcmf_sdbrcm_wait_event_wakeup(bus);
  2135. }
  2136. /* Send queued frames (limit 1 if rx may still be pending) */
  2137. else if ((bus->clkstate == CLK_AVAIL) && !bus->fcstate &&
  2138. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2139. && data_ok(bus)) {
  2140. framecnt = rxdone ? txlimit : min(txlimit, bus->txminmax);
  2141. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2142. txlimit -= framecnt;
  2143. }
  2144. /* Resched if events or tx frames are pending,
  2145. else await next interrupt */
  2146. /* On failed register access, all bets are off:
  2147. no resched or interrupts */
  2148. if ((bus->drvr->busstate == BRCMF_BUS_DOWN) ||
  2149. brcmf_sdcard_regfail(bus->sdiodev)) {
  2150. brcmf_dbg(ERROR, "failed backplane access over SDIO, halting operation %d\n",
  2151. brcmf_sdcard_regfail(bus->sdiodev));
  2152. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2153. bus->intstatus = 0;
  2154. } else if (bus->clkstate == CLK_PENDING) {
  2155. brcmf_dbg(INFO, "rescheduled due to CLK_PENDING awaiting I_CHIPACTIVE interrupt\n");
  2156. resched = true;
  2157. } else if (bus->intstatus || bus->ipend ||
  2158. (!bus->fcstate && brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol)
  2159. && data_ok(bus)) || PKT_AVAILABLE()) {
  2160. resched = true;
  2161. }
  2162. bus->dpc_sched = resched;
  2163. /* If we're done for now, turn off clock request. */
  2164. if ((bus->clkstate != CLK_PENDING)
  2165. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2166. bus->activity = false;
  2167. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2168. }
  2169. up(&bus->sdsem);
  2170. return resched;
  2171. }
  2172. static int brcmf_sdbrcm_dpc_thread(void *data)
  2173. {
  2174. struct brcmf_bus *bus = (struct brcmf_bus *) data;
  2175. allow_signal(SIGTERM);
  2176. /* Run until signal received */
  2177. while (1) {
  2178. if (kthread_should_stop())
  2179. break;
  2180. if (!wait_for_completion_interruptible(&bus->dpc_wait)) {
  2181. /* Call bus dpc unless it indicated down
  2182. (then clean stop) */
  2183. if (bus->drvr->busstate != BRCMF_BUS_DOWN) {
  2184. if (brcmf_sdbrcm_dpc(bus))
  2185. complete(&bus->dpc_wait);
  2186. } else {
  2187. /* after stopping the bus, exit thread */
  2188. brcmf_sdbrcm_bus_stop(bus);
  2189. bus->dpc_tsk = NULL;
  2190. break;
  2191. }
  2192. } else
  2193. break;
  2194. }
  2195. return 0;
  2196. }
  2197. int brcmf_sdbrcm_bus_txdata(struct brcmf_bus *bus, struct sk_buff *pkt)
  2198. {
  2199. int ret = -EBADE;
  2200. uint datalen, prec;
  2201. brcmf_dbg(TRACE, "Enter\n");
  2202. datalen = pkt->len;
  2203. /* Add space for the header */
  2204. skb_push(pkt, SDPCM_HDRLEN);
  2205. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2206. prec = prio2prec((pkt->priority & PRIOMASK));
  2207. /* Check for existing queue, current flow-control,
  2208. pending event, or pending clock */
  2209. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2210. bus->fcqueued++;
  2211. /* Priority based enq */
  2212. spin_lock_bh(&bus->txqlock);
  2213. if (brcmf_c_prec_enq(bus->drvr, &bus->txq, pkt, prec) == false) {
  2214. skb_pull(pkt, SDPCM_HDRLEN);
  2215. brcmf_txcomplete(bus->drvr, pkt, false);
  2216. brcmu_pkt_buf_free_skb(pkt);
  2217. brcmf_dbg(ERROR, "out of bus->txq !!!\n");
  2218. ret = -ENOSR;
  2219. } else {
  2220. ret = 0;
  2221. }
  2222. spin_unlock_bh(&bus->txqlock);
  2223. if (pktq_len(&bus->txq) >= TXHI)
  2224. brcmf_txflowcontrol(bus->drvr, 0, ON);
  2225. #ifdef BCMDBG
  2226. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2227. qcount[prec] = pktq_plen(&bus->txq, prec);
  2228. #endif
  2229. /* Schedule DPC if needed to send queued packet(s) */
  2230. if (!bus->dpc_sched) {
  2231. bus->dpc_sched = true;
  2232. if (bus->dpc_tsk)
  2233. complete(&bus->dpc_wait);
  2234. }
  2235. return ret;
  2236. }
  2237. static int
  2238. brcmf_sdbrcm_membytes(struct brcmf_bus *bus, bool write, u32 address, u8 *data,
  2239. uint size)
  2240. {
  2241. int bcmerror = 0;
  2242. u32 sdaddr;
  2243. uint dsize;
  2244. /* Determine initial transfer parameters */
  2245. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2246. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2247. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2248. else
  2249. dsize = size;
  2250. /* Set the backplane window to include the start address */
  2251. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2252. if (bcmerror) {
  2253. brcmf_dbg(ERROR, "window change failed\n");
  2254. goto xfer_done;
  2255. }
  2256. /* Do the transfer(s) */
  2257. while (size) {
  2258. brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2259. write ? "write" : "read", dsize,
  2260. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2261. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2262. sdaddr, data, dsize);
  2263. if (bcmerror) {
  2264. brcmf_dbg(ERROR, "membytes transfer failed\n");
  2265. break;
  2266. }
  2267. /* Adjust for next transfer (if any) */
  2268. size -= dsize;
  2269. if (size) {
  2270. data += dsize;
  2271. address += dsize;
  2272. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2273. address);
  2274. if (bcmerror) {
  2275. brcmf_dbg(ERROR, "window change failed\n");
  2276. break;
  2277. }
  2278. sdaddr = 0;
  2279. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2280. }
  2281. }
  2282. xfer_done:
  2283. /* Return the window to backplane enumeration space for core access */
  2284. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2285. brcmf_dbg(ERROR, "FAILED to set window back to 0x%x\n",
  2286. bus->sdiodev->sbwad);
  2287. return bcmerror;
  2288. }
  2289. #ifdef BCMDBG
  2290. #define CONSOLE_LINE_MAX 192
  2291. static int brcmf_sdbrcm_readconsole(struct brcmf_bus *bus)
  2292. {
  2293. struct brcmf_console *c = &bus->console;
  2294. u8 line[CONSOLE_LINE_MAX], ch;
  2295. u32 n, idx, addr;
  2296. int rv;
  2297. /* Don't do anything until FWREADY updates console address */
  2298. if (bus->console_addr == 0)
  2299. return 0;
  2300. /* Read console log struct */
  2301. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2302. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2303. sizeof(c->log_le));
  2304. if (rv < 0)
  2305. return rv;
  2306. /* Allocate console buffer (one time only) */
  2307. if (c->buf == NULL) {
  2308. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2309. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2310. if (c->buf == NULL)
  2311. return -ENOMEM;
  2312. }
  2313. idx = le32_to_cpu(c->log_le.idx);
  2314. /* Protect against corrupt value */
  2315. if (idx > c->bufsize)
  2316. return -EBADE;
  2317. /* Skip reading the console buffer if the index pointer
  2318. has not moved */
  2319. if (idx == c->last)
  2320. return 0;
  2321. /* Read the console buffer */
  2322. addr = le32_to_cpu(c->log_le.buf);
  2323. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2324. if (rv < 0)
  2325. return rv;
  2326. while (c->last != idx) {
  2327. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2328. if (c->last == idx) {
  2329. /* This would output a partial line.
  2330. * Instead, back up
  2331. * the buffer pointer and output this
  2332. * line next time around.
  2333. */
  2334. if (c->last >= n)
  2335. c->last -= n;
  2336. else
  2337. c->last = c->bufsize - n;
  2338. goto break2;
  2339. }
  2340. ch = c->buf[c->last];
  2341. c->last = (c->last + 1) % c->bufsize;
  2342. if (ch == '\n')
  2343. break;
  2344. line[n] = ch;
  2345. }
  2346. if (n > 0) {
  2347. if (line[n - 1] == '\r')
  2348. n--;
  2349. line[n] = 0;
  2350. printk(KERN_DEBUG "CONSOLE: %s\n", line);
  2351. }
  2352. }
  2353. break2:
  2354. return 0;
  2355. }
  2356. #endif /* BCMDBG */
  2357. static int brcmf_tx_frame(struct brcmf_bus *bus, u8 *frame, u16 len)
  2358. {
  2359. int i;
  2360. int ret;
  2361. bus->ctrl_frame_stat = false;
  2362. ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
  2363. SDIO_FUNC_2, F2SYNC, frame, len, NULL);
  2364. if (ret < 0) {
  2365. /* On failure, abort the command and terminate the frame */
  2366. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2367. ret);
  2368. bus->tx_sderrs++;
  2369. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2370. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2371. SBSDIO_FUNC1_FRAMECTRL,
  2372. SFC_WF_TERM, NULL);
  2373. bus->f1regdata++;
  2374. for (i = 0; i < 3; i++) {
  2375. u8 hi, lo;
  2376. hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2377. SBSDIO_FUNC1_WFRAMEBCHI,
  2378. NULL);
  2379. lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2380. SBSDIO_FUNC1_WFRAMEBCLO,
  2381. NULL);
  2382. bus->f1regdata += 2;
  2383. if (hi == 0 && lo == 0)
  2384. break;
  2385. }
  2386. return ret;
  2387. }
  2388. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2389. return ret;
  2390. }
  2391. int
  2392. brcmf_sdbrcm_bus_txctl(struct brcmf_bus *bus, unsigned char *msg, uint msglen)
  2393. {
  2394. u8 *frame;
  2395. u16 len;
  2396. u32 swheader;
  2397. uint retries = 0;
  2398. u8 doff = 0;
  2399. int ret = -1;
  2400. brcmf_dbg(TRACE, "Enter\n");
  2401. /* Back the pointer to make a room for bus header */
  2402. frame = msg - SDPCM_HDRLEN;
  2403. len = (msglen += SDPCM_HDRLEN);
  2404. /* Add alignment padding (optional for ctl frames) */
  2405. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2406. if (doff) {
  2407. frame -= doff;
  2408. len += doff;
  2409. msglen += doff;
  2410. memset(frame, 0, doff + SDPCM_HDRLEN);
  2411. }
  2412. /* precondition: doff < BRCMF_SDALIGN */
  2413. doff += SDPCM_HDRLEN;
  2414. /* Round send length to next SDIO block */
  2415. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2416. u16 pad = bus->blocksize - (len % bus->blocksize);
  2417. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2418. len += pad;
  2419. } else if (len % BRCMF_SDALIGN) {
  2420. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2421. }
  2422. /* Satisfy length-alignment requirements */
  2423. if (len & (ALIGNMENT - 1))
  2424. len = roundup(len, ALIGNMENT);
  2425. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2426. /* Need to lock here to protect txseq and SDIO tx calls */
  2427. down(&bus->sdsem);
  2428. bus_wake(bus);
  2429. /* Make sure backplane clock is on */
  2430. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2431. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2432. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2433. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2434. /* Software tag: channel, sequence number, data offset */
  2435. swheader =
  2436. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2437. SDPCM_CHANNEL_MASK)
  2438. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2439. SDPCM_DOFFSET_MASK);
  2440. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2441. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2442. if (!data_ok(bus)) {
  2443. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2444. bus->tx_max, bus->tx_seq);
  2445. bus->ctrl_frame_stat = true;
  2446. /* Send from dpc */
  2447. bus->ctrl_frame_buf = frame;
  2448. bus->ctrl_frame_len = len;
  2449. brcmf_sdbrcm_wait_for_event(bus, &bus->ctrl_frame_stat);
  2450. if (bus->ctrl_frame_stat == false) {
  2451. brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
  2452. ret = 0;
  2453. } else {
  2454. brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
  2455. ret = -1;
  2456. }
  2457. }
  2458. if (ret == -1) {
  2459. #ifdef BCMDBG
  2460. if (BRCMF_BYTES_ON() && BRCMF_CTL_ON()) {
  2461. printk(KERN_DEBUG "Tx Frame:\n");
  2462. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  2463. frame, len);
  2464. } else if (BRCMF_HDRS_ON()) {
  2465. printk(KERN_DEBUG "TxHdr:\n");
  2466. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  2467. frame, min_t(u16, len, 16));
  2468. }
  2469. #endif
  2470. do {
  2471. ret = brcmf_tx_frame(bus, frame, len);
  2472. } while (ret < 0 && retries++ < TXRETRIES);
  2473. }
  2474. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) && !bus->dpc_sched) {
  2475. bus->activity = false;
  2476. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2477. }
  2478. up(&bus->sdsem);
  2479. if (ret)
  2480. bus->drvr->tx_ctlerrs++;
  2481. else
  2482. bus->drvr->tx_ctlpkts++;
  2483. return ret ? -EIO : 0;
  2484. }
  2485. int
  2486. brcmf_sdbrcm_bus_rxctl(struct brcmf_bus *bus, unsigned char *msg, uint msglen)
  2487. {
  2488. int timeleft;
  2489. uint rxlen = 0;
  2490. bool pending;
  2491. brcmf_dbg(TRACE, "Enter\n");
  2492. /* Wait until control frame is available */
  2493. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2494. down(&bus->sdsem);
  2495. rxlen = bus->rxlen;
  2496. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2497. bus->rxlen = 0;
  2498. up(&bus->sdsem);
  2499. if (rxlen) {
  2500. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2501. rxlen, msglen);
  2502. } else if (timeleft == 0) {
  2503. brcmf_dbg(ERROR, "resumed on timeout\n");
  2504. } else if (pending == true) {
  2505. brcmf_dbg(CTL, "cancelled\n");
  2506. return -ERESTARTSYS;
  2507. } else {
  2508. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2509. }
  2510. if (rxlen)
  2511. bus->drvr->rx_ctlpkts++;
  2512. else
  2513. bus->drvr->rx_ctlerrs++;
  2514. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2515. }
  2516. static int brcmf_sdbrcm_downloadvars(struct brcmf_bus *bus, void *arg, int len)
  2517. {
  2518. int bcmerror = 0;
  2519. brcmf_dbg(TRACE, "Enter\n");
  2520. /* Basic sanity checks */
  2521. if (bus->drvr->up) {
  2522. bcmerror = -EISCONN;
  2523. goto err;
  2524. }
  2525. if (!len) {
  2526. bcmerror = -EOVERFLOW;
  2527. goto err;
  2528. }
  2529. /* Free the old ones and replace with passed variables */
  2530. kfree(bus->vars);
  2531. bus->vars = kmalloc(len, GFP_ATOMIC);
  2532. bus->varsz = bus->vars ? len : 0;
  2533. if (bus->vars == NULL) {
  2534. bcmerror = -ENOMEM;
  2535. goto err;
  2536. }
  2537. /* Copy the passed variables, which should include the
  2538. terminating double-null */
  2539. memcpy(bus->vars, arg, bus->varsz);
  2540. err:
  2541. return bcmerror;
  2542. }
  2543. static int brcmf_sdbrcm_write_vars(struct brcmf_bus *bus)
  2544. {
  2545. int bcmerror = 0;
  2546. u32 varsize;
  2547. u32 varaddr;
  2548. u8 *vbuffer;
  2549. u32 varsizew;
  2550. __le32 varsizew_le;
  2551. #ifdef BCMDBG
  2552. char *nvram_ularray;
  2553. #endif /* BCMDBG */
  2554. /* Even if there are no vars are to be written, we still
  2555. need to set the ramsize. */
  2556. varsize = bus->varsz ? roundup(bus->varsz, 4) : 0;
  2557. varaddr = (bus->ramsize - 4) - varsize;
  2558. if (bus->vars) {
  2559. vbuffer = kzalloc(varsize, GFP_ATOMIC);
  2560. if (!vbuffer)
  2561. return -ENOMEM;
  2562. memcpy(vbuffer, bus->vars, bus->varsz);
  2563. /* Write the vars list */
  2564. bcmerror =
  2565. brcmf_sdbrcm_membytes(bus, true, varaddr, vbuffer, varsize);
  2566. #ifdef BCMDBG
  2567. /* Verify NVRAM bytes */
  2568. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n", varsize);
  2569. nvram_ularray = kmalloc(varsize, GFP_ATOMIC);
  2570. if (!nvram_ularray)
  2571. return -ENOMEM;
  2572. /* Upload image to verify downloaded contents. */
  2573. memset(nvram_ularray, 0xaa, varsize);
  2574. /* Read the vars list to temp buffer for comparison */
  2575. bcmerror =
  2576. brcmf_sdbrcm_membytes(bus, false, varaddr, nvram_ularray,
  2577. varsize);
  2578. if (bcmerror) {
  2579. brcmf_dbg(ERROR, "error %d on reading %d nvram bytes at 0x%08x\n",
  2580. bcmerror, varsize, varaddr);
  2581. }
  2582. /* Compare the org NVRAM with the one read from RAM */
  2583. if (memcmp(vbuffer, nvram_ularray, varsize))
  2584. brcmf_dbg(ERROR, "Downloaded NVRAM image is corrupted\n");
  2585. else
  2586. brcmf_dbg(ERROR, "Download/Upload/Compare of NVRAM ok\n");
  2587. kfree(nvram_ularray);
  2588. #endif /* BCMDBG */
  2589. kfree(vbuffer);
  2590. }
  2591. /* adjust to the user specified RAM */
  2592. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2593. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2594. varaddr, varsize);
  2595. varsize = ((bus->ramsize - 4) - varaddr);
  2596. /*
  2597. * Determine the length token:
  2598. * Varsize, converted to words, in lower 16-bits, checksum
  2599. * in upper 16-bits.
  2600. */
  2601. if (bcmerror) {
  2602. varsizew = 0;
  2603. varsizew_le = cpu_to_le32(0);
  2604. } else {
  2605. varsizew = varsize / 4;
  2606. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2607. varsizew_le = cpu_to_le32(varsizew);
  2608. }
  2609. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2610. varsize, varsizew);
  2611. /* Write the length token to the last word */
  2612. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2613. (u8 *)&varsizew_le, 4);
  2614. return bcmerror;
  2615. }
  2616. static int brcmf_sdbrcm_download_state(struct brcmf_bus *bus, bool enter)
  2617. {
  2618. uint retries;
  2619. int bcmerror = 0;
  2620. struct chip_info *ci = bus->ci;
  2621. /* To enter download state, disable ARM and reset SOCRAM.
  2622. * To exit download state, simply reset ARM (default is RAM boot).
  2623. */
  2624. if (enter) {
  2625. bus->alp_only = true;
  2626. ci->coredisable(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2627. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM);
  2628. /* Clear the top bit of memory */
  2629. if (bus->ramsize) {
  2630. u32 zeros = 0;
  2631. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2632. (u8 *)&zeros, 4);
  2633. }
  2634. } else {
  2635. if (!ci->iscoreup(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM)) {
  2636. brcmf_dbg(ERROR, "SOCRAM core is down after reset?\n");
  2637. bcmerror = -EBADE;
  2638. goto fail;
  2639. }
  2640. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2641. if (bcmerror) {
  2642. brcmf_dbg(ERROR, "no vars written to RAM\n");
  2643. bcmerror = 0;
  2644. }
  2645. w_sdreg32(bus, 0xFFFFFFFF,
  2646. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2647. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2648. /* Allow HT Clock now that the ARM is running. */
  2649. bus->alp_only = false;
  2650. bus->drvr->busstate = BRCMF_BUS_LOAD;
  2651. }
  2652. fail:
  2653. return bcmerror;
  2654. }
  2655. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_bus *bus)
  2656. {
  2657. if (bus->firmware->size < bus->fw_ptr + len)
  2658. len = bus->firmware->size - bus->fw_ptr;
  2659. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2660. bus->fw_ptr += len;
  2661. return len;
  2662. }
  2663. MODULE_FIRMWARE(BCM4329_FW_NAME);
  2664. MODULE_FIRMWARE(BCM4329_NV_NAME);
  2665. static int brcmf_sdbrcm_download_code_file(struct brcmf_bus *bus)
  2666. {
  2667. int offset = 0;
  2668. uint len;
  2669. u8 *memblock = NULL, *memptr;
  2670. int ret;
  2671. brcmf_dbg(INFO, "Enter\n");
  2672. bus->fw_name = BCM4329_FW_NAME;
  2673. ret = request_firmware(&bus->firmware, bus->fw_name,
  2674. &bus->sdiodev->func[2]->dev);
  2675. if (ret) {
  2676. brcmf_dbg(ERROR, "Fail to request firmware %d\n", ret);
  2677. return ret;
  2678. }
  2679. bus->fw_ptr = 0;
  2680. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2681. if (memblock == NULL) {
  2682. ret = -ENOMEM;
  2683. goto err;
  2684. }
  2685. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2686. memptr += (BRCMF_SDALIGN -
  2687. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2688. /* Download image */
  2689. while ((len =
  2690. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2691. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2692. if (ret) {
  2693. brcmf_dbg(ERROR, "error %d on writing %d membytes at 0x%08x\n",
  2694. ret, MEMBLOCK, offset);
  2695. goto err;
  2696. }
  2697. offset += MEMBLOCK;
  2698. }
  2699. err:
  2700. kfree(memblock);
  2701. release_firmware(bus->firmware);
  2702. bus->fw_ptr = 0;
  2703. return ret;
  2704. }
  2705. /*
  2706. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2707. * and ending in a NUL.
  2708. * Removes carriage returns, empty lines, comment lines, and converts
  2709. * newlines to NULs.
  2710. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2711. * by two NULs.
  2712. */
  2713. static uint brcmf_process_nvram_vars(char *varbuf, uint len)
  2714. {
  2715. char *dp;
  2716. bool findNewline;
  2717. int column;
  2718. uint buf_len, n;
  2719. dp = varbuf;
  2720. findNewline = false;
  2721. column = 0;
  2722. for (n = 0; n < len; n++) {
  2723. if (varbuf[n] == 0)
  2724. break;
  2725. if (varbuf[n] == '\r')
  2726. continue;
  2727. if (findNewline && varbuf[n] != '\n')
  2728. continue;
  2729. findNewline = false;
  2730. if (varbuf[n] == '#') {
  2731. findNewline = true;
  2732. continue;
  2733. }
  2734. if (varbuf[n] == '\n') {
  2735. if (column == 0)
  2736. continue;
  2737. *dp++ = 0;
  2738. column = 0;
  2739. continue;
  2740. }
  2741. *dp++ = varbuf[n];
  2742. column++;
  2743. }
  2744. buf_len = dp - varbuf;
  2745. while (dp < varbuf + n)
  2746. *dp++ = 0;
  2747. return buf_len;
  2748. }
  2749. static int brcmf_sdbrcm_download_nvram(struct brcmf_bus *bus)
  2750. {
  2751. uint len;
  2752. char *memblock = NULL;
  2753. char *bufp;
  2754. int ret;
  2755. bus->nv_name = BCM4329_NV_NAME;
  2756. ret = request_firmware(&bus->firmware, bus->nv_name,
  2757. &bus->sdiodev->func[2]->dev);
  2758. if (ret) {
  2759. brcmf_dbg(ERROR, "Fail to request nvram %d\n", ret);
  2760. return ret;
  2761. }
  2762. bus->fw_ptr = 0;
  2763. memblock = kmalloc(MEMBLOCK, GFP_ATOMIC);
  2764. if (memblock == NULL) {
  2765. ret = -ENOMEM;
  2766. goto err;
  2767. }
  2768. len = brcmf_sdbrcm_get_image(memblock, MEMBLOCK, bus);
  2769. if (len > 0 && len < MEMBLOCK) {
  2770. bufp = (char *)memblock;
  2771. bufp[len] = 0;
  2772. len = brcmf_process_nvram_vars(bufp, len);
  2773. bufp += len;
  2774. *bufp++ = 0;
  2775. if (len)
  2776. ret = brcmf_sdbrcm_downloadvars(bus, memblock, len + 1);
  2777. if (ret)
  2778. brcmf_dbg(ERROR, "error downloading vars: %d\n", ret);
  2779. } else {
  2780. brcmf_dbg(ERROR, "error reading nvram file: %d\n", len);
  2781. ret = -EIO;
  2782. }
  2783. err:
  2784. kfree(memblock);
  2785. release_firmware(bus->firmware);
  2786. bus->fw_ptr = 0;
  2787. return ret;
  2788. }
  2789. static int _brcmf_sdbrcm_download_firmware(struct brcmf_bus *bus)
  2790. {
  2791. int bcmerror = -1;
  2792. /* Keep arm in reset */
  2793. if (brcmf_sdbrcm_download_state(bus, true)) {
  2794. brcmf_dbg(ERROR, "error placing ARM core in reset\n");
  2795. goto err;
  2796. }
  2797. /* External image takes precedence if specified */
  2798. if (brcmf_sdbrcm_download_code_file(bus)) {
  2799. brcmf_dbg(ERROR, "dongle image file download failed\n");
  2800. goto err;
  2801. }
  2802. /* External nvram takes precedence if specified */
  2803. if (brcmf_sdbrcm_download_nvram(bus))
  2804. brcmf_dbg(ERROR, "dongle nvram file download failed\n");
  2805. /* Take arm out of reset */
  2806. if (brcmf_sdbrcm_download_state(bus, false)) {
  2807. brcmf_dbg(ERROR, "error getting out of ARM core reset\n");
  2808. goto err;
  2809. }
  2810. bcmerror = 0;
  2811. err:
  2812. return bcmerror;
  2813. }
  2814. static bool
  2815. brcmf_sdbrcm_download_firmware(struct brcmf_bus *bus)
  2816. {
  2817. bool ret;
  2818. /* Download the firmware */
  2819. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2820. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2821. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2822. return ret;
  2823. }
  2824. void brcmf_sdbrcm_bus_stop(struct brcmf_bus *bus)
  2825. {
  2826. u32 local_hostintmask;
  2827. u8 saveclk;
  2828. uint retries;
  2829. int err;
  2830. brcmf_dbg(TRACE, "Enter\n");
  2831. if (bus->watchdog_tsk) {
  2832. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  2833. kthread_stop(bus->watchdog_tsk);
  2834. bus->watchdog_tsk = NULL;
  2835. }
  2836. if (bus->dpc_tsk && bus->dpc_tsk != current) {
  2837. send_sig(SIGTERM, bus->dpc_tsk, 1);
  2838. kthread_stop(bus->dpc_tsk);
  2839. bus->dpc_tsk = NULL;
  2840. }
  2841. down(&bus->sdsem);
  2842. bus_wake(bus);
  2843. /* Enable clock for device interrupts */
  2844. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2845. /* Disable and clear interrupts at the chip level also */
  2846. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask), &retries);
  2847. local_hostintmask = bus->hostintmask;
  2848. bus->hostintmask = 0;
  2849. /* Change our idea of bus state */
  2850. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2851. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2852. saveclk = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2853. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2854. if (!err) {
  2855. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2856. SBSDIO_FUNC1_CHIPCLKCSR,
  2857. (saveclk | SBSDIO_FORCE_HT), &err);
  2858. }
  2859. if (err)
  2860. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  2861. /* Turn off the bus (F2), free any pending packets */
  2862. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  2863. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  2864. SDIO_FUNC_ENABLE_1, NULL);
  2865. /* Clear any pending interrupts now that F2 is disabled */
  2866. w_sdreg32(bus, local_hostintmask,
  2867. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2868. /* Turn off the backplane clock (only) */
  2869. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2870. /* Clear the data packet queues */
  2871. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  2872. /* Clear any held glomming stuff */
  2873. if (bus->glomd)
  2874. brcmu_pkt_buf_free_skb(bus->glomd);
  2875. brcmf_sdbrcm_free_glom(bus);
  2876. /* Clear rx control and wake any waiters */
  2877. bus->rxlen = 0;
  2878. brcmf_sdbrcm_dcmd_resp_wake(bus);
  2879. /* Reset some F2 state stuff */
  2880. bus->rxskip = false;
  2881. bus->tx_seq = bus->rx_seq = 0;
  2882. up(&bus->sdsem);
  2883. }
  2884. int brcmf_sdbrcm_bus_init(struct brcmf_pub *drvr)
  2885. {
  2886. struct brcmf_bus *bus = drvr->bus;
  2887. unsigned long timeout;
  2888. uint retries = 0;
  2889. u8 ready, enable;
  2890. int err, ret = 0;
  2891. u8 saveclk;
  2892. brcmf_dbg(TRACE, "Enter\n");
  2893. /* try to download image and nvram to the dongle */
  2894. if (drvr->busstate == BRCMF_BUS_DOWN) {
  2895. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2896. return -1;
  2897. }
  2898. if (!bus->drvr)
  2899. return 0;
  2900. /* Start the watchdog timer */
  2901. bus->drvr->tickcnt = 0;
  2902. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2903. down(&bus->sdsem);
  2904. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2905. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2906. if (bus->clkstate != CLK_AVAIL)
  2907. goto exit;
  2908. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2909. saveclk =
  2910. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2911. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2912. if (!err) {
  2913. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2914. SBSDIO_FUNC1_CHIPCLKCSR,
  2915. (saveclk | SBSDIO_FORCE_HT), &err);
  2916. }
  2917. if (err) {
  2918. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  2919. goto exit;
  2920. }
  2921. /* Enable function 2 (frame transfers) */
  2922. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2923. offsetof(struct sdpcmd_regs, tosbmailboxdata), &retries);
  2924. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2925. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  2926. enable, NULL);
  2927. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2928. ready = 0;
  2929. while (enable != ready) {
  2930. ready = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_0,
  2931. SDIO_CCCR_IORx, NULL);
  2932. if (time_after(jiffies, timeout))
  2933. break;
  2934. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2935. /* prevent busy waiting if it takes too long */
  2936. msleep_interruptible(20);
  2937. }
  2938. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2939. /* If F2 successfully enabled, set core and enable interrupts */
  2940. if (ready == enable) {
  2941. /* Set up the interrupt mask and enable interrupts */
  2942. bus->hostintmask = HOSTINTMASK;
  2943. w_sdreg32(bus, bus->hostintmask,
  2944. offsetof(struct sdpcmd_regs, hostintmask), &retries);
  2945. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2946. SBSDIO_WATERMARK, 8, &err);
  2947. /* Set bus state according to enable result */
  2948. drvr->busstate = BRCMF_BUS_DATA;
  2949. }
  2950. else {
  2951. /* Disable F2 again */
  2952. enable = SDIO_FUNC_ENABLE_1;
  2953. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0,
  2954. SDIO_CCCR_IOEx, enable, NULL);
  2955. }
  2956. /* Restore previous clock setting */
  2957. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2958. SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  2959. /* If we didn't come up, turn off backplane clock */
  2960. if (drvr->busstate != BRCMF_BUS_DATA)
  2961. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2962. exit:
  2963. up(&bus->sdsem);
  2964. return ret;
  2965. }
  2966. void brcmf_sdbrcm_isr(void *arg)
  2967. {
  2968. struct brcmf_bus *bus = (struct brcmf_bus *) arg;
  2969. brcmf_dbg(TRACE, "Enter\n");
  2970. if (!bus) {
  2971. brcmf_dbg(ERROR, "bus is null pointer, exiting\n");
  2972. return;
  2973. }
  2974. if (bus->drvr->busstate == BRCMF_BUS_DOWN) {
  2975. brcmf_dbg(ERROR, "bus is down. we have nothing to do\n");
  2976. return;
  2977. }
  2978. /* Count the interrupt call */
  2979. bus->intrcount++;
  2980. bus->ipend = true;
  2981. /* Shouldn't get this interrupt if we're sleeping? */
  2982. if (bus->sleeping) {
  2983. brcmf_dbg(ERROR, "INTERRUPT WHILE SLEEPING??\n");
  2984. return;
  2985. }
  2986. /* Disable additional interrupts (is this needed now)? */
  2987. if (!bus->intr)
  2988. brcmf_dbg(ERROR, "isr w/o interrupt configured!\n");
  2989. bus->dpc_sched = true;
  2990. if (bus->dpc_tsk)
  2991. complete(&bus->dpc_wait);
  2992. }
  2993. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_pub *drvr)
  2994. {
  2995. struct brcmf_bus *bus;
  2996. brcmf_dbg(TIMER, "Enter\n");
  2997. bus = drvr->bus;
  2998. /* Ignore the timer if simulating bus down */
  2999. if (bus->sleeping)
  3000. return false;
  3001. down(&bus->sdsem);
  3002. /* Poll period: check device if appropriate. */
  3003. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  3004. u32 intstatus = 0;
  3005. /* Reset poll tick */
  3006. bus->polltick = 0;
  3007. /* Check device if no interrupts */
  3008. if (!bus->intr || (bus->intrcount == bus->lastintrs)) {
  3009. if (!bus->dpc_sched) {
  3010. u8 devpend;
  3011. devpend = brcmf_sdcard_cfg_read(bus->sdiodev,
  3012. SDIO_FUNC_0, SDIO_CCCR_INTx,
  3013. NULL);
  3014. intstatus =
  3015. devpend & (INTR_STATUS_FUNC1 |
  3016. INTR_STATUS_FUNC2);
  3017. }
  3018. /* If there is something, make like the ISR and
  3019. schedule the DPC */
  3020. if (intstatus) {
  3021. bus->pollcnt++;
  3022. bus->ipend = true;
  3023. bus->dpc_sched = true;
  3024. if (bus->dpc_tsk)
  3025. complete(&bus->dpc_wait);
  3026. }
  3027. }
  3028. /* Update interrupt tracking */
  3029. bus->lastintrs = bus->intrcount;
  3030. }
  3031. #ifdef BCMDBG
  3032. /* Poll for console output periodically */
  3033. if (drvr->busstate == BRCMF_BUS_DATA && bus->console_interval != 0) {
  3034. bus->console.count += BRCMF_WD_POLL_MS;
  3035. if (bus->console.count >= bus->console_interval) {
  3036. bus->console.count -= bus->console_interval;
  3037. /* Make sure backplane clock is on */
  3038. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3039. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3040. /* stop on error */
  3041. bus->console_interval = 0;
  3042. }
  3043. }
  3044. #endif /* BCMDBG */
  3045. /* On idle timeout clear activity flag and/or turn off clock */
  3046. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3047. if (++bus->idlecount >= bus->idletime) {
  3048. bus->idlecount = 0;
  3049. if (bus->activity) {
  3050. bus->activity = false;
  3051. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3052. } else {
  3053. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3054. }
  3055. }
  3056. }
  3057. up(&bus->sdsem);
  3058. return bus->ipend;
  3059. }
  3060. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3061. {
  3062. if (chipid == BCM4329_CHIP_ID)
  3063. return true;
  3064. return false;
  3065. }
  3066. static void brcmf_sdbrcm_release_malloc(struct brcmf_bus *bus)
  3067. {
  3068. brcmf_dbg(TRACE, "Enter\n");
  3069. kfree(bus->rxbuf);
  3070. bus->rxctl = bus->rxbuf = NULL;
  3071. bus->rxlen = 0;
  3072. kfree(bus->databuf);
  3073. bus->databuf = NULL;
  3074. }
  3075. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_bus *bus)
  3076. {
  3077. brcmf_dbg(TRACE, "Enter\n");
  3078. if (bus->drvr->maxctl) {
  3079. bus->rxblen =
  3080. roundup((bus->drvr->maxctl + SDPCM_HDRLEN),
  3081. ALIGNMENT) + BRCMF_SDALIGN;
  3082. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3083. if (!(bus->rxbuf))
  3084. goto fail;
  3085. }
  3086. /* Allocate buffer to receive glomed packet */
  3087. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3088. if (!(bus->databuf)) {
  3089. /* release rxbuf which was already located as above */
  3090. if (!bus->rxblen)
  3091. kfree(bus->rxbuf);
  3092. goto fail;
  3093. }
  3094. /* Align the buffer */
  3095. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3096. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3097. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3098. else
  3099. bus->dataptr = bus->databuf;
  3100. return true;
  3101. fail:
  3102. return false;
  3103. }
  3104. static bool
  3105. brcmf_sdbrcm_probe_attach(struct brcmf_bus *bus, u32 regsva)
  3106. {
  3107. u8 clkctl = 0;
  3108. int err = 0;
  3109. int reg_addr;
  3110. u32 reg_val;
  3111. u8 idx;
  3112. bus->alp_only = true;
  3113. /* Return the window to backplane enumeration space for core access */
  3114. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, SI_ENUM_BASE))
  3115. brcmf_dbg(ERROR, "FAILED to return to SI_ENUM_BASE\n");
  3116. #ifdef BCMDBG
  3117. printk(KERN_DEBUG "F1 signature read @0x18000000=0x%4x\n",
  3118. brcmf_sdcard_reg_read(bus->sdiodev, SI_ENUM_BASE, 4));
  3119. #endif /* BCMDBG */
  3120. /*
  3121. * Force PLL off until brcmf_sdio_chip_attach()
  3122. * programs PLL control regs
  3123. */
  3124. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3125. SBSDIO_FUNC1_CHIPCLKCSR,
  3126. BRCMF_INIT_CLKCTL1, &err);
  3127. if (!err)
  3128. clkctl =
  3129. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  3130. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3131. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3132. brcmf_dbg(ERROR, "ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3133. err, BRCMF_INIT_CLKCTL1, clkctl);
  3134. goto fail;
  3135. }
  3136. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3137. brcmf_dbg(ERROR, "brcmf_sdio_chip_attach failed!\n");
  3138. goto fail;
  3139. }
  3140. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3141. brcmf_dbg(ERROR, "unsupported chip: 0x%04x\n", bus->ci->chip);
  3142. goto fail;
  3143. }
  3144. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci,
  3145. SDIO_DRIVE_STRENGTH);
  3146. /* Get info on the SOCRAM cores... */
  3147. bus->ramsize = bus->ci->ramsize;
  3148. if (!(bus->ramsize)) {
  3149. brcmf_dbg(ERROR, "failed to find SOCRAM memory!\n");
  3150. goto fail;
  3151. }
  3152. /* Set core control so an SDIO reset does a backplane reset */
  3153. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3154. reg_addr = bus->ci->c_inf[idx].base +
  3155. offsetof(struct sdpcmd_regs, corecontrol);
  3156. reg_val = brcmf_sdcard_reg_read(bus->sdiodev, reg_addr, sizeof(u32));
  3157. brcmf_sdcard_reg_write(bus->sdiodev, reg_addr, sizeof(u32),
  3158. reg_val | CC_BPRESEN);
  3159. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3160. /* Locate an appropriately-aligned portion of hdrbuf */
  3161. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3162. BRCMF_SDALIGN);
  3163. /* Set the poll and/or interrupt flags */
  3164. bus->intr = true;
  3165. bus->poll = false;
  3166. if (bus->poll)
  3167. bus->pollrate = 1;
  3168. return true;
  3169. fail:
  3170. return false;
  3171. }
  3172. static bool brcmf_sdbrcm_probe_init(struct brcmf_bus *bus)
  3173. {
  3174. brcmf_dbg(TRACE, "Enter\n");
  3175. /* Disable F2 to clear any intermediate frame state on the dongle */
  3176. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  3177. SDIO_FUNC_ENABLE_1, NULL);
  3178. bus->drvr->busstate = BRCMF_BUS_DOWN;
  3179. bus->sleeping = false;
  3180. bus->rxflow = false;
  3181. /* Done with backplane-dependent accesses, can drop clock... */
  3182. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3183. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3184. /* ...and initialize clock/power states */
  3185. bus->clkstate = CLK_SDONLY;
  3186. bus->idletime = BRCMF_IDLE_INTERVAL;
  3187. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3188. /* Query the F2 block size, set roundup accordingly */
  3189. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3190. bus->roundup = min(max_roundup, bus->blocksize);
  3191. /* bus module does not support packet chaining */
  3192. bus->use_rxchain = false;
  3193. bus->sd_rxchain = false;
  3194. return true;
  3195. }
  3196. static int
  3197. brcmf_sdbrcm_watchdog_thread(void *data)
  3198. {
  3199. struct brcmf_bus *bus = (struct brcmf_bus *)data;
  3200. allow_signal(SIGTERM);
  3201. /* Run until signal received */
  3202. while (1) {
  3203. if (kthread_should_stop())
  3204. break;
  3205. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3206. brcmf_sdbrcm_bus_watchdog(bus->drvr);
  3207. /* Count the tick for reference */
  3208. bus->drvr->tickcnt++;
  3209. } else
  3210. break;
  3211. }
  3212. return 0;
  3213. }
  3214. static void
  3215. brcmf_sdbrcm_watchdog(unsigned long data)
  3216. {
  3217. struct brcmf_bus *bus = (struct brcmf_bus *)data;
  3218. if (bus->watchdog_tsk) {
  3219. complete(&bus->watchdog_wait);
  3220. /* Reschedule the watchdog */
  3221. if (bus->wd_timer_valid)
  3222. mod_timer(&bus->timer,
  3223. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3224. }
  3225. }
  3226. static void brcmf_sdbrcm_release_dongle(struct brcmf_bus *bus)
  3227. {
  3228. brcmf_dbg(TRACE, "Enter\n");
  3229. if (bus->ci) {
  3230. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3231. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3232. brcmf_sdio_chip_detach(&bus->ci);
  3233. if (bus->vars && bus->varsz)
  3234. kfree(bus->vars);
  3235. bus->vars = NULL;
  3236. }
  3237. brcmf_dbg(TRACE, "Disconnected\n");
  3238. }
  3239. /* Detach and free everything */
  3240. static void brcmf_sdbrcm_release(struct brcmf_bus *bus)
  3241. {
  3242. brcmf_dbg(TRACE, "Enter\n");
  3243. if (bus) {
  3244. /* De-register interrupt handler */
  3245. brcmf_sdcard_intr_dereg(bus->sdiodev);
  3246. if (bus->drvr) {
  3247. brcmf_detach(bus->drvr);
  3248. brcmf_sdbrcm_release_dongle(bus);
  3249. bus->drvr = NULL;
  3250. }
  3251. brcmf_sdbrcm_release_malloc(bus);
  3252. kfree(bus);
  3253. }
  3254. brcmf_dbg(TRACE, "Disconnected\n");
  3255. }
  3256. void *brcmf_sdbrcm_probe(u16 bus_no, u16 slot, u16 func, uint bustype,
  3257. u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3258. {
  3259. int ret;
  3260. struct brcmf_bus *bus;
  3261. /* Init global variables at run-time, not as part of the declaration.
  3262. * This is required to support init/de-init of the driver.
  3263. * Initialization
  3264. * of globals as part of the declaration results in non-deterministic
  3265. * behavior since the value of the globals may be different on the
  3266. * first time that the driver is initialized vs subsequent
  3267. * initializations.
  3268. */
  3269. brcmf_c_init();
  3270. brcmf_dbg(TRACE, "Enter\n");
  3271. /* We make an assumption about address window mappings:
  3272. * regsva == SI_ENUM_BASE*/
  3273. /* Allocate private bus interface state */
  3274. bus = kzalloc(sizeof(struct brcmf_bus), GFP_ATOMIC);
  3275. if (!bus)
  3276. goto fail;
  3277. bus->sdiodev = sdiodev;
  3278. sdiodev->bus = bus;
  3279. skb_queue_head_init(&bus->glom);
  3280. bus->txbound = BRCMF_TXBOUND;
  3281. bus->rxbound = BRCMF_RXBOUND;
  3282. bus->txminmax = BRCMF_TXMINMAX;
  3283. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3284. bus->usebufpool = false; /* Use bufpool if allocated,
  3285. else use locally malloced rxbuf */
  3286. /* attempt to attach to the dongle */
  3287. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3288. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_attach failed\n");
  3289. goto fail;
  3290. }
  3291. spin_lock_init(&bus->txqlock);
  3292. init_waitqueue_head(&bus->ctrl_wait);
  3293. init_waitqueue_head(&bus->dcmd_resp_wait);
  3294. /* Set up the watchdog timer */
  3295. init_timer(&bus->timer);
  3296. bus->timer.data = (unsigned long)bus;
  3297. bus->timer.function = brcmf_sdbrcm_watchdog;
  3298. /* Initialize thread based operation and lock */
  3299. sema_init(&bus->sdsem, 1);
  3300. /* Initialize watchdog thread */
  3301. init_completion(&bus->watchdog_wait);
  3302. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3303. bus, "brcmf_watchdog");
  3304. if (IS_ERR(bus->watchdog_tsk)) {
  3305. printk(KERN_WARNING
  3306. "brcmf_watchdog thread failed to start\n");
  3307. bus->watchdog_tsk = NULL;
  3308. }
  3309. /* Initialize DPC thread */
  3310. init_completion(&bus->dpc_wait);
  3311. bus->dpc_tsk = kthread_run(brcmf_sdbrcm_dpc_thread,
  3312. bus, "brcmf_dpc");
  3313. if (IS_ERR(bus->dpc_tsk)) {
  3314. printk(KERN_WARNING
  3315. "brcmf_dpc thread failed to start\n");
  3316. bus->dpc_tsk = NULL;
  3317. }
  3318. /* Attach to the brcmf/OS/network interface */
  3319. bus->drvr = brcmf_attach(bus, SDPCM_RESERVE);
  3320. if (!bus->drvr) {
  3321. brcmf_dbg(ERROR, "brcmf_attach failed\n");
  3322. goto fail;
  3323. }
  3324. /* Allocate buffers */
  3325. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3326. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_malloc failed\n");
  3327. goto fail;
  3328. }
  3329. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3330. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_init failed\n");
  3331. goto fail;
  3332. }
  3333. /* Register interrupt callback, but mask it (not operational yet). */
  3334. brcmf_dbg(INTR, "disable SDIO interrupts (not interested yet)\n");
  3335. ret = brcmf_sdcard_intr_reg(bus->sdiodev);
  3336. if (ret != 0) {
  3337. brcmf_dbg(ERROR, "FAILED: sdcard_intr_reg returned %d\n", ret);
  3338. goto fail;
  3339. }
  3340. brcmf_dbg(INTR, "registered SDIO interrupt function ok\n");
  3341. brcmf_dbg(INFO, "completed!!\n");
  3342. /* if firmware path present try to download and bring up bus */
  3343. ret = brcmf_bus_start(bus->drvr);
  3344. if (ret != 0) {
  3345. if (ret == -ENOLINK) {
  3346. brcmf_dbg(ERROR, "dongle is not responding\n");
  3347. goto fail;
  3348. }
  3349. }
  3350. /* add interface and open for business */
  3351. if (brcmf_add_if((struct brcmf_info *)bus->drvr, 0, "wlan%d", NULL)) {
  3352. brcmf_dbg(ERROR, "Add primary net device interface failed!!\n");
  3353. goto fail;
  3354. }
  3355. return bus;
  3356. fail:
  3357. brcmf_sdbrcm_release(bus);
  3358. return NULL;
  3359. }
  3360. void brcmf_sdbrcm_disconnect(void *ptr)
  3361. {
  3362. struct brcmf_bus *bus = (struct brcmf_bus *)ptr;
  3363. brcmf_dbg(TRACE, "Enter\n");
  3364. if (bus)
  3365. brcmf_sdbrcm_release(bus);
  3366. brcmf_dbg(TRACE, "Disconnected\n");
  3367. }
  3368. struct device *brcmf_bus_get_device(struct brcmf_bus *bus)
  3369. {
  3370. return &bus->sdiodev->func[2]->dev;
  3371. }
  3372. void
  3373. brcmf_sdbrcm_wd_timer(struct brcmf_bus *bus, uint wdtick)
  3374. {
  3375. /* Totally stop the timer */
  3376. if (!wdtick && bus->wd_timer_valid == true) {
  3377. del_timer_sync(&bus->timer);
  3378. bus->wd_timer_valid = false;
  3379. bus->save_ms = wdtick;
  3380. return;
  3381. }
  3382. /* don't start the wd until fw is loaded */
  3383. if (bus->drvr->busstate == BRCMF_BUS_DOWN)
  3384. return;
  3385. if (wdtick) {
  3386. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3387. if (bus->wd_timer_valid == true)
  3388. /* Stop timer and restart at new value */
  3389. del_timer_sync(&bus->timer);
  3390. /* Create timer again when watchdog period is
  3391. dynamically changed or in the first instance
  3392. */
  3393. bus->timer.expires =
  3394. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3395. add_timer(&bus->timer);
  3396. } else {
  3397. /* Re arm the timer, at last watchdog period */
  3398. mod_timer(&bus->timer,
  3399. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3400. }
  3401. bus->wd_timer_valid = true;
  3402. bus->save_ms = wdtick;
  3403. }
  3404. }