Kconfig 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if MMU
  10. select HAVE_MEMBLOCK
  11. select RTC_LIB
  12. select SYS_SUPPORTS_APM_EMULATION
  13. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  14. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  15. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  16. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  17. select HAVE_ARCH_KGDB
  18. select HAVE_ARCH_TRACEHOOK
  19. select HAVE_KPROBES if !XIP_KERNEL
  20. select HAVE_KRETPROBES if (HAVE_KPROBES)
  21. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  22. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  23. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  24. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  25. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  26. select HAVE_GENERIC_DMA_COHERENT
  27. select HAVE_KERNEL_GZIP
  28. select HAVE_KERNEL_LZO
  29. select HAVE_KERNEL_LZMA
  30. select HAVE_KERNEL_XZ
  31. select HAVE_IRQ_WORK
  32. select HAVE_PERF_EVENTS
  33. select PERF_USE_VMALLOC
  34. select HAVE_REGS_AND_STACK_ACCESS_API
  35. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  36. select HAVE_C_RECORDMCOUNT
  37. select HAVE_GENERIC_HARDIRQS
  38. select HARDIRQS_SW_RESEND
  39. select GENERIC_IRQ_PROBE
  40. select GENERIC_IRQ_SHOW
  41. select ARCH_WANT_IPC_PARSE_VERSION
  42. select HARDIRQS_SW_RESEND
  43. select CPU_PM if (SUSPEND || CPU_IDLE)
  44. select GENERIC_PCI_IOMAP
  45. select HAVE_BPF_JIT
  46. select GENERIC_SMP_IDLE_THREAD
  47. select KTIME_SCALAR
  48. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  49. select GENERIC_STRNCPY_FROM_USER
  50. select GENERIC_STRNLEN_USER
  51. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
  52. help
  53. The ARM series is a line of low-power-consumption RISC chip designs
  54. licensed by ARM Ltd and targeted at embedded applications and
  55. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  56. manufactured, but legacy ARM-based PC hardware remains popular in
  57. Europe. There is an ARM Linux project with a web page at
  58. <http://www.arm.linux.org.uk/>.
  59. config ARM_HAS_SG_CHAIN
  60. bool
  61. config NEED_SG_DMA_LENGTH
  62. bool
  63. config ARM_DMA_USE_IOMMU
  64. select NEED_SG_DMA_LENGTH
  65. select ARM_HAS_SG_CHAIN
  66. bool
  67. config HAVE_PWM
  68. bool
  69. config MIGHT_HAVE_PCI
  70. bool
  71. config SYS_SUPPORTS_APM_EMULATION
  72. bool
  73. config GENERIC_GPIO
  74. bool
  75. config HAVE_TCM
  76. bool
  77. select GENERIC_ALLOCATOR
  78. config HAVE_PROC_CPU
  79. bool
  80. config NO_IOPORT
  81. bool
  82. config EISA
  83. bool
  84. ---help---
  85. The Extended Industry Standard Architecture (EISA) bus was
  86. developed as an open alternative to the IBM MicroChannel bus.
  87. The EISA bus provided some of the features of the IBM MicroChannel
  88. bus while maintaining backward compatibility with cards made for
  89. the older ISA bus. The EISA bus saw limited use between 1988 and
  90. 1995 when it was made obsolete by the PCI bus.
  91. Say Y here if you are building a kernel for an EISA-based machine.
  92. Otherwise, say N.
  93. config SBUS
  94. bool
  95. config STACKTRACE_SUPPORT
  96. bool
  97. default y
  98. config HAVE_LATENCYTOP_SUPPORT
  99. bool
  100. depends on !SMP
  101. default y
  102. config LOCKDEP_SUPPORT
  103. bool
  104. default y
  105. config TRACE_IRQFLAGS_SUPPORT
  106. bool
  107. default y
  108. config RWSEM_GENERIC_SPINLOCK
  109. bool
  110. default y
  111. config RWSEM_XCHGADD_ALGORITHM
  112. bool
  113. config ARCH_HAS_ILOG2_U32
  114. bool
  115. config ARCH_HAS_ILOG2_U64
  116. bool
  117. config ARCH_HAS_CPUFREQ
  118. bool
  119. help
  120. Internal node to signify that the ARCH has CPUFREQ support
  121. and that the relevant menu configurations are displayed for
  122. it.
  123. config GENERIC_HWEIGHT
  124. bool
  125. default y
  126. config GENERIC_CALIBRATE_DELAY
  127. bool
  128. default y
  129. config ARCH_MAY_HAVE_PC_FDC
  130. bool
  131. config ZONE_DMA
  132. bool
  133. config NEED_DMA_MAP_STATE
  134. def_bool y
  135. config ARCH_HAS_DMA_SET_COHERENT_MASK
  136. bool
  137. config GENERIC_ISA_DMA
  138. bool
  139. config FIQ
  140. bool
  141. config NEED_RET_TO_USER
  142. bool
  143. config ARCH_MTD_XIP
  144. bool
  145. config VECTORS_BASE
  146. hex
  147. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  148. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  149. default 0x00000000
  150. help
  151. The base address of exception vectors.
  152. config ARM_PATCH_PHYS_VIRT
  153. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  154. default y
  155. depends on !XIP_KERNEL && MMU
  156. depends on !ARCH_REALVIEW || !SPARSEMEM
  157. help
  158. Patch phys-to-virt and virt-to-phys translation functions at
  159. boot and module load time according to the position of the
  160. kernel in system memory.
  161. This can only be used with non-XIP MMU kernels where the base
  162. of physical memory is at a 16MB boundary.
  163. Only disable this option if you know that you do not require
  164. this feature (eg, building a kernel for a single machine) and
  165. you need to shrink the kernel to the minimal size.
  166. config NEED_MACH_IO_H
  167. bool
  168. help
  169. Select this when mach/io.h is required to provide special
  170. definitions for this platform. The need for mach/io.h should
  171. be avoided when possible.
  172. config NEED_MACH_MEMORY_H
  173. bool
  174. help
  175. Select this when mach/memory.h is required to provide special
  176. definitions for this platform. The need for mach/memory.h should
  177. be avoided when possible.
  178. config PHYS_OFFSET
  179. hex "Physical address of main memory" if MMU
  180. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  181. default DRAM_BASE if !MMU
  182. help
  183. Please provide the physical address corresponding to the
  184. location of main memory in your system.
  185. config GENERIC_BUG
  186. def_bool y
  187. depends on BUG
  188. source "init/Kconfig"
  189. source "kernel/Kconfig.freezer"
  190. menu "System Type"
  191. config MMU
  192. bool "MMU-based Paged Memory Management Support"
  193. default y
  194. help
  195. Select if you want MMU-based virtualised addressing space
  196. support by paged memory management. If unsure, say 'Y'.
  197. #
  198. # The "ARM system type" choice list is ordered alphabetically by option
  199. # text. Please add new entries in the option alphabetic order.
  200. #
  201. choice
  202. prompt "ARM system type"
  203. default ARCH_VERSATILE
  204. config ARCH_SOCFPGA
  205. bool "Altera SOCFPGA family"
  206. select ARCH_WANT_OPTIONAL_GPIOLIB
  207. select ARM_AMBA
  208. select ARM_GIC
  209. select CACHE_L2X0
  210. select CLKDEV_LOOKUP
  211. select COMMON_CLK
  212. select CPU_V7
  213. select DW_APB_TIMER
  214. select DW_APB_TIMER_OF
  215. select GENERIC_CLOCKEVENTS
  216. select GPIO_PL061 if GPIOLIB
  217. select HAVE_ARM_SCU
  218. select SPARSE_IRQ
  219. select USE_OF
  220. help
  221. This enables support for Altera SOCFPGA Cyclone V platform
  222. config ARCH_INTEGRATOR
  223. bool "ARM Ltd. Integrator family"
  224. select ARM_AMBA
  225. select ARCH_HAS_CPUFREQ
  226. select COMMON_CLK
  227. select CLK_VERSATILE
  228. select HAVE_TCM
  229. select ICST
  230. select GENERIC_CLOCKEVENTS
  231. select PLAT_VERSATILE
  232. select PLAT_VERSATILE_FPGA_IRQ
  233. select NEED_MACH_IO_H
  234. select NEED_MACH_MEMORY_H
  235. select SPARSE_IRQ
  236. select MULTI_IRQ_HANDLER
  237. help
  238. Support for ARM's Integrator platform.
  239. config ARCH_REALVIEW
  240. bool "ARM Ltd. RealView family"
  241. select ARM_AMBA
  242. select CLKDEV_LOOKUP
  243. select HAVE_MACH_CLKDEV
  244. select ICST
  245. select GENERIC_CLOCKEVENTS
  246. select ARCH_WANT_OPTIONAL_GPIOLIB
  247. select PLAT_VERSATILE
  248. select PLAT_VERSATILE_CLOCK
  249. select PLAT_VERSATILE_CLCD
  250. select ARM_TIMER_SP804
  251. select GPIO_PL061 if GPIOLIB
  252. select NEED_MACH_MEMORY_H
  253. help
  254. This enables support for ARM Ltd RealView boards.
  255. config ARCH_VERSATILE
  256. bool "ARM Ltd. Versatile family"
  257. select ARM_AMBA
  258. select ARM_VIC
  259. select CLKDEV_LOOKUP
  260. select HAVE_MACH_CLKDEV
  261. select ICST
  262. select GENERIC_CLOCKEVENTS
  263. select ARCH_WANT_OPTIONAL_GPIOLIB
  264. select NEED_MACH_IO_H if PCI
  265. select PLAT_VERSATILE
  266. select PLAT_VERSATILE_CLOCK
  267. select PLAT_VERSATILE_CLCD
  268. select PLAT_VERSATILE_FPGA_IRQ
  269. select ARM_TIMER_SP804
  270. help
  271. This enables support for ARM Ltd Versatile board.
  272. config ARCH_VEXPRESS
  273. bool "ARM Ltd. Versatile Express family"
  274. select ARCH_WANT_OPTIONAL_GPIOLIB
  275. select ARM_AMBA
  276. select ARM_TIMER_SP804
  277. select CLKDEV_LOOKUP
  278. select COMMON_CLK
  279. select GENERIC_CLOCKEVENTS
  280. select HAVE_CLK
  281. select HAVE_PATA_PLATFORM
  282. select ICST
  283. select NO_IOPORT
  284. select PLAT_VERSATILE
  285. select PLAT_VERSATILE_CLCD
  286. select REGULATOR_FIXED_VOLTAGE if REGULATOR
  287. help
  288. This enables support for the ARM Ltd Versatile Express boards.
  289. config ARCH_AT91
  290. bool "Atmel AT91"
  291. select ARCH_REQUIRE_GPIOLIB
  292. select HAVE_CLK
  293. select CLKDEV_LOOKUP
  294. select IRQ_DOMAIN
  295. select NEED_MACH_IO_H if PCCARD
  296. help
  297. This enables support for systems based on Atmel
  298. AT91RM9200 and AT91SAM9* processors.
  299. config ARCH_HIGHBANK
  300. bool "Calxeda Highbank-based"
  301. select ARCH_WANT_OPTIONAL_GPIOLIB
  302. select ARM_AMBA
  303. select ARM_GIC
  304. select ARM_TIMER_SP804
  305. select CACHE_L2X0
  306. select CLKDEV_LOOKUP
  307. select COMMON_CLK
  308. select CPU_V7
  309. select GENERIC_CLOCKEVENTS
  310. select HAVE_ARM_SCU
  311. select HAVE_SMP
  312. select SPARSE_IRQ
  313. select USE_OF
  314. help
  315. Support for the Calxeda Highbank SoC based boards.
  316. config ARCH_CLPS711X
  317. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  318. select CPU_ARM720T
  319. select ARCH_USES_GETTIMEOFFSET
  320. select COMMON_CLK
  321. select CLKDEV_LOOKUP
  322. select NEED_MACH_MEMORY_H
  323. help
  324. Support for Cirrus Logic 711x/721x/731x based boards.
  325. config ARCH_CNS3XXX
  326. bool "Cavium Networks CNS3XXX family"
  327. select CPU_V6K
  328. select GENERIC_CLOCKEVENTS
  329. select ARM_GIC
  330. select MIGHT_HAVE_CACHE_L2X0
  331. select MIGHT_HAVE_PCI
  332. select PCI_DOMAINS if PCI
  333. help
  334. Support for Cavium Networks CNS3XXX platform.
  335. config ARCH_GEMINI
  336. bool "Cortina Systems Gemini"
  337. select CPU_FA526
  338. select ARCH_REQUIRE_GPIOLIB
  339. select ARCH_USES_GETTIMEOFFSET
  340. help
  341. Support for the Cortina Systems Gemini family SoCs
  342. config ARCH_PRIMA2
  343. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  344. select CPU_V7
  345. select NO_IOPORT
  346. select ARCH_REQUIRE_GPIOLIB
  347. select GENERIC_CLOCKEVENTS
  348. select CLKDEV_LOOKUP
  349. select GENERIC_IRQ_CHIP
  350. select MIGHT_HAVE_CACHE_L2X0
  351. select PINCTRL
  352. select PINCTRL_SIRF
  353. select USE_OF
  354. select ZONE_DMA
  355. help
  356. Support for CSR SiRFSoC ARM Cortex A9 Platform
  357. config ARCH_EBSA110
  358. bool "EBSA-110"
  359. select CPU_SA110
  360. select ISA
  361. select NO_IOPORT
  362. select ARCH_USES_GETTIMEOFFSET
  363. select NEED_MACH_IO_H
  364. select NEED_MACH_MEMORY_H
  365. help
  366. This is an evaluation board for the StrongARM processor available
  367. from Digital. It has limited hardware on-board, including an
  368. Ethernet interface, two PCMCIA sockets, two serial ports and a
  369. parallel port.
  370. config ARCH_EP93XX
  371. bool "EP93xx-based"
  372. select CPU_ARM920T
  373. select ARM_AMBA
  374. select ARM_VIC
  375. select CLKDEV_LOOKUP
  376. select ARCH_REQUIRE_GPIOLIB
  377. select ARCH_HAS_HOLES_MEMORYMODEL
  378. select ARCH_USES_GETTIMEOFFSET
  379. select NEED_MACH_MEMORY_H
  380. help
  381. This enables support for the Cirrus EP93xx series of CPUs.
  382. config ARCH_FOOTBRIDGE
  383. bool "FootBridge"
  384. select CPU_SA110
  385. select FOOTBRIDGE
  386. select GENERIC_CLOCKEVENTS
  387. select HAVE_IDE
  388. select NEED_MACH_IO_H
  389. select NEED_MACH_MEMORY_H
  390. help
  391. Support for systems based on the DC21285 companion chip
  392. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  393. config ARCH_MXC
  394. bool "Freescale MXC/iMX-based"
  395. select GENERIC_CLOCKEVENTS
  396. select ARCH_REQUIRE_GPIOLIB
  397. select CLKDEV_LOOKUP
  398. select CLKSRC_MMIO
  399. select GENERIC_IRQ_CHIP
  400. select MULTI_IRQ_HANDLER
  401. select SPARSE_IRQ
  402. select USE_OF
  403. help
  404. Support for Freescale MXC/iMX-based family of processors
  405. config ARCH_MXS
  406. bool "Freescale MXS-based"
  407. select GENERIC_CLOCKEVENTS
  408. select ARCH_REQUIRE_GPIOLIB
  409. select CLKDEV_LOOKUP
  410. select CLKSRC_MMIO
  411. select COMMON_CLK
  412. select HAVE_CLK_PREPARE
  413. select PINCTRL
  414. select USE_OF
  415. help
  416. Support for Freescale MXS-based family of processors
  417. config ARCH_NETX
  418. bool "Hilscher NetX based"
  419. select CLKSRC_MMIO
  420. select CPU_ARM926T
  421. select ARM_VIC
  422. select GENERIC_CLOCKEVENTS
  423. help
  424. This enables support for systems based on the Hilscher NetX Soc
  425. config ARCH_H720X
  426. bool "Hynix HMS720x-based"
  427. select CPU_ARM720T
  428. select ISA_DMA_API
  429. select ARCH_USES_GETTIMEOFFSET
  430. help
  431. This enables support for systems based on the Hynix HMS720x
  432. config ARCH_IOP13XX
  433. bool "IOP13xx-based"
  434. depends on MMU
  435. select CPU_XSC3
  436. select PLAT_IOP
  437. select PCI
  438. select ARCH_SUPPORTS_MSI
  439. select VMSPLIT_1G
  440. select NEED_MACH_IO_H
  441. select NEED_MACH_MEMORY_H
  442. select NEED_RET_TO_USER
  443. help
  444. Support for Intel's IOP13XX (XScale) family of processors.
  445. config ARCH_IOP32X
  446. bool "IOP32x-based"
  447. depends on MMU
  448. select CPU_XSCALE
  449. select NEED_MACH_IO_H
  450. select NEED_RET_TO_USER
  451. select PLAT_IOP
  452. select PCI
  453. select ARCH_REQUIRE_GPIOLIB
  454. help
  455. Support for Intel's 80219 and IOP32X (XScale) family of
  456. processors.
  457. config ARCH_IOP33X
  458. bool "IOP33x-based"
  459. depends on MMU
  460. select CPU_XSCALE
  461. select NEED_MACH_IO_H
  462. select NEED_RET_TO_USER
  463. select PLAT_IOP
  464. select PCI
  465. select ARCH_REQUIRE_GPIOLIB
  466. help
  467. Support for Intel's IOP33X (XScale) family of processors.
  468. config ARCH_IXP4XX
  469. bool "IXP4xx-based"
  470. depends on MMU
  471. select ARCH_HAS_DMA_SET_COHERENT_MASK
  472. select CLKSRC_MMIO
  473. select CPU_XSCALE
  474. select ARCH_REQUIRE_GPIOLIB
  475. select GENERIC_CLOCKEVENTS
  476. select MIGHT_HAVE_PCI
  477. select NEED_MACH_IO_H
  478. select DMABOUNCE if PCI
  479. help
  480. Support for Intel's IXP4XX (XScale) family of processors.
  481. config ARCH_MVEBU
  482. bool "Marvell SOCs with Device Tree support"
  483. select GENERIC_CLOCKEVENTS
  484. select MULTI_IRQ_HANDLER
  485. select SPARSE_IRQ
  486. select CLKSRC_MMIO
  487. select GENERIC_IRQ_CHIP
  488. select IRQ_DOMAIN
  489. select COMMON_CLK
  490. help
  491. Support for the Marvell SoC Family with device tree support
  492. config ARCH_DOVE
  493. bool "Marvell Dove"
  494. select CPU_V7
  495. select PCI
  496. select ARCH_REQUIRE_GPIOLIB
  497. select GENERIC_CLOCKEVENTS
  498. select NEED_MACH_IO_H
  499. select PLAT_ORION
  500. help
  501. Support for the Marvell Dove SoC 88AP510
  502. config ARCH_KIRKWOOD
  503. bool "Marvell Kirkwood"
  504. select CPU_FEROCEON
  505. select PCI
  506. select ARCH_REQUIRE_GPIOLIB
  507. select GENERIC_CLOCKEVENTS
  508. select NEED_MACH_IO_H
  509. select PLAT_ORION
  510. help
  511. Support for the following Marvell Kirkwood series SoCs:
  512. 88F6180, 88F6192 and 88F6281.
  513. config ARCH_LPC32XX
  514. bool "NXP LPC32XX"
  515. select CLKSRC_MMIO
  516. select CPU_ARM926T
  517. select ARCH_REQUIRE_GPIOLIB
  518. select HAVE_IDE
  519. select ARM_AMBA
  520. select USB_ARCH_HAS_OHCI
  521. select CLKDEV_LOOKUP
  522. select GENERIC_CLOCKEVENTS
  523. select USE_OF
  524. select HAVE_PWM
  525. help
  526. Support for the NXP LPC32XX family of processors
  527. config ARCH_MV78XX0
  528. bool "Marvell MV78xx0"
  529. select CPU_FEROCEON
  530. select PCI
  531. select ARCH_REQUIRE_GPIOLIB
  532. select GENERIC_CLOCKEVENTS
  533. select NEED_MACH_IO_H
  534. select PLAT_ORION
  535. help
  536. Support for the following Marvell MV78xx0 series SoCs:
  537. MV781x0, MV782x0.
  538. config ARCH_ORION5X
  539. bool "Marvell Orion"
  540. depends on MMU
  541. select CPU_FEROCEON
  542. select PCI
  543. select ARCH_REQUIRE_GPIOLIB
  544. select GENERIC_CLOCKEVENTS
  545. select NEED_MACH_IO_H
  546. select PLAT_ORION
  547. help
  548. Support for the following Marvell Orion 5x series SoCs:
  549. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  550. Orion-2 (5281), Orion-1-90 (6183).
  551. config ARCH_MMP
  552. bool "Marvell PXA168/910/MMP2"
  553. depends on MMU
  554. select ARCH_REQUIRE_GPIOLIB
  555. select CLKDEV_LOOKUP
  556. select GENERIC_CLOCKEVENTS
  557. select GPIO_PXA
  558. select IRQ_DOMAIN
  559. select PLAT_PXA
  560. select SPARSE_IRQ
  561. select GENERIC_ALLOCATOR
  562. help
  563. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  564. config ARCH_KS8695
  565. bool "Micrel/Kendin KS8695"
  566. select CPU_ARM922T
  567. select ARCH_REQUIRE_GPIOLIB
  568. select ARCH_USES_GETTIMEOFFSET
  569. select NEED_MACH_MEMORY_H
  570. help
  571. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  572. System-on-Chip devices.
  573. config ARCH_W90X900
  574. bool "Nuvoton W90X900 CPU"
  575. select CPU_ARM926T
  576. select ARCH_REQUIRE_GPIOLIB
  577. select CLKDEV_LOOKUP
  578. select CLKSRC_MMIO
  579. select GENERIC_CLOCKEVENTS
  580. help
  581. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  582. At present, the w90x900 has been renamed nuc900, regarding
  583. the ARM series product line, you can login the following
  584. link address to know more.
  585. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  586. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  587. config ARCH_TEGRA
  588. bool "NVIDIA Tegra"
  589. select CLKDEV_LOOKUP
  590. select CLKSRC_MMIO
  591. select GENERIC_CLOCKEVENTS
  592. select GENERIC_GPIO
  593. select HAVE_CLK
  594. select HAVE_SMP
  595. select MIGHT_HAVE_CACHE_L2X0
  596. select NEED_MACH_IO_H if PCI
  597. select ARCH_HAS_CPUFREQ
  598. select USE_OF
  599. select COMMON_CLK
  600. help
  601. This enables support for NVIDIA Tegra based systems (Tegra APX,
  602. Tegra 6xx and Tegra 2 series).
  603. config ARCH_PICOXCELL
  604. bool "Picochip picoXcell"
  605. select ARCH_REQUIRE_GPIOLIB
  606. select ARM_PATCH_PHYS_VIRT
  607. select ARM_VIC
  608. select CPU_V6K
  609. select DW_APB_TIMER
  610. select DW_APB_TIMER_OF
  611. select GENERIC_CLOCKEVENTS
  612. select GENERIC_GPIO
  613. select HAVE_TCM
  614. select NO_IOPORT
  615. select SPARSE_IRQ
  616. select USE_OF
  617. help
  618. This enables support for systems based on the Picochip picoXcell
  619. family of Femtocell devices. The picoxcell support requires device tree
  620. for all boards.
  621. config ARCH_PNX4008
  622. bool "Philips Nexperia PNX4008 Mobile"
  623. select CPU_ARM926T
  624. select CLKDEV_LOOKUP
  625. select ARCH_USES_GETTIMEOFFSET
  626. help
  627. This enables support for Philips PNX4008 mobile platform.
  628. config ARCH_PXA
  629. bool "PXA2xx/PXA3xx-based"
  630. depends on MMU
  631. select ARCH_MTD_XIP
  632. select ARCH_HAS_CPUFREQ
  633. select CLKDEV_LOOKUP
  634. select CLKSRC_MMIO
  635. select ARCH_REQUIRE_GPIOLIB
  636. select GENERIC_CLOCKEVENTS
  637. select GPIO_PXA
  638. select PLAT_PXA
  639. select SPARSE_IRQ
  640. select AUTO_ZRELADDR
  641. select MULTI_IRQ_HANDLER
  642. select ARM_CPU_SUSPEND if PM
  643. select HAVE_IDE
  644. help
  645. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  646. config ARCH_MSM
  647. bool "Qualcomm MSM"
  648. select HAVE_CLK
  649. select GENERIC_CLOCKEVENTS
  650. select ARCH_REQUIRE_GPIOLIB
  651. select CLKDEV_LOOKUP
  652. help
  653. Support for Qualcomm MSM/QSD based systems. This runs on the
  654. apps processor of the MSM/QSD and depends on a shared memory
  655. interface to the modem processor which runs the baseband
  656. stack and controls some vital subsystems
  657. (clock and power control, etc).
  658. config ARCH_SHMOBILE
  659. bool "Renesas SH-Mobile / R-Mobile"
  660. select HAVE_CLK
  661. select CLKDEV_LOOKUP
  662. select HAVE_MACH_CLKDEV
  663. select HAVE_SMP
  664. select GENERIC_CLOCKEVENTS
  665. select MIGHT_HAVE_CACHE_L2X0
  666. select NO_IOPORT
  667. select SPARSE_IRQ
  668. select MULTI_IRQ_HANDLER
  669. select PM_GENERIC_DOMAINS if PM
  670. select NEED_MACH_MEMORY_H
  671. help
  672. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  673. config ARCH_RPC
  674. bool "RiscPC"
  675. select ARCH_ACORN
  676. select FIQ
  677. select ARCH_MAY_HAVE_PC_FDC
  678. select HAVE_PATA_PLATFORM
  679. select ISA_DMA_API
  680. select NO_IOPORT
  681. select ARCH_SPARSEMEM_ENABLE
  682. select ARCH_USES_GETTIMEOFFSET
  683. select HAVE_IDE
  684. select NEED_MACH_IO_H
  685. select NEED_MACH_MEMORY_H
  686. help
  687. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  688. CD-ROM interface, serial and parallel port, and the floppy drive.
  689. config ARCH_SA1100
  690. bool "SA1100-based"
  691. select CLKSRC_MMIO
  692. select CPU_SA1100
  693. select ISA
  694. select ARCH_SPARSEMEM_ENABLE
  695. select ARCH_MTD_XIP
  696. select ARCH_HAS_CPUFREQ
  697. select CPU_FREQ
  698. select GENERIC_CLOCKEVENTS
  699. select CLKDEV_LOOKUP
  700. select ARCH_REQUIRE_GPIOLIB
  701. select HAVE_IDE
  702. select NEED_MACH_MEMORY_H
  703. select SPARSE_IRQ
  704. help
  705. Support for StrongARM 11x0 based boards.
  706. config ARCH_S3C24XX
  707. bool "Samsung S3C24XX SoCs"
  708. select GENERIC_GPIO
  709. select ARCH_HAS_CPUFREQ
  710. select HAVE_CLK
  711. select CLKDEV_LOOKUP
  712. select ARCH_USES_GETTIMEOFFSET
  713. select HAVE_S3C2410_I2C if I2C
  714. select HAVE_S3C_RTC if RTC_CLASS
  715. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  716. select NEED_MACH_IO_H
  717. help
  718. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  719. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  720. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  721. Samsung SMDK2410 development board (and derivatives).
  722. config ARCH_S3C64XX
  723. bool "Samsung S3C64XX"
  724. select PLAT_SAMSUNG
  725. select CPU_V6
  726. select ARM_VIC
  727. select HAVE_CLK
  728. select HAVE_TCM
  729. select CLKDEV_LOOKUP
  730. select NO_IOPORT
  731. select ARCH_USES_GETTIMEOFFSET
  732. select ARCH_HAS_CPUFREQ
  733. select ARCH_REQUIRE_GPIOLIB
  734. select SAMSUNG_CLKSRC
  735. select SAMSUNG_IRQ_VIC_TIMER
  736. select S3C_GPIO_TRACK
  737. select S3C_DEV_NAND
  738. select USB_ARCH_HAS_OHCI
  739. select SAMSUNG_GPIOLIB_4BIT
  740. select HAVE_S3C2410_I2C if I2C
  741. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  742. help
  743. Samsung S3C64XX series based systems
  744. config ARCH_S5P64X0
  745. bool "Samsung S5P6440 S5P6450"
  746. select CPU_V6
  747. select GENERIC_GPIO
  748. select HAVE_CLK
  749. select CLKDEV_LOOKUP
  750. select CLKSRC_MMIO
  751. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  752. select GENERIC_CLOCKEVENTS
  753. select HAVE_S3C2410_I2C if I2C
  754. select HAVE_S3C_RTC if RTC_CLASS
  755. help
  756. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  757. SMDK6450.
  758. config ARCH_S5PC100
  759. bool "Samsung S5PC100"
  760. select GENERIC_GPIO
  761. select HAVE_CLK
  762. select CLKDEV_LOOKUP
  763. select CPU_V7
  764. select ARCH_USES_GETTIMEOFFSET
  765. select HAVE_S3C2410_I2C if I2C
  766. select HAVE_S3C_RTC if RTC_CLASS
  767. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  768. help
  769. Samsung S5PC100 series based systems
  770. config ARCH_S5PV210
  771. bool "Samsung S5PV210/S5PC110"
  772. select CPU_V7
  773. select ARCH_SPARSEMEM_ENABLE
  774. select ARCH_HAS_HOLES_MEMORYMODEL
  775. select GENERIC_GPIO
  776. select HAVE_CLK
  777. select CLKDEV_LOOKUP
  778. select CLKSRC_MMIO
  779. select ARCH_HAS_CPUFREQ
  780. select GENERIC_CLOCKEVENTS
  781. select HAVE_S3C2410_I2C if I2C
  782. select HAVE_S3C_RTC if RTC_CLASS
  783. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  784. select NEED_MACH_MEMORY_H
  785. help
  786. Samsung S5PV210/S5PC110 series based systems
  787. config ARCH_EXYNOS
  788. bool "SAMSUNG EXYNOS"
  789. select CPU_V7
  790. select ARCH_SPARSEMEM_ENABLE
  791. select ARCH_HAS_HOLES_MEMORYMODEL
  792. select GENERIC_GPIO
  793. select HAVE_CLK
  794. select CLKDEV_LOOKUP
  795. select ARCH_HAS_CPUFREQ
  796. select GENERIC_CLOCKEVENTS
  797. select HAVE_S3C_RTC if RTC_CLASS
  798. select HAVE_S3C2410_I2C if I2C
  799. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  800. select NEED_MACH_MEMORY_H
  801. help
  802. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  803. config ARCH_SHARK
  804. bool "Shark"
  805. select CPU_SA110
  806. select ISA
  807. select ISA_DMA
  808. select ZONE_DMA
  809. select PCI
  810. select ARCH_USES_GETTIMEOFFSET
  811. select NEED_MACH_MEMORY_H
  812. select NEED_MACH_IO_H
  813. help
  814. Support for the StrongARM based Digital DNARD machine, also known
  815. as "Shark" (<http://www.shark-linux.de/shark.html>).
  816. config ARCH_U300
  817. bool "ST-Ericsson U300 Series"
  818. depends on MMU
  819. select CLKSRC_MMIO
  820. select CPU_ARM926T
  821. select HAVE_TCM
  822. select ARM_AMBA
  823. select ARM_PATCH_PHYS_VIRT
  824. select ARM_VIC
  825. select GENERIC_CLOCKEVENTS
  826. select CLKDEV_LOOKUP
  827. select COMMON_CLK
  828. select GENERIC_GPIO
  829. select ARCH_REQUIRE_GPIOLIB
  830. help
  831. Support for ST-Ericsson U300 series mobile platforms.
  832. config ARCH_U8500
  833. bool "ST-Ericsson U8500 Series"
  834. depends on MMU
  835. select CPU_V7
  836. select ARM_AMBA
  837. select GENERIC_CLOCKEVENTS
  838. select CLKDEV_LOOKUP
  839. select ARCH_REQUIRE_GPIOLIB
  840. select ARCH_HAS_CPUFREQ
  841. select HAVE_SMP
  842. select MIGHT_HAVE_CACHE_L2X0
  843. help
  844. Support for ST-Ericsson's Ux500 architecture
  845. config ARCH_NOMADIK
  846. bool "STMicroelectronics Nomadik"
  847. select ARM_AMBA
  848. select ARM_VIC
  849. select CPU_ARM926T
  850. select COMMON_CLK
  851. select GENERIC_CLOCKEVENTS
  852. select PINCTRL
  853. select MIGHT_HAVE_CACHE_L2X0
  854. select ARCH_REQUIRE_GPIOLIB
  855. help
  856. Support for the Nomadik platform by ST-Ericsson
  857. config ARCH_DAVINCI
  858. bool "TI DaVinci"
  859. select GENERIC_CLOCKEVENTS
  860. select ARCH_REQUIRE_GPIOLIB
  861. select ZONE_DMA
  862. select HAVE_IDE
  863. select CLKDEV_LOOKUP
  864. select GENERIC_ALLOCATOR
  865. select GENERIC_IRQ_CHIP
  866. select ARCH_HAS_HOLES_MEMORYMODEL
  867. help
  868. Support for TI's DaVinci platform.
  869. config ARCH_OMAP
  870. bool "TI OMAP"
  871. depends on MMU
  872. select HAVE_CLK
  873. select ARCH_REQUIRE_GPIOLIB
  874. select ARCH_HAS_CPUFREQ
  875. select CLKSRC_MMIO
  876. select GENERIC_CLOCKEVENTS
  877. select ARCH_HAS_HOLES_MEMORYMODEL
  878. help
  879. Support for TI's OMAP platform (OMAP1/2/3/4).
  880. config PLAT_SPEAR
  881. bool "ST SPEAr"
  882. select ARM_AMBA
  883. select ARCH_REQUIRE_GPIOLIB
  884. select CLKDEV_LOOKUP
  885. select COMMON_CLK
  886. select CLKSRC_MMIO
  887. select GENERIC_CLOCKEVENTS
  888. select HAVE_CLK
  889. help
  890. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  891. config ARCH_VT8500
  892. bool "VIA/WonderMedia 85xx"
  893. select CPU_ARM926T
  894. select GENERIC_GPIO
  895. select ARCH_HAS_CPUFREQ
  896. select GENERIC_CLOCKEVENTS
  897. select ARCH_REQUIRE_GPIOLIB
  898. help
  899. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  900. config ARCH_ZYNQ
  901. bool "Xilinx Zynq ARM Cortex A9 Platform"
  902. select CPU_V7
  903. select GENERIC_CLOCKEVENTS
  904. select CLKDEV_LOOKUP
  905. select ARM_GIC
  906. select ARM_AMBA
  907. select ICST
  908. select MIGHT_HAVE_CACHE_L2X0
  909. select USE_OF
  910. help
  911. Support for Xilinx Zynq ARM Cortex A9 Platform
  912. endchoice
  913. #
  914. # This is sorted alphabetically by mach-* pathname. However, plat-*
  915. # Kconfigs may be included either alphabetically (according to the
  916. # plat- suffix) or along side the corresponding mach-* source.
  917. #
  918. source "arch/arm/mach-mvebu/Kconfig"
  919. source "arch/arm/mach-at91/Kconfig"
  920. source "arch/arm/mach-clps711x/Kconfig"
  921. source "arch/arm/mach-cns3xxx/Kconfig"
  922. source "arch/arm/mach-davinci/Kconfig"
  923. source "arch/arm/mach-dove/Kconfig"
  924. source "arch/arm/mach-ep93xx/Kconfig"
  925. source "arch/arm/mach-footbridge/Kconfig"
  926. source "arch/arm/mach-gemini/Kconfig"
  927. source "arch/arm/mach-h720x/Kconfig"
  928. source "arch/arm/mach-integrator/Kconfig"
  929. source "arch/arm/mach-iop32x/Kconfig"
  930. source "arch/arm/mach-iop33x/Kconfig"
  931. source "arch/arm/mach-iop13xx/Kconfig"
  932. source "arch/arm/mach-ixp4xx/Kconfig"
  933. source "arch/arm/mach-kirkwood/Kconfig"
  934. source "arch/arm/mach-ks8695/Kconfig"
  935. source "arch/arm/mach-msm/Kconfig"
  936. source "arch/arm/mach-mv78xx0/Kconfig"
  937. source "arch/arm/plat-mxc/Kconfig"
  938. source "arch/arm/mach-mxs/Kconfig"
  939. source "arch/arm/mach-netx/Kconfig"
  940. source "arch/arm/mach-nomadik/Kconfig"
  941. source "arch/arm/plat-nomadik/Kconfig"
  942. source "arch/arm/plat-omap/Kconfig"
  943. source "arch/arm/mach-omap1/Kconfig"
  944. source "arch/arm/mach-omap2/Kconfig"
  945. source "arch/arm/mach-orion5x/Kconfig"
  946. source "arch/arm/mach-pxa/Kconfig"
  947. source "arch/arm/plat-pxa/Kconfig"
  948. source "arch/arm/mach-mmp/Kconfig"
  949. source "arch/arm/mach-realview/Kconfig"
  950. source "arch/arm/mach-sa1100/Kconfig"
  951. source "arch/arm/plat-samsung/Kconfig"
  952. source "arch/arm/plat-s3c24xx/Kconfig"
  953. source "arch/arm/plat-spear/Kconfig"
  954. source "arch/arm/mach-s3c24xx/Kconfig"
  955. if ARCH_S3C24XX
  956. source "arch/arm/mach-s3c2412/Kconfig"
  957. source "arch/arm/mach-s3c2440/Kconfig"
  958. endif
  959. if ARCH_S3C64XX
  960. source "arch/arm/mach-s3c64xx/Kconfig"
  961. endif
  962. source "arch/arm/mach-s5p64x0/Kconfig"
  963. source "arch/arm/mach-s5pc100/Kconfig"
  964. source "arch/arm/mach-s5pv210/Kconfig"
  965. source "arch/arm/mach-exynos/Kconfig"
  966. source "arch/arm/mach-shmobile/Kconfig"
  967. source "arch/arm/mach-tegra/Kconfig"
  968. source "arch/arm/mach-u300/Kconfig"
  969. source "arch/arm/mach-ux500/Kconfig"
  970. source "arch/arm/mach-versatile/Kconfig"
  971. source "arch/arm/mach-vexpress/Kconfig"
  972. source "arch/arm/plat-versatile/Kconfig"
  973. source "arch/arm/mach-vt8500/Kconfig"
  974. source "arch/arm/mach-w90x900/Kconfig"
  975. # Definitions to make life easier
  976. config ARCH_ACORN
  977. bool
  978. config PLAT_IOP
  979. bool
  980. select GENERIC_CLOCKEVENTS
  981. config PLAT_ORION
  982. bool
  983. select CLKSRC_MMIO
  984. select GENERIC_IRQ_CHIP
  985. select IRQ_DOMAIN
  986. select COMMON_CLK
  987. config PLAT_PXA
  988. bool
  989. config PLAT_VERSATILE
  990. bool
  991. config ARM_TIMER_SP804
  992. bool
  993. select CLKSRC_MMIO
  994. select HAVE_SCHED_CLOCK
  995. source arch/arm/mm/Kconfig
  996. config ARM_NR_BANKS
  997. int
  998. default 16 if ARCH_EP93XX
  999. default 8
  1000. config IWMMXT
  1001. bool "Enable iWMMXt support"
  1002. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1003. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  1004. help
  1005. Enable support for iWMMXt context switching at run time if
  1006. running on a CPU that supports it.
  1007. config XSCALE_PMU
  1008. bool
  1009. depends on CPU_XSCALE
  1010. default y
  1011. config CPU_HAS_PMU
  1012. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  1013. (!ARCH_OMAP3 || OMAP3_EMU)
  1014. default y
  1015. bool
  1016. config MULTI_IRQ_HANDLER
  1017. bool
  1018. help
  1019. Allow each machine to specify it's own IRQ handler at run time.
  1020. if !MMU
  1021. source "arch/arm/Kconfig-nommu"
  1022. endif
  1023. config ARM_ERRATA_326103
  1024. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1025. depends on CPU_V6
  1026. help
  1027. Executing a SWP instruction to read-only memory does not set bit 11
  1028. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1029. treat the access as a read, preventing a COW from occurring and
  1030. causing the faulting task to livelock.
  1031. config ARM_ERRATA_411920
  1032. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1033. depends on CPU_V6 || CPU_V6K
  1034. help
  1035. Invalidation of the Instruction Cache operation can
  1036. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1037. It does not affect the MPCore. This option enables the ARM Ltd.
  1038. recommended workaround.
  1039. config ARM_ERRATA_430973
  1040. bool "ARM errata: Stale prediction on replaced interworking branch"
  1041. depends on CPU_V7
  1042. help
  1043. This option enables the workaround for the 430973 Cortex-A8
  1044. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1045. interworking branch is replaced with another code sequence at the
  1046. same virtual address, whether due to self-modifying code or virtual
  1047. to physical address re-mapping, Cortex-A8 does not recover from the
  1048. stale interworking branch prediction. This results in Cortex-A8
  1049. executing the new code sequence in the incorrect ARM or Thumb state.
  1050. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1051. and also flushes the branch target cache at every context switch.
  1052. Note that setting specific bits in the ACTLR register may not be
  1053. available in non-secure mode.
  1054. config ARM_ERRATA_458693
  1055. bool "ARM errata: Processor deadlock when a false hazard is created"
  1056. depends on CPU_V7
  1057. help
  1058. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1059. erratum. For very specific sequences of memory operations, it is
  1060. possible for a hazard condition intended for a cache line to instead
  1061. be incorrectly associated with a different cache line. This false
  1062. hazard might then cause a processor deadlock. The workaround enables
  1063. the L1 caching of the NEON accesses and disables the PLD instruction
  1064. in the ACTLR register. Note that setting specific bits in the ACTLR
  1065. register may not be available in non-secure mode.
  1066. config ARM_ERRATA_460075
  1067. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1068. depends on CPU_V7
  1069. help
  1070. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1071. erratum. Any asynchronous access to the L2 cache may encounter a
  1072. situation in which recent store transactions to the L2 cache are lost
  1073. and overwritten with stale memory contents from external memory. The
  1074. workaround disables the write-allocate mode for the L2 cache via the
  1075. ACTLR register. Note that setting specific bits in the ACTLR register
  1076. may not be available in non-secure mode.
  1077. config ARM_ERRATA_742230
  1078. bool "ARM errata: DMB operation may be faulty"
  1079. depends on CPU_V7 && SMP
  1080. help
  1081. This option enables the workaround for the 742230 Cortex-A9
  1082. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1083. between two write operations may not ensure the correct visibility
  1084. ordering of the two writes. This workaround sets a specific bit in
  1085. the diagnostic register of the Cortex-A9 which causes the DMB
  1086. instruction to behave as a DSB, ensuring the correct behaviour of
  1087. the two writes.
  1088. config ARM_ERRATA_742231
  1089. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1090. depends on CPU_V7 && SMP
  1091. help
  1092. This option enables the workaround for the 742231 Cortex-A9
  1093. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1094. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1095. accessing some data located in the same cache line, may get corrupted
  1096. data due to bad handling of the address hazard when the line gets
  1097. replaced from one of the CPUs at the same time as another CPU is
  1098. accessing it. This workaround sets specific bits in the diagnostic
  1099. register of the Cortex-A9 which reduces the linefill issuing
  1100. capabilities of the processor.
  1101. config PL310_ERRATA_588369
  1102. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1103. depends on CACHE_L2X0
  1104. help
  1105. The PL310 L2 cache controller implements three types of Clean &
  1106. Invalidate maintenance operations: by Physical Address
  1107. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1108. They are architecturally defined to behave as the execution of a
  1109. clean operation followed immediately by an invalidate operation,
  1110. both performing to the same memory location. This functionality
  1111. is not correctly implemented in PL310 as clean lines are not
  1112. invalidated as a result of these operations.
  1113. config ARM_ERRATA_720789
  1114. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1115. depends on CPU_V7
  1116. help
  1117. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1118. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1119. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1120. As a consequence of this erratum, some TLB entries which should be
  1121. invalidated are not, resulting in an incoherency in the system page
  1122. tables. The workaround changes the TLB flushing routines to invalidate
  1123. entries regardless of the ASID.
  1124. config PL310_ERRATA_727915
  1125. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1126. depends on CACHE_L2X0
  1127. help
  1128. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1129. operation (offset 0x7FC). This operation runs in background so that
  1130. PL310 can handle normal accesses while it is in progress. Under very
  1131. rare circumstances, due to this erratum, write data can be lost when
  1132. PL310 treats a cacheable write transaction during a Clean &
  1133. Invalidate by Way operation.
  1134. config ARM_ERRATA_743622
  1135. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1136. depends on CPU_V7
  1137. help
  1138. This option enables the workaround for the 743622 Cortex-A9
  1139. (r2p*) erratum. Under very rare conditions, a faulty
  1140. optimisation in the Cortex-A9 Store Buffer may lead to data
  1141. corruption. This workaround sets a specific bit in the diagnostic
  1142. register of the Cortex-A9 which disables the Store Buffer
  1143. optimisation, preventing the defect from occurring. This has no
  1144. visible impact on the overall performance or power consumption of the
  1145. processor.
  1146. config ARM_ERRATA_751472
  1147. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1148. depends on CPU_V7
  1149. help
  1150. This option enables the workaround for the 751472 Cortex-A9 (prior
  1151. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1152. completion of a following broadcasted operation if the second
  1153. operation is received by a CPU before the ICIALLUIS has completed,
  1154. potentially leading to corrupted entries in the cache or TLB.
  1155. config PL310_ERRATA_753970
  1156. bool "PL310 errata: cache sync operation may be faulty"
  1157. depends on CACHE_PL310
  1158. help
  1159. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1160. Under some condition the effect of cache sync operation on
  1161. the store buffer still remains when the operation completes.
  1162. This means that the store buffer is always asked to drain and
  1163. this prevents it from merging any further writes. The workaround
  1164. is to replace the normal offset of cache sync operation (0x730)
  1165. by another offset targeting an unmapped PL310 register 0x740.
  1166. This has the same effect as the cache sync operation: store buffer
  1167. drain and waiting for all buffers empty.
  1168. config ARM_ERRATA_754322
  1169. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1170. depends on CPU_V7
  1171. help
  1172. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1173. r3p*) erratum. A speculative memory access may cause a page table walk
  1174. which starts prior to an ASID switch but completes afterwards. This
  1175. can populate the micro-TLB with a stale entry which may be hit with
  1176. the new ASID. This workaround places two dsb instructions in the mm
  1177. switching code so that no page table walks can cross the ASID switch.
  1178. config ARM_ERRATA_754327
  1179. bool "ARM errata: no automatic Store Buffer drain"
  1180. depends on CPU_V7 && SMP
  1181. help
  1182. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1183. r2p0) erratum. The Store Buffer does not have any automatic draining
  1184. mechanism and therefore a livelock may occur if an external agent
  1185. continuously polls a memory location waiting to observe an update.
  1186. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1187. written polling loops from denying visibility of updates to memory.
  1188. config ARM_ERRATA_364296
  1189. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1190. depends on CPU_V6 && !SMP
  1191. help
  1192. This options enables the workaround for the 364296 ARM1136
  1193. r0p2 erratum (possible cache data corruption with
  1194. hit-under-miss enabled). It sets the undocumented bit 31 in
  1195. the auxiliary control register and the FI bit in the control
  1196. register, thus disabling hit-under-miss without putting the
  1197. processor into full low interrupt latency mode. ARM11MPCore
  1198. is not affected.
  1199. config ARM_ERRATA_764369
  1200. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1201. depends on CPU_V7 && SMP
  1202. help
  1203. This option enables the workaround for erratum 764369
  1204. affecting Cortex-A9 MPCore with two or more processors (all
  1205. current revisions). Under certain timing circumstances, a data
  1206. cache line maintenance operation by MVA targeting an Inner
  1207. Shareable memory region may fail to proceed up to either the
  1208. Point of Coherency or to the Point of Unification of the
  1209. system. This workaround adds a DSB instruction before the
  1210. relevant cache maintenance functions and sets a specific bit
  1211. in the diagnostic control register of the SCU.
  1212. config PL310_ERRATA_769419
  1213. bool "PL310 errata: no automatic Store Buffer drain"
  1214. depends on CACHE_L2X0
  1215. help
  1216. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1217. not automatically drain. This can cause normal, non-cacheable
  1218. writes to be retained when the memory system is idle, leading
  1219. to suboptimal I/O performance for drivers using coherent DMA.
  1220. This option adds a write barrier to the cpu_idle loop so that,
  1221. on systems with an outer cache, the store buffer is drained
  1222. explicitly.
  1223. endmenu
  1224. source "arch/arm/common/Kconfig"
  1225. menu "Bus support"
  1226. config ARM_AMBA
  1227. bool
  1228. config ISA
  1229. bool
  1230. help
  1231. Find out whether you have ISA slots on your motherboard. ISA is the
  1232. name of a bus system, i.e. the way the CPU talks to the other stuff
  1233. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1234. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1235. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1236. # Select ISA DMA controller support
  1237. config ISA_DMA
  1238. bool
  1239. select ISA_DMA_API
  1240. # Select ISA DMA interface
  1241. config ISA_DMA_API
  1242. bool
  1243. config PCI
  1244. bool "PCI support" if MIGHT_HAVE_PCI
  1245. help
  1246. Find out whether you have a PCI motherboard. PCI is the name of a
  1247. bus system, i.e. the way the CPU talks to the other stuff inside
  1248. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1249. VESA. If you have PCI, say Y, otherwise N.
  1250. config PCI_DOMAINS
  1251. bool
  1252. depends on PCI
  1253. config PCI_NANOENGINE
  1254. bool "BSE nanoEngine PCI support"
  1255. depends on SA1100_NANOENGINE
  1256. help
  1257. Enable PCI on the BSE nanoEngine board.
  1258. config PCI_SYSCALL
  1259. def_bool PCI
  1260. # Select the host bridge type
  1261. config PCI_HOST_VIA82C505
  1262. bool
  1263. depends on PCI && ARCH_SHARK
  1264. default y
  1265. config PCI_HOST_ITE8152
  1266. bool
  1267. depends on PCI && MACH_ARMCORE
  1268. default y
  1269. select DMABOUNCE
  1270. source "drivers/pci/Kconfig"
  1271. source "drivers/pcmcia/Kconfig"
  1272. endmenu
  1273. menu "Kernel Features"
  1274. config HAVE_SMP
  1275. bool
  1276. help
  1277. This option should be selected by machines which have an SMP-
  1278. capable CPU.
  1279. The only effect of this option is to make the SMP-related
  1280. options available to the user for configuration.
  1281. config SMP
  1282. bool "Symmetric Multi-Processing"
  1283. depends on CPU_V6K || CPU_V7
  1284. depends on GENERIC_CLOCKEVENTS
  1285. depends on HAVE_SMP
  1286. depends on MMU
  1287. select USE_GENERIC_SMP_HELPERS
  1288. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1289. help
  1290. This enables support for systems with more than one CPU. If you have
  1291. a system with only one CPU, like most personal computers, say N. If
  1292. you have a system with more than one CPU, say Y.
  1293. If you say N here, the kernel will run on single and multiprocessor
  1294. machines, but will use only one CPU of a multiprocessor machine. If
  1295. you say Y here, the kernel will run on many, but not all, single
  1296. processor machines. On a single processor machine, the kernel will
  1297. run faster if you say N here.
  1298. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1299. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1300. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1301. If you don't know what to do here, say N.
  1302. config SMP_ON_UP
  1303. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1304. depends on EXPERIMENTAL
  1305. depends on SMP && !XIP_KERNEL
  1306. default y
  1307. help
  1308. SMP kernels contain instructions which fail on non-SMP processors.
  1309. Enabling this option allows the kernel to modify itself to make
  1310. these instructions safe. Disabling it allows about 1K of space
  1311. savings.
  1312. If you don't know what to do here, say Y.
  1313. config ARM_CPU_TOPOLOGY
  1314. bool "Support cpu topology definition"
  1315. depends on SMP && CPU_V7
  1316. default y
  1317. help
  1318. Support ARM cpu topology definition. The MPIDR register defines
  1319. affinity between processors which is then used to describe the cpu
  1320. topology of an ARM System.
  1321. config SCHED_MC
  1322. bool "Multi-core scheduler support"
  1323. depends on ARM_CPU_TOPOLOGY
  1324. help
  1325. Multi-core scheduler support improves the CPU scheduler's decision
  1326. making when dealing with multi-core CPU chips at a cost of slightly
  1327. increased overhead in some places. If unsure say N here.
  1328. config SCHED_SMT
  1329. bool "SMT scheduler support"
  1330. depends on ARM_CPU_TOPOLOGY
  1331. help
  1332. Improves the CPU scheduler's decision making when dealing with
  1333. MultiThreading at a cost of slightly increased overhead in some
  1334. places. If unsure say N here.
  1335. config HAVE_ARM_SCU
  1336. bool
  1337. help
  1338. This option enables support for the ARM system coherency unit
  1339. config ARM_ARCH_TIMER
  1340. bool "Architected timer support"
  1341. depends on CPU_V7
  1342. help
  1343. This option enables support for the ARM architected timer
  1344. config HAVE_ARM_TWD
  1345. bool
  1346. depends on SMP
  1347. help
  1348. This options enables support for the ARM timer and watchdog unit
  1349. choice
  1350. prompt "Memory split"
  1351. default VMSPLIT_3G
  1352. help
  1353. Select the desired split between kernel and user memory.
  1354. If you are not absolutely sure what you are doing, leave this
  1355. option alone!
  1356. config VMSPLIT_3G
  1357. bool "3G/1G user/kernel split"
  1358. config VMSPLIT_2G
  1359. bool "2G/2G user/kernel split"
  1360. config VMSPLIT_1G
  1361. bool "1G/3G user/kernel split"
  1362. endchoice
  1363. config PAGE_OFFSET
  1364. hex
  1365. default 0x40000000 if VMSPLIT_1G
  1366. default 0x80000000 if VMSPLIT_2G
  1367. default 0xC0000000
  1368. config NR_CPUS
  1369. int "Maximum number of CPUs (2-32)"
  1370. range 2 32
  1371. depends on SMP
  1372. default "4"
  1373. config HOTPLUG_CPU
  1374. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1375. depends on SMP && HOTPLUG && EXPERIMENTAL
  1376. help
  1377. Say Y here to experiment with turning CPUs off and on. CPUs
  1378. can be controlled through /sys/devices/system/cpu.
  1379. config LOCAL_TIMERS
  1380. bool "Use local timer interrupts"
  1381. depends on SMP
  1382. default y
  1383. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1384. help
  1385. Enable support for local timers on SMP platforms, rather then the
  1386. legacy IPI broadcast method. Local timers allows the system
  1387. accounting to be spread across the timer interval, preventing a
  1388. "thundering herd" at every timer tick.
  1389. config ARCH_NR_GPIO
  1390. int
  1391. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1392. default 355 if ARCH_U8500
  1393. default 264 if MACH_H4700
  1394. default 512 if SOC_OMAP5
  1395. default 0
  1396. help
  1397. Maximum number of GPIOs in the system.
  1398. If unsure, leave the default value.
  1399. source kernel/Kconfig.preempt
  1400. config HZ
  1401. int
  1402. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1403. ARCH_S5PV210 || ARCH_EXYNOS4
  1404. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1405. default AT91_TIMER_HZ if ARCH_AT91
  1406. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1407. default 100
  1408. config THUMB2_KERNEL
  1409. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1410. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1411. select AEABI
  1412. select ARM_ASM_UNIFIED
  1413. select ARM_UNWIND
  1414. help
  1415. By enabling this option, the kernel will be compiled in
  1416. Thumb-2 mode. A compiler/assembler that understand the unified
  1417. ARM-Thumb syntax is needed.
  1418. If unsure, say N.
  1419. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1420. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1421. depends on THUMB2_KERNEL && MODULES
  1422. default y
  1423. help
  1424. Various binutils versions can resolve Thumb-2 branches to
  1425. locally-defined, preemptible global symbols as short-range "b.n"
  1426. branch instructions.
  1427. This is a problem, because there's no guarantee the final
  1428. destination of the symbol, or any candidate locations for a
  1429. trampoline, are within range of the branch. For this reason, the
  1430. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1431. relocation in modules at all, and it makes little sense to add
  1432. support.
  1433. The symptom is that the kernel fails with an "unsupported
  1434. relocation" error when loading some modules.
  1435. Until fixed tools are available, passing
  1436. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1437. code which hits this problem, at the cost of a bit of extra runtime
  1438. stack usage in some cases.
  1439. The problem is described in more detail at:
  1440. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1441. Only Thumb-2 kernels are affected.
  1442. Unless you are sure your tools don't have this problem, say Y.
  1443. config ARM_ASM_UNIFIED
  1444. bool
  1445. config AEABI
  1446. bool "Use the ARM EABI to compile the kernel"
  1447. help
  1448. This option allows for the kernel to be compiled using the latest
  1449. ARM ABI (aka EABI). This is only useful if you are using a user
  1450. space environment that is also compiled with EABI.
  1451. Since there are major incompatibilities between the legacy ABI and
  1452. EABI, especially with regard to structure member alignment, this
  1453. option also changes the kernel syscall calling convention to
  1454. disambiguate both ABIs and allow for backward compatibility support
  1455. (selected with CONFIG_OABI_COMPAT).
  1456. To use this you need GCC version 4.0.0 or later.
  1457. config OABI_COMPAT
  1458. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1459. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1460. default y
  1461. help
  1462. This option preserves the old syscall interface along with the
  1463. new (ARM EABI) one. It also provides a compatibility layer to
  1464. intercept syscalls that have structure arguments which layout
  1465. in memory differs between the legacy ABI and the new ARM EABI
  1466. (only for non "thumb" binaries). This option adds a tiny
  1467. overhead to all syscalls and produces a slightly larger kernel.
  1468. If you know you'll be using only pure EABI user space then you
  1469. can say N here. If this option is not selected and you attempt
  1470. to execute a legacy ABI binary then the result will be
  1471. UNPREDICTABLE (in fact it can be predicted that it won't work
  1472. at all). If in doubt say Y.
  1473. config ARCH_HAS_HOLES_MEMORYMODEL
  1474. bool
  1475. config ARCH_SPARSEMEM_ENABLE
  1476. bool
  1477. config ARCH_SPARSEMEM_DEFAULT
  1478. def_bool ARCH_SPARSEMEM_ENABLE
  1479. config ARCH_SELECT_MEMORY_MODEL
  1480. def_bool ARCH_SPARSEMEM_ENABLE
  1481. config HAVE_ARCH_PFN_VALID
  1482. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1483. config HIGHMEM
  1484. bool "High Memory Support"
  1485. depends on MMU
  1486. help
  1487. The address space of ARM processors is only 4 Gigabytes large
  1488. and it has to accommodate user address space, kernel address
  1489. space as well as some memory mapped IO. That means that, if you
  1490. have a large amount of physical memory and/or IO, not all of the
  1491. memory can be "permanently mapped" by the kernel. The physical
  1492. memory that is not permanently mapped is called "high memory".
  1493. Depending on the selected kernel/user memory split, minimum
  1494. vmalloc space and actual amount of RAM, you may not need this
  1495. option which should result in a slightly faster kernel.
  1496. If unsure, say n.
  1497. config HIGHPTE
  1498. bool "Allocate 2nd-level pagetables from highmem"
  1499. depends on HIGHMEM
  1500. config HW_PERF_EVENTS
  1501. bool "Enable hardware performance counter support for perf events"
  1502. depends on PERF_EVENTS && CPU_HAS_PMU
  1503. default y
  1504. help
  1505. Enable hardware performance counter support for perf events. If
  1506. disabled, perf events will use software events only.
  1507. source "mm/Kconfig"
  1508. config FORCE_MAX_ZONEORDER
  1509. int "Maximum zone order" if ARCH_SHMOBILE
  1510. range 11 64 if ARCH_SHMOBILE
  1511. default "9" if SA1111
  1512. default "11"
  1513. help
  1514. The kernel memory allocator divides physically contiguous memory
  1515. blocks into "zones", where each zone is a power of two number of
  1516. pages. This option selects the largest power of two that the kernel
  1517. keeps in the memory allocator. If you need to allocate very large
  1518. blocks of physically contiguous memory, then you may need to
  1519. increase this value.
  1520. This config option is actually maximum order plus one. For example,
  1521. a value of 11 means that the largest free memory block is 2^10 pages.
  1522. config LEDS
  1523. bool "Timer and CPU usage LEDs"
  1524. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1525. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1526. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1527. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1528. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1529. ARCH_AT91 || ARCH_DAVINCI || \
  1530. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1531. help
  1532. If you say Y here, the LEDs on your machine will be used
  1533. to provide useful information about your current system status.
  1534. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1535. be able to select which LEDs are active using the options below. If
  1536. you are compiling a kernel for the EBSA-110 or the LART however, the
  1537. red LED will simply flash regularly to indicate that the system is
  1538. still functional. It is safe to say Y here if you have a CATS
  1539. system, but the driver will do nothing.
  1540. config LEDS_TIMER
  1541. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1542. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1543. || MACH_OMAP_PERSEUS2
  1544. depends on LEDS
  1545. depends on !GENERIC_CLOCKEVENTS
  1546. default y if ARCH_EBSA110
  1547. help
  1548. If you say Y here, one of the system LEDs (the green one on the
  1549. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1550. will flash regularly to indicate that the system is still
  1551. operational. This is mainly useful to kernel hackers who are
  1552. debugging unstable kernels.
  1553. The LART uses the same LED for both Timer LED and CPU usage LED
  1554. functions. You may choose to use both, but the Timer LED function
  1555. will overrule the CPU usage LED.
  1556. config LEDS_CPU
  1557. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1558. !ARCH_OMAP) \
  1559. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1560. || MACH_OMAP_PERSEUS2
  1561. depends on LEDS
  1562. help
  1563. If you say Y here, the red LED will be used to give a good real
  1564. time indication of CPU usage, by lighting whenever the idle task
  1565. is not currently executing.
  1566. The LART uses the same LED for both Timer LED and CPU usage LED
  1567. functions. You may choose to use both, but the Timer LED function
  1568. will overrule the CPU usage LED.
  1569. config ALIGNMENT_TRAP
  1570. bool
  1571. depends on CPU_CP15_MMU
  1572. default y if !ARCH_EBSA110
  1573. select HAVE_PROC_CPU if PROC_FS
  1574. help
  1575. ARM processors cannot fetch/store information which is not
  1576. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1577. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1578. fetch/store instructions will be emulated in software if you say
  1579. here, which has a severe performance impact. This is necessary for
  1580. correct operation of some network protocols. With an IP-only
  1581. configuration it is safe to say N, otherwise say Y.
  1582. config UACCESS_WITH_MEMCPY
  1583. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1584. depends on MMU && EXPERIMENTAL
  1585. default y if CPU_FEROCEON
  1586. help
  1587. Implement faster copy_to_user and clear_user methods for CPU
  1588. cores where a 8-word STM instruction give significantly higher
  1589. memory write throughput than a sequence of individual 32bit stores.
  1590. A possible side effect is a slight increase in scheduling latency
  1591. between threads sharing the same address space if they invoke
  1592. such copy operations with large buffers.
  1593. However, if the CPU data cache is using a write-allocate mode,
  1594. this option is unlikely to provide any performance gain.
  1595. config SECCOMP
  1596. bool
  1597. prompt "Enable seccomp to safely compute untrusted bytecode"
  1598. ---help---
  1599. This kernel feature is useful for number crunching applications
  1600. that may need to compute untrusted bytecode during their
  1601. execution. By using pipes or other transports made available to
  1602. the process as file descriptors supporting the read/write
  1603. syscalls, it's possible to isolate those applications in
  1604. their own address space using seccomp. Once seccomp is
  1605. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1606. and the task is only allowed to execute a few safe syscalls
  1607. defined by each seccomp mode.
  1608. config CC_STACKPROTECTOR
  1609. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1610. depends on EXPERIMENTAL
  1611. help
  1612. This option turns on the -fstack-protector GCC feature. This
  1613. feature puts, at the beginning of functions, a canary value on
  1614. the stack just before the return address, and validates
  1615. the value just before actually returning. Stack based buffer
  1616. overflows (that need to overwrite this return address) now also
  1617. overwrite the canary, which gets detected and the attack is then
  1618. neutralized via a kernel panic.
  1619. This feature requires gcc version 4.2 or above.
  1620. config DEPRECATED_PARAM_STRUCT
  1621. bool "Provide old way to pass kernel parameters"
  1622. help
  1623. This was deprecated in 2001 and announced to live on for 5 years.
  1624. Some old boot loaders still use this way.
  1625. endmenu
  1626. menu "Boot options"
  1627. config USE_OF
  1628. bool "Flattened Device Tree support"
  1629. select OF
  1630. select OF_EARLY_FLATTREE
  1631. select IRQ_DOMAIN
  1632. help
  1633. Include support for flattened device tree machine descriptions.
  1634. # Compressed boot loader in ROM. Yes, we really want to ask about
  1635. # TEXT and BSS so we preserve their values in the config files.
  1636. config ZBOOT_ROM_TEXT
  1637. hex "Compressed ROM boot loader base address"
  1638. default "0"
  1639. help
  1640. The physical address at which the ROM-able zImage is to be
  1641. placed in the target. Platforms which normally make use of
  1642. ROM-able zImage formats normally set this to a suitable
  1643. value in their defconfig file.
  1644. If ZBOOT_ROM is not enabled, this has no effect.
  1645. config ZBOOT_ROM_BSS
  1646. hex "Compressed ROM boot loader BSS address"
  1647. default "0"
  1648. help
  1649. The base address of an area of read/write memory in the target
  1650. for the ROM-able zImage which must be available while the
  1651. decompressor is running. It must be large enough to hold the
  1652. entire decompressed kernel plus an additional 128 KiB.
  1653. Platforms which normally make use of ROM-able zImage formats
  1654. normally set this to a suitable value in their defconfig file.
  1655. If ZBOOT_ROM is not enabled, this has no effect.
  1656. config ZBOOT_ROM
  1657. bool "Compressed boot loader in ROM/flash"
  1658. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1659. help
  1660. Say Y here if you intend to execute your compressed kernel image
  1661. (zImage) directly from ROM or flash. If unsure, say N.
  1662. choice
  1663. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1664. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1665. default ZBOOT_ROM_NONE
  1666. help
  1667. Include experimental SD/MMC loading code in the ROM-able zImage.
  1668. With this enabled it is possible to write the ROM-able zImage
  1669. kernel image to an MMC or SD card and boot the kernel straight
  1670. from the reset vector. At reset the processor Mask ROM will load
  1671. the first part of the ROM-able zImage which in turn loads the
  1672. rest the kernel image to RAM.
  1673. config ZBOOT_ROM_NONE
  1674. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1675. help
  1676. Do not load image from SD or MMC
  1677. config ZBOOT_ROM_MMCIF
  1678. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1679. help
  1680. Load image from MMCIF hardware block.
  1681. config ZBOOT_ROM_SH_MOBILE_SDHI
  1682. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1683. help
  1684. Load image from SDHI hardware block
  1685. endchoice
  1686. config ARM_APPENDED_DTB
  1687. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1688. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1689. help
  1690. With this option, the boot code will look for a device tree binary
  1691. (DTB) appended to zImage
  1692. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1693. This is meant as a backward compatibility convenience for those
  1694. systems with a bootloader that can't be upgraded to accommodate
  1695. the documented boot protocol using a device tree.
  1696. Beware that there is very little in terms of protection against
  1697. this option being confused by leftover garbage in memory that might
  1698. look like a DTB header after a reboot if no actual DTB is appended
  1699. to zImage. Do not leave this option active in a production kernel
  1700. if you don't intend to always append a DTB. Proper passing of the
  1701. location into r2 of a bootloader provided DTB is always preferable
  1702. to this option.
  1703. config ARM_ATAG_DTB_COMPAT
  1704. bool "Supplement the appended DTB with traditional ATAG information"
  1705. depends on ARM_APPENDED_DTB
  1706. help
  1707. Some old bootloaders can't be updated to a DTB capable one, yet
  1708. they provide ATAGs with memory configuration, the ramdisk address,
  1709. the kernel cmdline string, etc. Such information is dynamically
  1710. provided by the bootloader and can't always be stored in a static
  1711. DTB. To allow a device tree enabled kernel to be used with such
  1712. bootloaders, this option allows zImage to extract the information
  1713. from the ATAG list and store it at run time into the appended DTB.
  1714. choice
  1715. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1716. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1717. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1718. bool "Use bootloader kernel arguments if available"
  1719. help
  1720. Uses the command-line options passed by the boot loader instead of
  1721. the device tree bootargs property. If the boot loader doesn't provide
  1722. any, the device tree bootargs property will be used.
  1723. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1724. bool "Extend with bootloader kernel arguments"
  1725. help
  1726. The command-line arguments provided by the boot loader will be
  1727. appended to the the device tree bootargs property.
  1728. endchoice
  1729. config CMDLINE
  1730. string "Default kernel command string"
  1731. default ""
  1732. help
  1733. On some architectures (EBSA110 and CATS), there is currently no way
  1734. for the boot loader to pass arguments to the kernel. For these
  1735. architectures, you should supply some command-line options at build
  1736. time by entering them here. As a minimum, you should specify the
  1737. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1738. choice
  1739. prompt "Kernel command line type" if CMDLINE != ""
  1740. default CMDLINE_FROM_BOOTLOADER
  1741. config CMDLINE_FROM_BOOTLOADER
  1742. bool "Use bootloader kernel arguments if available"
  1743. help
  1744. Uses the command-line options passed by the boot loader. If
  1745. the boot loader doesn't provide any, the default kernel command
  1746. string provided in CMDLINE will be used.
  1747. config CMDLINE_EXTEND
  1748. bool "Extend bootloader kernel arguments"
  1749. help
  1750. The command-line arguments provided by the boot loader will be
  1751. appended to the default kernel command string.
  1752. config CMDLINE_FORCE
  1753. bool "Always use the default kernel command string"
  1754. help
  1755. Always use the default kernel command string, even if the boot
  1756. loader passes other arguments to the kernel.
  1757. This is useful if you cannot or don't want to change the
  1758. command-line options your boot loader passes to the kernel.
  1759. endchoice
  1760. config XIP_KERNEL
  1761. bool "Kernel Execute-In-Place from ROM"
  1762. depends on !ZBOOT_ROM && !ARM_LPAE
  1763. help
  1764. Execute-In-Place allows the kernel to run from non-volatile storage
  1765. directly addressable by the CPU, such as NOR flash. This saves RAM
  1766. space since the text section of the kernel is not loaded from flash
  1767. to RAM. Read-write sections, such as the data section and stack,
  1768. are still copied to RAM. The XIP kernel is not compressed since
  1769. it has to run directly from flash, so it will take more space to
  1770. store it. The flash address used to link the kernel object files,
  1771. and for storing it, is configuration dependent. Therefore, if you
  1772. say Y here, you must know the proper physical address where to
  1773. store the kernel image depending on your own flash memory usage.
  1774. Also note that the make target becomes "make xipImage" rather than
  1775. "make zImage" or "make Image". The final kernel binary to put in
  1776. ROM memory will be arch/arm/boot/xipImage.
  1777. If unsure, say N.
  1778. config XIP_PHYS_ADDR
  1779. hex "XIP Kernel Physical Location"
  1780. depends on XIP_KERNEL
  1781. default "0x00080000"
  1782. help
  1783. This is the physical address in your flash memory the kernel will
  1784. be linked for and stored to. This address is dependent on your
  1785. own flash usage.
  1786. config KEXEC
  1787. bool "Kexec system call (EXPERIMENTAL)"
  1788. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1789. help
  1790. kexec is a system call that implements the ability to shutdown your
  1791. current kernel, and to start another kernel. It is like a reboot
  1792. but it is independent of the system firmware. And like a reboot
  1793. you can start any kernel with it, not just Linux.
  1794. It is an ongoing process to be certain the hardware in a machine
  1795. is properly shutdown, so do not be surprised if this code does not
  1796. initially work for you. It may help to enable device hotplugging
  1797. support.
  1798. config ATAGS_PROC
  1799. bool "Export atags in procfs"
  1800. depends on KEXEC
  1801. default y
  1802. help
  1803. Should the atags used to boot the kernel be exported in an "atags"
  1804. file in procfs. Useful with kexec.
  1805. config CRASH_DUMP
  1806. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1807. depends on EXPERIMENTAL
  1808. help
  1809. Generate crash dump after being started by kexec. This should
  1810. be normally only set in special crash dump kernels which are
  1811. loaded in the main kernel with kexec-tools into a specially
  1812. reserved region and then later executed after a crash by
  1813. kdump/kexec. The crash dump kernel must be compiled to a
  1814. memory address not used by the main kernel
  1815. For more details see Documentation/kdump/kdump.txt
  1816. config AUTO_ZRELADDR
  1817. bool "Auto calculation of the decompressed kernel image address"
  1818. depends on !ZBOOT_ROM && !ARCH_U300
  1819. help
  1820. ZRELADDR is the physical address where the decompressed kernel
  1821. image will be placed. If AUTO_ZRELADDR is selected, the address
  1822. will be determined at run-time by masking the current IP with
  1823. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1824. from start of memory.
  1825. endmenu
  1826. menu "CPU Power Management"
  1827. if ARCH_HAS_CPUFREQ
  1828. source "drivers/cpufreq/Kconfig"
  1829. config CPU_FREQ_IMX
  1830. tristate "CPUfreq driver for i.MX CPUs"
  1831. depends on ARCH_MXC && CPU_FREQ
  1832. select CPU_FREQ_TABLE
  1833. help
  1834. This enables the CPUfreq driver for i.MX CPUs.
  1835. config CPU_FREQ_SA1100
  1836. bool
  1837. config CPU_FREQ_SA1110
  1838. bool
  1839. config CPU_FREQ_INTEGRATOR
  1840. tristate "CPUfreq driver for ARM Integrator CPUs"
  1841. depends on ARCH_INTEGRATOR && CPU_FREQ
  1842. default y
  1843. help
  1844. This enables the CPUfreq driver for ARM Integrator CPUs.
  1845. For details, take a look at <file:Documentation/cpu-freq>.
  1846. If in doubt, say Y.
  1847. config CPU_FREQ_PXA
  1848. bool
  1849. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1850. default y
  1851. select CPU_FREQ_TABLE
  1852. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1853. config CPU_FREQ_S3C
  1854. bool
  1855. help
  1856. Internal configuration node for common cpufreq on Samsung SoC
  1857. config CPU_FREQ_S3C24XX
  1858. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1859. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1860. select CPU_FREQ_S3C
  1861. help
  1862. This enables the CPUfreq driver for the Samsung S3C24XX family
  1863. of CPUs.
  1864. For details, take a look at <file:Documentation/cpu-freq>.
  1865. If in doubt, say N.
  1866. config CPU_FREQ_S3C24XX_PLL
  1867. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1868. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1869. help
  1870. Compile in support for changing the PLL frequency from the
  1871. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1872. after a frequency change, so by default it is not enabled.
  1873. This also means that the PLL tables for the selected CPU(s) will
  1874. be built which may increase the size of the kernel image.
  1875. config CPU_FREQ_S3C24XX_DEBUG
  1876. bool "Debug CPUfreq Samsung driver core"
  1877. depends on CPU_FREQ_S3C24XX
  1878. help
  1879. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1880. config CPU_FREQ_S3C24XX_IODEBUG
  1881. bool "Debug CPUfreq Samsung driver IO timing"
  1882. depends on CPU_FREQ_S3C24XX
  1883. help
  1884. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1885. config CPU_FREQ_S3C24XX_DEBUGFS
  1886. bool "Export debugfs for CPUFreq"
  1887. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1888. help
  1889. Export status information via debugfs.
  1890. endif
  1891. source "drivers/cpuidle/Kconfig"
  1892. endmenu
  1893. menu "Floating point emulation"
  1894. comment "At least one emulation must be selected"
  1895. config FPE_NWFPE
  1896. bool "NWFPE math emulation"
  1897. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1898. ---help---
  1899. Say Y to include the NWFPE floating point emulator in the kernel.
  1900. This is necessary to run most binaries. Linux does not currently
  1901. support floating point hardware so you need to say Y here even if
  1902. your machine has an FPA or floating point co-processor podule.
  1903. You may say N here if you are going to load the Acorn FPEmulator
  1904. early in the bootup.
  1905. config FPE_NWFPE_XP
  1906. bool "Support extended precision"
  1907. depends on FPE_NWFPE
  1908. help
  1909. Say Y to include 80-bit support in the kernel floating-point
  1910. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1911. Note that gcc does not generate 80-bit operations by default,
  1912. so in most cases this option only enlarges the size of the
  1913. floating point emulator without any good reason.
  1914. You almost surely want to say N here.
  1915. config FPE_FASTFPE
  1916. bool "FastFPE math emulation (EXPERIMENTAL)"
  1917. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1918. ---help---
  1919. Say Y here to include the FAST floating point emulator in the kernel.
  1920. This is an experimental much faster emulator which now also has full
  1921. precision for the mantissa. It does not support any exceptions.
  1922. It is very simple, and approximately 3-6 times faster than NWFPE.
  1923. It should be sufficient for most programs. It may be not suitable
  1924. for scientific calculations, but you have to check this for yourself.
  1925. If you do not feel you need a faster FP emulation you should better
  1926. choose NWFPE.
  1927. config VFP
  1928. bool "VFP-format floating point maths"
  1929. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1930. help
  1931. Say Y to include VFP support code in the kernel. This is needed
  1932. if your hardware includes a VFP unit.
  1933. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1934. release notes and additional status information.
  1935. Say N if your target does not have VFP hardware.
  1936. config VFPv3
  1937. bool
  1938. depends on VFP
  1939. default y if CPU_V7
  1940. config NEON
  1941. bool "Advanced SIMD (NEON) Extension support"
  1942. depends on VFPv3 && CPU_V7
  1943. help
  1944. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1945. Extension.
  1946. endmenu
  1947. menu "Userspace binary formats"
  1948. source "fs/Kconfig.binfmt"
  1949. config ARTHUR
  1950. tristate "RISC OS personality"
  1951. depends on !AEABI
  1952. help
  1953. Say Y here to include the kernel code necessary if you want to run
  1954. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1955. experimental; if this sounds frightening, say N and sleep in peace.
  1956. You can also say M here to compile this support as a module (which
  1957. will be called arthur).
  1958. endmenu
  1959. menu "Power management options"
  1960. source "kernel/power/Kconfig"
  1961. config ARCH_SUSPEND_POSSIBLE
  1962. depends on !ARCH_S5PC100 && !ARCH_TEGRA
  1963. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1964. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1965. def_bool y
  1966. config ARM_CPU_SUSPEND
  1967. def_bool PM_SLEEP
  1968. endmenu
  1969. source "net/Kconfig"
  1970. source "drivers/Kconfig"
  1971. source "fs/Kconfig"
  1972. source "arch/arm/Kconfig.debug"
  1973. source "security/Kconfig"
  1974. source "crypto/Kconfig"
  1975. source "lib/Kconfig"