imx28.dtsi 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. /include/ "skeleton.dtsi"
  12. / {
  13. interrupt-parent = <&icoll>;
  14. aliases {
  15. gpio0 = &gpio0;
  16. gpio1 = &gpio1;
  17. gpio2 = &gpio2;
  18. gpio3 = &gpio3;
  19. gpio4 = &gpio4;
  20. saif0 = &saif0;
  21. saif1 = &saif1;
  22. serial0 = &auart0;
  23. serial1 = &auart1;
  24. serial2 = &auart2;
  25. serial3 = &auart3;
  26. serial4 = &auart4;
  27. };
  28. cpus {
  29. cpu@0 {
  30. compatible = "arm,arm926ejs";
  31. };
  32. };
  33. apb@80000000 {
  34. compatible = "simple-bus";
  35. #address-cells = <1>;
  36. #size-cells = <1>;
  37. reg = <0x80000000 0x80000>;
  38. ranges;
  39. apbh@80000000 {
  40. compatible = "simple-bus";
  41. #address-cells = <1>;
  42. #size-cells = <1>;
  43. reg = <0x80000000 0x3c900>;
  44. ranges;
  45. icoll: interrupt-controller@80000000 {
  46. compatible = "fsl,imx28-icoll", "fsl,mxs-icoll";
  47. interrupt-controller;
  48. #interrupt-cells = <1>;
  49. reg = <0x80000000 0x2000>;
  50. };
  51. hsadc@80002000 {
  52. reg = <0x80002000 0x2000>;
  53. interrupts = <13 87>;
  54. status = "disabled";
  55. };
  56. dma-apbh@80004000 {
  57. compatible = "fsl,imx28-dma-apbh";
  58. reg = <0x80004000 0x2000>;
  59. clocks = <&clks 25>;
  60. };
  61. perfmon@80006000 {
  62. reg = <0x80006000 0x800>;
  63. interrupts = <27>;
  64. status = "disabled";
  65. };
  66. gpmi-nand@8000c000 {
  67. compatible = "fsl,imx28-gpmi-nand";
  68. #address-cells = <1>;
  69. #size-cells = <1>;
  70. reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
  71. reg-names = "gpmi-nand", "bch";
  72. interrupts = <88>, <41>;
  73. interrupt-names = "gpmi-dma", "bch";
  74. clocks = <&clks 50>;
  75. fsl,gpmi-dma-channel = <4>;
  76. status = "disabled";
  77. };
  78. ssp0: ssp@80010000 {
  79. #address-cells = <1>;
  80. #size-cells = <0>;
  81. reg = <0x80010000 0x2000>;
  82. interrupts = <96 82>;
  83. clocks = <&clks 46>;
  84. fsl,ssp-dma-channel = <0>;
  85. status = "disabled";
  86. };
  87. ssp1: ssp@80012000 {
  88. #address-cells = <1>;
  89. #size-cells = <0>;
  90. reg = <0x80012000 0x2000>;
  91. interrupts = <97 83>;
  92. clocks = <&clks 47>;
  93. fsl,ssp-dma-channel = <1>;
  94. status = "disabled";
  95. };
  96. ssp2: ssp@80014000 {
  97. #address-cells = <1>;
  98. #size-cells = <0>;
  99. reg = <0x80014000 0x2000>;
  100. interrupts = <98 84>;
  101. clocks = <&clks 48>;
  102. fsl,ssp-dma-channel = <2>;
  103. status = "disabled";
  104. };
  105. ssp3: ssp@80016000 {
  106. #address-cells = <1>;
  107. #size-cells = <0>;
  108. reg = <0x80016000 0x2000>;
  109. interrupts = <99 85>;
  110. clocks = <&clks 49>;
  111. fsl,ssp-dma-channel = <3>;
  112. status = "disabled";
  113. };
  114. pinctrl@80018000 {
  115. #address-cells = <1>;
  116. #size-cells = <0>;
  117. compatible = "fsl,imx28-pinctrl", "simple-bus";
  118. reg = <0x80018000 0x2000>;
  119. gpio0: gpio@0 {
  120. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  121. interrupts = <127>;
  122. gpio-controller;
  123. #gpio-cells = <2>;
  124. interrupt-controller;
  125. #interrupt-cells = <2>;
  126. };
  127. gpio1: gpio@1 {
  128. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  129. interrupts = <126>;
  130. gpio-controller;
  131. #gpio-cells = <2>;
  132. interrupt-controller;
  133. #interrupt-cells = <2>;
  134. };
  135. gpio2: gpio@2 {
  136. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  137. interrupts = <125>;
  138. gpio-controller;
  139. #gpio-cells = <2>;
  140. interrupt-controller;
  141. #interrupt-cells = <2>;
  142. };
  143. gpio3: gpio@3 {
  144. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  145. interrupts = <124>;
  146. gpio-controller;
  147. #gpio-cells = <2>;
  148. interrupt-controller;
  149. #interrupt-cells = <2>;
  150. };
  151. gpio4: gpio@4 {
  152. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  153. interrupts = <123>;
  154. gpio-controller;
  155. #gpio-cells = <2>;
  156. interrupt-controller;
  157. #interrupt-cells = <2>;
  158. };
  159. duart_pins_a: duart@0 {
  160. reg = <0>;
  161. fsl,pinmux-ids = <
  162. 0x3102 /* MX28_PAD_PWM0__DUART_RX */
  163. 0x3112 /* MX28_PAD_PWM1__DUART_TX */
  164. >;
  165. fsl,drive-strength = <0>;
  166. fsl,voltage = <1>;
  167. fsl,pull-up = <0>;
  168. };
  169. duart_pins_b: duart@1 {
  170. reg = <1>;
  171. fsl,pinmux-ids = <
  172. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  173. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  174. >;
  175. fsl,drive-strength = <0>;
  176. fsl,voltage = <1>;
  177. fsl,pull-up = <0>;
  178. };
  179. duart_4pins_a: duart-4pins@0 {
  180. reg = <0>;
  181. fsl,pinmux-ids = <
  182. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  183. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  184. 0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */
  185. 0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */
  186. >;
  187. fsl,drive-strength = <0>;
  188. fsl,voltage = <1>;
  189. fsl,pull-up = <0>;
  190. };
  191. gpmi_pins_a: gpmi-nand@0 {
  192. reg = <0>;
  193. fsl,pinmux-ids = <
  194. 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
  195. 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
  196. 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
  197. 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
  198. 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
  199. 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
  200. 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
  201. 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
  202. 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
  203. 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
  204. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  205. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  206. 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
  207. 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
  208. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  209. >;
  210. fsl,drive-strength = <0>;
  211. fsl,voltage = <1>;
  212. fsl,pull-up = <0>;
  213. };
  214. gpmi_status_cfg: gpmi-status-cfg {
  215. fsl,pinmux-ids = <
  216. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  217. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  218. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  219. >;
  220. fsl,drive-strength = <2>;
  221. };
  222. auart0_pins_a: auart0@0 {
  223. reg = <0>;
  224. fsl,pinmux-ids = <
  225. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  226. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  227. 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
  228. 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
  229. >;
  230. fsl,drive-strength = <0>;
  231. fsl,voltage = <1>;
  232. fsl,pull-up = <0>;
  233. };
  234. auart0_2pins_a: auart0-2pins@0 {
  235. reg = <0>;
  236. fsl,pinmux-ids = <
  237. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  238. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  239. >;
  240. fsl,drive-strength = <0>;
  241. fsl,voltage = <1>;
  242. fsl,pull-up = <0>;
  243. };
  244. auart1_pins_a: auart1@0 {
  245. reg = <0>;
  246. fsl,pinmux-ids = <
  247. 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
  248. 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
  249. 0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */
  250. 0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */
  251. >;
  252. fsl,drive-strength = <0>;
  253. fsl,voltage = <1>;
  254. fsl,pull-up = <0>;
  255. };
  256. auart1_2pins_a: auart1-2pins@0 {
  257. reg = <0>;
  258. fsl,pinmux-ids = <
  259. 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
  260. 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
  261. >;
  262. fsl,drive-strength = <0>;
  263. fsl,voltage = <1>;
  264. fsl,pull-up = <0>;
  265. };
  266. auart2_2pins_a: auart2-2pins@0 {
  267. reg = <0>;
  268. fsl,pinmux-ids = <
  269. 0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */
  270. 0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */
  271. >;
  272. fsl,drive-strength = <0>;
  273. fsl,voltage = <1>;
  274. fsl,pull-up = <0>;
  275. };
  276. auart3_pins_a: auart3@0 {
  277. reg = <0>;
  278. fsl,pinmux-ids = <
  279. 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
  280. 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
  281. 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
  282. 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
  283. >;
  284. fsl,drive-strength = <0>;
  285. fsl,voltage = <1>;
  286. fsl,pull-up = <0>;
  287. };
  288. auart3_2pins_a: auart3-2pins@0 {
  289. reg = <0>;
  290. fsl,pinmux-ids = <
  291. 0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */
  292. 0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */
  293. >;
  294. fsl,drive-strength = <0>;
  295. fsl,voltage = <1>;
  296. fsl,pull-up = <0>;
  297. };
  298. mac0_pins_a: mac0@0 {
  299. reg = <0>;
  300. fsl,pinmux-ids = <
  301. 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
  302. 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
  303. 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
  304. 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
  305. 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
  306. 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
  307. 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
  308. 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
  309. 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
  310. >;
  311. fsl,drive-strength = <1>;
  312. fsl,voltage = <1>;
  313. fsl,pull-up = <1>;
  314. };
  315. mac1_pins_a: mac1@0 {
  316. reg = <0>;
  317. fsl,pinmux-ids = <
  318. 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
  319. 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
  320. 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
  321. 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
  322. 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
  323. 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
  324. >;
  325. fsl,drive-strength = <1>;
  326. fsl,voltage = <1>;
  327. fsl,pull-up = <1>;
  328. };
  329. mmc0_8bit_pins_a: mmc0-8bit@0 {
  330. reg = <0>;
  331. fsl,pinmux-ids = <
  332. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  333. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  334. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  335. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  336. 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
  337. 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
  338. 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
  339. 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
  340. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  341. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  342. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  343. >;
  344. fsl,drive-strength = <1>;
  345. fsl,voltage = <1>;
  346. fsl,pull-up = <1>;
  347. };
  348. mmc0_4bit_pins_a: mmc0-4bit@0 {
  349. reg = <0>;
  350. fsl,pinmux-ids = <
  351. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  352. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  353. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  354. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  355. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  356. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  357. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  358. >;
  359. fsl,drive-strength = <1>;
  360. fsl,voltage = <1>;
  361. fsl,pull-up = <1>;
  362. };
  363. mmc0_cd_cfg: mmc0-cd-cfg {
  364. fsl,pinmux-ids = <
  365. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  366. >;
  367. fsl,pull-up = <0>;
  368. };
  369. mmc0_sck_cfg: mmc0-sck-cfg {
  370. fsl,pinmux-ids = <
  371. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  372. >;
  373. fsl,drive-strength = <2>;
  374. fsl,pull-up = <0>;
  375. };
  376. i2c0_pins_a: i2c0@0 {
  377. reg = <0>;
  378. fsl,pinmux-ids = <
  379. 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
  380. 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
  381. >;
  382. fsl,drive-strength = <1>;
  383. fsl,voltage = <1>;
  384. fsl,pull-up = <1>;
  385. };
  386. i2c0_pins_b: i2c0@1 {
  387. reg = <1>;
  388. fsl,pinmux-ids = <
  389. 0x3001 /* MX28_PAD_AUART0_RX__I2C0_SCL */
  390. 0x3011 /* MX28_PAD_AUART0_TX__I2C0_SDA */
  391. >;
  392. fsl,drive-strength = <1>;
  393. fsl,voltage = <1>;
  394. fsl,pull-up = <1>;
  395. };
  396. i2c1_pins_a: i2c1@0 {
  397. reg = <0>;
  398. fsl,pinmux-ids = <
  399. 0x3101 /* MX28_PAD_PWM0__I2C1_SCL */
  400. 0x3111 /* MX28_PAD_PWM1__I2C1_SDA */
  401. >;
  402. fsl,drive-strength = <1>;
  403. fsl,voltage = <1>;
  404. fsl,pull-up = <1>;
  405. };
  406. saif0_pins_a: saif0@0 {
  407. reg = <0>;
  408. fsl,pinmux-ids = <
  409. 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
  410. 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
  411. 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
  412. 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
  413. >;
  414. fsl,drive-strength = <2>;
  415. fsl,voltage = <1>;
  416. fsl,pull-up = <1>;
  417. };
  418. saif1_pins_a: saif1@0 {
  419. reg = <0>;
  420. fsl,pinmux-ids = <
  421. 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
  422. >;
  423. fsl,drive-strength = <2>;
  424. fsl,voltage = <1>;
  425. fsl,pull-up = <1>;
  426. };
  427. pwm0_pins_a: pwm0@0 {
  428. reg = <0>;
  429. fsl,pinmux-ids = <
  430. 0x3100 /* MX28_PAD_PWM0__PWM_0 */
  431. >;
  432. fsl,drive-strength = <0>;
  433. fsl,voltage = <1>;
  434. fsl,pull-up = <0>;
  435. };
  436. pwm2_pins_a: pwm2@0 {
  437. reg = <0>;
  438. fsl,pinmux-ids = <
  439. 0x3120 /* MX28_PAD_PWM2__PWM_2 */
  440. >;
  441. fsl,drive-strength = <0>;
  442. fsl,voltage = <1>;
  443. fsl,pull-up = <0>;
  444. };
  445. pwm4_pins_a: pwm4@0 {
  446. reg = <0>;
  447. fsl,pinmux-ids = <
  448. 0x31d0 /* MX28_PAD_PWM4__PWM_4 */
  449. >;
  450. fsl,drive-strength = <0>;
  451. fsl,voltage = <1>;
  452. fsl,pull-up = <0>;
  453. };
  454. lcdif_24bit_pins_a: lcdif-24bit@0 {
  455. reg = <0>;
  456. fsl,pinmux-ids = <
  457. 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
  458. 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
  459. 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
  460. 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
  461. 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
  462. 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
  463. 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
  464. 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
  465. 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
  466. 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
  467. 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
  468. 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
  469. 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
  470. 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
  471. 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
  472. 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
  473. 0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */
  474. 0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */
  475. 0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */
  476. 0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */
  477. 0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */
  478. 0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */
  479. 0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */
  480. 0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */
  481. >;
  482. fsl,drive-strength = <0>;
  483. fsl,voltage = <1>;
  484. fsl,pull-up = <0>;
  485. };
  486. can0_pins_a: can0@0 {
  487. reg = <0>;
  488. fsl,pinmux-ids = <
  489. 0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */
  490. 0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */
  491. >;
  492. fsl,drive-strength = <0>;
  493. fsl,voltage = <1>;
  494. fsl,pull-up = <0>;
  495. };
  496. can1_pins_a: can1@0 {
  497. reg = <0>;
  498. fsl,pinmux-ids = <
  499. 0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */
  500. 0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */
  501. >;
  502. fsl,drive-strength = <0>;
  503. fsl,voltage = <1>;
  504. fsl,pull-up = <0>;
  505. };
  506. spi2_pins_a: spi2@0 {
  507. reg = <0>;
  508. fsl,pinmux-ids = <
  509. 0x2100 /* MX28_PAD_SSP2_SCK__SSP2_SCK */
  510. 0x2110 /* MX28_PAD_SSP2_MOSI__SSP2_CMD */
  511. 0x2120 /* MX28_PAD_SSP2_MISO__SSP2_D0 */
  512. 0x2130 /* MX28_PAD_SSP2_SS0__SSP2_D3 */
  513. >;
  514. fsl,drive-strength = <1>;
  515. fsl,voltage = <1>;
  516. fsl,pull-up = <1>;
  517. };
  518. usbphy0_pins_a: usbphy0@0 {
  519. reg = <0>;
  520. fsl,pinmux-ids = <
  521. 0x2152 /* MX28_PAD_SSP2_SS2__USB0_OVERCURRENT */
  522. >;
  523. fsl,drive-strength = <2>;
  524. fsl,voltage = <1>;
  525. fsl,pull-up = <0>;
  526. };
  527. usbphy0_pins_b: usbphy0@1 {
  528. reg = <1>;
  529. fsl,pinmux-ids = <
  530. 0x3061 /* MX28_PAD_AUART1_CTS__USB0_OVERCURRENT */
  531. >;
  532. fsl,drive-strength = <2>;
  533. fsl,voltage = <1>;
  534. fsl,pull-up = <0>;
  535. };
  536. usbphy1_pins_a: usbphy1@0 {
  537. reg = <0>;
  538. fsl,pinmux-ids = <
  539. 0x2142 /* MX28_PAD_SSP2_SS1__USB1_OVERCURRENT */
  540. >;
  541. fsl,drive-strength = <2>;
  542. fsl,voltage = <1>;
  543. fsl,pull-up = <0>;
  544. };
  545. };
  546. digctl@8001c000 {
  547. reg = <0x8001c000 0x2000>;
  548. interrupts = <89>;
  549. status = "disabled";
  550. };
  551. etm@80022000 {
  552. reg = <0x80022000 0x2000>;
  553. status = "disabled";
  554. };
  555. dma-apbx@80024000 {
  556. compatible = "fsl,imx28-dma-apbx";
  557. reg = <0x80024000 0x2000>;
  558. clocks = <&clks 26>;
  559. };
  560. dcp@80028000 {
  561. reg = <0x80028000 0x2000>;
  562. interrupts = <52 53 54>;
  563. status = "disabled";
  564. };
  565. pxp@8002a000 {
  566. reg = <0x8002a000 0x2000>;
  567. interrupts = <39>;
  568. status = "disabled";
  569. };
  570. ocotp@8002c000 {
  571. reg = <0x8002c000 0x2000>;
  572. status = "disabled";
  573. };
  574. axi-ahb@8002e000 {
  575. reg = <0x8002e000 0x2000>;
  576. status = "disabled";
  577. };
  578. lcdif@80030000 {
  579. compatible = "fsl,imx28-lcdif";
  580. reg = <0x80030000 0x2000>;
  581. interrupts = <38 86>;
  582. clocks = <&clks 55>;
  583. status = "disabled";
  584. };
  585. can0: can@80032000 {
  586. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  587. reg = <0x80032000 0x2000>;
  588. interrupts = <8>;
  589. clocks = <&clks 58>, <&clks 58>;
  590. clock-names = "ipg", "per";
  591. status = "disabled";
  592. };
  593. can1: can@80034000 {
  594. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  595. reg = <0x80034000 0x2000>;
  596. interrupts = <9>;
  597. clocks = <&clks 59>, <&clks 59>;
  598. clock-names = "ipg", "per";
  599. status = "disabled";
  600. };
  601. simdbg@8003c000 {
  602. reg = <0x8003c000 0x200>;
  603. status = "disabled";
  604. };
  605. simgpmisel@8003c200 {
  606. reg = <0x8003c200 0x100>;
  607. status = "disabled";
  608. };
  609. simsspsel@8003c300 {
  610. reg = <0x8003c300 0x100>;
  611. status = "disabled";
  612. };
  613. simmemsel@8003c400 {
  614. reg = <0x8003c400 0x100>;
  615. status = "disabled";
  616. };
  617. gpiomon@8003c500 {
  618. reg = <0x8003c500 0x100>;
  619. status = "disabled";
  620. };
  621. simenet@8003c700 {
  622. reg = <0x8003c700 0x100>;
  623. status = "disabled";
  624. };
  625. armjtag@8003c800 {
  626. reg = <0x8003c800 0x100>;
  627. status = "disabled";
  628. };
  629. };
  630. apbx@80040000 {
  631. compatible = "simple-bus";
  632. #address-cells = <1>;
  633. #size-cells = <1>;
  634. reg = <0x80040000 0x40000>;
  635. ranges;
  636. clks: clkctrl@80040000 {
  637. compatible = "fsl,imx28-clkctrl";
  638. reg = <0x80040000 0x2000>;
  639. #clock-cells = <1>;
  640. };
  641. saif0: saif@80042000 {
  642. compatible = "fsl,imx28-saif";
  643. reg = <0x80042000 0x2000>;
  644. interrupts = <59 80>;
  645. clocks = <&clks 53>;
  646. fsl,saif-dma-channel = <4>;
  647. status = "disabled";
  648. };
  649. power@80044000 {
  650. reg = <0x80044000 0x2000>;
  651. status = "disabled";
  652. };
  653. saif1: saif@80046000 {
  654. compatible = "fsl,imx28-saif";
  655. reg = <0x80046000 0x2000>;
  656. interrupts = <58 81>;
  657. clocks = <&clks 54>;
  658. fsl,saif-dma-channel = <5>;
  659. status = "disabled";
  660. };
  661. lradc@80050000 {
  662. compatible = "fsl,imx28-lradc";
  663. reg = <0x80050000 0x2000>;
  664. interrupts = <10 14 15 16 17 18 19
  665. 20 21 22 23 24 25>;
  666. status = "disabled";
  667. };
  668. spdif@80054000 {
  669. reg = <0x80054000 0x2000>;
  670. interrupts = <45 66>;
  671. status = "disabled";
  672. };
  673. rtc@80056000 {
  674. compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
  675. reg = <0x80056000 0x2000>;
  676. interrupts = <29>;
  677. };
  678. i2c0: i2c@80058000 {
  679. #address-cells = <1>;
  680. #size-cells = <0>;
  681. compatible = "fsl,imx28-i2c";
  682. reg = <0x80058000 0x2000>;
  683. interrupts = <111 68>;
  684. clock-frequency = <100000>;
  685. status = "disabled";
  686. };
  687. i2c1: i2c@8005a000 {
  688. #address-cells = <1>;
  689. #size-cells = <0>;
  690. compatible = "fsl,imx28-i2c";
  691. reg = <0x8005a000 0x2000>;
  692. interrupts = <110 69>;
  693. clock-frequency = <100000>;
  694. status = "disabled";
  695. };
  696. pwm: pwm@80064000 {
  697. compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
  698. reg = <0x80064000 0x2000>;
  699. clocks = <&clks 44>;
  700. #pwm-cells = <2>;
  701. fsl,pwm-number = <8>;
  702. status = "disabled";
  703. };
  704. timrot@80068000 {
  705. reg = <0x80068000 0x2000>;
  706. status = "disabled";
  707. };
  708. auart0: serial@8006a000 {
  709. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  710. reg = <0x8006a000 0x2000>;
  711. interrupts = <112 70 71>;
  712. clocks = <&clks 45>;
  713. status = "disabled";
  714. };
  715. auart1: serial@8006c000 {
  716. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  717. reg = <0x8006c000 0x2000>;
  718. interrupts = <113 72 73>;
  719. clocks = <&clks 45>;
  720. status = "disabled";
  721. };
  722. auart2: serial@8006e000 {
  723. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  724. reg = <0x8006e000 0x2000>;
  725. interrupts = <114 74 75>;
  726. clocks = <&clks 45>;
  727. status = "disabled";
  728. };
  729. auart3: serial@80070000 {
  730. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  731. reg = <0x80070000 0x2000>;
  732. interrupts = <115 76 77>;
  733. clocks = <&clks 45>;
  734. status = "disabled";
  735. };
  736. auart4: serial@80072000 {
  737. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  738. reg = <0x80072000 0x2000>;
  739. interrupts = <116 78 79>;
  740. clocks = <&clks 45>;
  741. status = "disabled";
  742. };
  743. duart: serial@80074000 {
  744. compatible = "arm,pl011", "arm,primecell";
  745. reg = <0x80074000 0x1000>;
  746. interrupts = <47>;
  747. clocks = <&clks 45>, <&clks 26>;
  748. clock-names = "uart", "apb_pclk";
  749. status = "disabled";
  750. };
  751. usbphy0: usbphy@8007c000 {
  752. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  753. reg = <0x8007c000 0x2000>;
  754. clocks = <&clks 62>;
  755. status = "disabled";
  756. };
  757. usbphy1: usbphy@8007e000 {
  758. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  759. reg = <0x8007e000 0x2000>;
  760. clocks = <&clks 63>;
  761. status = "disabled";
  762. };
  763. };
  764. };
  765. ahb@80080000 {
  766. compatible = "simple-bus";
  767. #address-cells = <1>;
  768. #size-cells = <1>;
  769. reg = <0x80080000 0x80000>;
  770. ranges;
  771. usb0: usb@80080000 {
  772. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  773. reg = <0x80080000 0x10000>;
  774. interrupts = <93>;
  775. clocks = <&clks 60>;
  776. fsl,usbphy = <&usbphy0>;
  777. status = "disabled";
  778. };
  779. usb1: usb@80090000 {
  780. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  781. reg = <0x80090000 0x10000>;
  782. interrupts = <92>;
  783. clocks = <&clks 61>;
  784. fsl,usbphy = <&usbphy1>;
  785. status = "disabled";
  786. };
  787. dflpt@800c0000 {
  788. reg = <0x800c0000 0x10000>;
  789. status = "disabled";
  790. };
  791. mac0: ethernet@800f0000 {
  792. compatible = "fsl,imx28-fec";
  793. reg = <0x800f0000 0x4000>;
  794. interrupts = <101>;
  795. clocks = <&clks 57>, <&clks 57>;
  796. clock-names = "ipg", "ahb";
  797. status = "disabled";
  798. };
  799. mac1: ethernet@800f4000 {
  800. compatible = "fsl,imx28-fec";
  801. reg = <0x800f4000 0x4000>;
  802. interrupts = <102>;
  803. clocks = <&clks 57>, <&clks 57>;
  804. clock-names = "ipg", "ahb";
  805. status = "disabled";
  806. };
  807. switch@800f8000 {
  808. reg = <0x800f8000 0x8000>;
  809. status = "disabled";
  810. };
  811. };
  812. };