omapdss.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966
  1. /*
  2. * Copyright (C) 2008 Nokia Corporation
  3. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __OMAP_OMAPDSS_H
  18. #define __OMAP_OMAPDSS_H
  19. #include <linux/list.h>
  20. #include <linux/kobject.h>
  21. #include <linux/device.h>
  22. #include <linux/interrupt.h>
  23. #include <video/videomode.h>
  24. #define DISPC_IRQ_FRAMEDONE (1 << 0)
  25. #define DISPC_IRQ_VSYNC (1 << 1)
  26. #define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
  27. #define DISPC_IRQ_EVSYNC_ODD (1 << 3)
  28. #define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
  29. #define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
  30. #define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
  31. #define DISPC_IRQ_GFX_END_WIN (1 << 7)
  32. #define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
  33. #define DISPC_IRQ_OCP_ERR (1 << 9)
  34. #define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
  35. #define DISPC_IRQ_VID1_END_WIN (1 << 11)
  36. #define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
  37. #define DISPC_IRQ_VID2_END_WIN (1 << 13)
  38. #define DISPC_IRQ_SYNC_LOST (1 << 14)
  39. #define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
  40. #define DISPC_IRQ_WAKEUP (1 << 16)
  41. #define DISPC_IRQ_SYNC_LOST2 (1 << 17)
  42. #define DISPC_IRQ_VSYNC2 (1 << 18)
  43. #define DISPC_IRQ_VID3_END_WIN (1 << 19)
  44. #define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
  45. #define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
  46. #define DISPC_IRQ_FRAMEDONE2 (1 << 22)
  47. #define DISPC_IRQ_FRAMEDONEWB (1 << 23)
  48. #define DISPC_IRQ_FRAMEDONETV (1 << 24)
  49. #define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
  50. #define DISPC_IRQ_SYNC_LOST3 (1 << 27)
  51. #define DISPC_IRQ_VSYNC3 (1 << 28)
  52. #define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
  53. #define DISPC_IRQ_FRAMEDONE3 (1 << 30)
  54. struct omap_dss_device;
  55. struct omap_overlay_manager;
  56. struct dss_lcd_mgr_config;
  57. struct snd_aes_iec958;
  58. struct snd_cea_861_aud_if;
  59. enum omap_display_type {
  60. OMAP_DISPLAY_TYPE_NONE = 0,
  61. OMAP_DISPLAY_TYPE_DPI = 1 << 0,
  62. OMAP_DISPLAY_TYPE_DBI = 1 << 1,
  63. OMAP_DISPLAY_TYPE_SDI = 1 << 2,
  64. OMAP_DISPLAY_TYPE_DSI = 1 << 3,
  65. OMAP_DISPLAY_TYPE_VENC = 1 << 4,
  66. OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
  67. OMAP_DISPLAY_TYPE_DVI = 1 << 6,
  68. };
  69. enum omap_plane {
  70. OMAP_DSS_GFX = 0,
  71. OMAP_DSS_VIDEO1 = 1,
  72. OMAP_DSS_VIDEO2 = 2,
  73. OMAP_DSS_VIDEO3 = 3,
  74. OMAP_DSS_WB = 4,
  75. };
  76. enum omap_channel {
  77. OMAP_DSS_CHANNEL_LCD = 0,
  78. OMAP_DSS_CHANNEL_DIGIT = 1,
  79. OMAP_DSS_CHANNEL_LCD2 = 2,
  80. OMAP_DSS_CHANNEL_LCD3 = 3,
  81. };
  82. enum omap_color_mode {
  83. OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
  84. OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
  85. OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
  86. OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
  87. OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
  88. OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
  89. OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
  90. OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
  91. OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
  92. OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
  93. OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
  94. OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
  95. OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
  96. OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
  97. OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
  98. OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
  99. OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
  100. OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
  101. OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
  102. };
  103. enum omap_dss_load_mode {
  104. OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
  105. OMAP_DSS_LOAD_CLUT_ONLY = 1,
  106. OMAP_DSS_LOAD_FRAME_ONLY = 2,
  107. OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
  108. };
  109. enum omap_dss_trans_key_type {
  110. OMAP_DSS_COLOR_KEY_GFX_DST = 0,
  111. OMAP_DSS_COLOR_KEY_VID_SRC = 1,
  112. };
  113. enum omap_rfbi_te_mode {
  114. OMAP_DSS_RFBI_TE_MODE_1 = 1,
  115. OMAP_DSS_RFBI_TE_MODE_2 = 2,
  116. };
  117. enum omap_dss_signal_level {
  118. OMAPDSS_SIG_ACTIVE_HIGH = 0,
  119. OMAPDSS_SIG_ACTIVE_LOW = 1,
  120. };
  121. enum omap_dss_signal_edge {
  122. OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES,
  123. OMAPDSS_DRIVE_SIG_RISING_EDGE,
  124. OMAPDSS_DRIVE_SIG_FALLING_EDGE,
  125. };
  126. enum omap_dss_venc_type {
  127. OMAP_DSS_VENC_TYPE_COMPOSITE,
  128. OMAP_DSS_VENC_TYPE_SVIDEO,
  129. };
  130. enum omap_dss_dsi_pixel_format {
  131. OMAP_DSS_DSI_FMT_RGB888,
  132. OMAP_DSS_DSI_FMT_RGB666,
  133. OMAP_DSS_DSI_FMT_RGB666_PACKED,
  134. OMAP_DSS_DSI_FMT_RGB565,
  135. };
  136. enum omap_dss_dsi_mode {
  137. OMAP_DSS_DSI_CMD_MODE = 0,
  138. OMAP_DSS_DSI_VIDEO_MODE,
  139. };
  140. enum omap_display_caps {
  141. OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
  142. OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
  143. };
  144. enum omap_dss_display_state {
  145. OMAP_DSS_DISPLAY_DISABLED = 0,
  146. OMAP_DSS_DISPLAY_ACTIVE,
  147. };
  148. enum omap_dss_audio_state {
  149. OMAP_DSS_AUDIO_DISABLED = 0,
  150. OMAP_DSS_AUDIO_ENABLED,
  151. OMAP_DSS_AUDIO_CONFIGURED,
  152. OMAP_DSS_AUDIO_PLAYING,
  153. };
  154. enum omap_dss_rotation_type {
  155. OMAP_DSS_ROT_DMA = 1 << 0,
  156. OMAP_DSS_ROT_VRFB = 1 << 1,
  157. OMAP_DSS_ROT_TILER = 1 << 2,
  158. };
  159. /* clockwise rotation angle */
  160. enum omap_dss_rotation_angle {
  161. OMAP_DSS_ROT_0 = 0,
  162. OMAP_DSS_ROT_90 = 1,
  163. OMAP_DSS_ROT_180 = 2,
  164. OMAP_DSS_ROT_270 = 3,
  165. };
  166. enum omap_overlay_caps {
  167. OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
  168. OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
  169. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
  170. OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
  171. OMAP_DSS_OVL_CAP_POS = 1 << 4,
  172. OMAP_DSS_OVL_CAP_REPLICATION = 1 << 5,
  173. };
  174. enum omap_overlay_manager_caps {
  175. OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
  176. };
  177. enum omap_dss_clk_source {
  178. OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
  179. * OMAP4: DSS_FCLK */
  180. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
  181. * OMAP4: PLL1_CLK1 */
  182. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
  183. * OMAP4: PLL1_CLK2 */
  184. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
  185. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
  186. };
  187. enum omap_hdmi_flags {
  188. OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
  189. };
  190. enum omap_dss_output_id {
  191. OMAP_DSS_OUTPUT_DPI = 1 << 0,
  192. OMAP_DSS_OUTPUT_DBI = 1 << 1,
  193. OMAP_DSS_OUTPUT_SDI = 1 << 2,
  194. OMAP_DSS_OUTPUT_DSI1 = 1 << 3,
  195. OMAP_DSS_OUTPUT_DSI2 = 1 << 4,
  196. OMAP_DSS_OUTPUT_VENC = 1 << 5,
  197. OMAP_DSS_OUTPUT_HDMI = 1 << 6,
  198. };
  199. /* RFBI */
  200. struct rfbi_timings {
  201. int cs_on_time;
  202. int cs_off_time;
  203. int we_on_time;
  204. int we_off_time;
  205. int re_on_time;
  206. int re_off_time;
  207. int we_cycle_time;
  208. int re_cycle_time;
  209. int cs_pulse_width;
  210. int access_time;
  211. int clk_div;
  212. u32 tim[5]; /* set by rfbi_convert_timings() */
  213. int converted;
  214. };
  215. void omap_rfbi_write_command(const void *buf, u32 len);
  216. void omap_rfbi_read_data(void *buf, u32 len);
  217. void omap_rfbi_write_data(const void *buf, u32 len);
  218. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  219. u16 x, u16 y,
  220. u16 w, u16 h);
  221. int omap_rfbi_enable_te(bool enable, unsigned line);
  222. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  223. unsigned hs_pulse_time, unsigned vs_pulse_time,
  224. int hs_pol_inv, int vs_pol_inv, int extif_div);
  225. void rfbi_bus_lock(void);
  226. void rfbi_bus_unlock(void);
  227. /* DSI */
  228. enum omap_dss_dsi_trans_mode {
  229. /* Sync Pulses: both sync start and end packets sent */
  230. OMAP_DSS_DSI_PULSE_MODE,
  231. /* Sync Events: only sync start packets sent */
  232. OMAP_DSS_DSI_EVENT_MODE,
  233. /* Burst: only sync start packets sent, pixels are time compressed */
  234. OMAP_DSS_DSI_BURST_MODE,
  235. };
  236. struct omap_dss_dsi_videomode_timings {
  237. unsigned long hsclk;
  238. unsigned ndl;
  239. unsigned bitspp;
  240. /* pixels */
  241. u16 hact;
  242. /* lines */
  243. u16 vact;
  244. /* DSI video mode blanking data */
  245. /* Unit: byte clock cycles */
  246. u16 hss;
  247. u16 hsa;
  248. u16 hse;
  249. u16 hfp;
  250. u16 hbp;
  251. /* Unit: line clocks */
  252. u16 vsa;
  253. u16 vfp;
  254. u16 vbp;
  255. /* DSI blanking modes */
  256. int blanking_mode;
  257. int hsa_blanking_mode;
  258. int hbp_blanking_mode;
  259. int hfp_blanking_mode;
  260. enum omap_dss_dsi_trans_mode trans_mode;
  261. bool ddr_clk_always_on;
  262. int window_sync;
  263. };
  264. struct omap_dss_dsi_config {
  265. enum omap_dss_dsi_mode mode;
  266. enum omap_dss_dsi_pixel_format pixel_format;
  267. const struct omap_video_timings *timings;
  268. unsigned long hs_clk_min, hs_clk_max;
  269. unsigned long lp_clk_min, lp_clk_max;
  270. bool ddr_clk_always_on;
  271. enum omap_dss_dsi_trans_mode trans_mode;
  272. };
  273. void dsi_bus_lock(struct omap_dss_device *dssdev);
  274. void dsi_bus_unlock(struct omap_dss_device *dssdev);
  275. int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  276. int len);
  277. int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  278. int len);
  279. int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
  280. int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
  281. int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  282. u8 param);
  283. int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
  284. u8 param);
  285. int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
  286. u8 param1, u8 param2);
  287. int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
  288. u8 *data, int len);
  289. int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
  290. u8 *data, int len);
  291. int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  292. u8 *buf, int buflen);
  293. int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
  294. int buflen);
  295. int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
  296. u8 *buf, int buflen);
  297. int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
  298. u8 param1, u8 param2, u8 *buf, int buflen);
  299. int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
  300. u16 len);
  301. int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
  302. int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
  303. int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel);
  304. void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel);
  305. enum omapdss_version {
  306. OMAPDSS_VER_UNKNOWN = 0,
  307. OMAPDSS_VER_OMAP24xx,
  308. OMAPDSS_VER_OMAP34xx_ES1, /* OMAP3430 ES1.0, 2.0 */
  309. OMAPDSS_VER_OMAP34xx_ES3, /* OMAP3430 ES3.0+ */
  310. OMAPDSS_VER_OMAP3630,
  311. OMAPDSS_VER_AM35xx,
  312. OMAPDSS_VER_OMAP4430_ES1, /* OMAP4430 ES1.0 */
  313. OMAPDSS_VER_OMAP4430_ES2, /* OMAP4430 ES2.0, 2.1, 2.2 */
  314. OMAPDSS_VER_OMAP4, /* All other OMAP4s */
  315. OMAPDSS_VER_OMAP5,
  316. };
  317. /* Board specific data */
  318. struct omap_dss_board_info {
  319. int (*get_context_loss_count)(struct device *dev);
  320. int num_devices;
  321. struct omap_dss_device **devices;
  322. struct omap_dss_device *default_device;
  323. const char *default_display_name;
  324. int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
  325. void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
  326. int (*set_min_bus_tput)(struct device *dev, unsigned long r);
  327. enum omapdss_version version;
  328. };
  329. /* Init with the board info */
  330. extern int omap_display_init(struct omap_dss_board_info *board_data);
  331. /* HDMI mux init*/
  332. extern int omap_hdmi_init(enum omap_hdmi_flags flags);
  333. struct omap_video_timings {
  334. /* Unit: pixels */
  335. u16 x_res;
  336. /* Unit: pixels */
  337. u16 y_res;
  338. /* Unit: KHz */
  339. u32 pixel_clock;
  340. /* Unit: pixel clocks */
  341. u16 hsw; /* Horizontal synchronization pulse width */
  342. /* Unit: pixel clocks */
  343. u16 hfp; /* Horizontal front porch */
  344. /* Unit: pixel clocks */
  345. u16 hbp; /* Horizontal back porch */
  346. /* Unit: line clocks */
  347. u16 vsw; /* Vertical synchronization pulse width */
  348. /* Unit: line clocks */
  349. u16 vfp; /* Vertical front porch */
  350. /* Unit: line clocks */
  351. u16 vbp; /* Vertical back porch */
  352. /* Vsync logic level */
  353. enum omap_dss_signal_level vsync_level;
  354. /* Hsync logic level */
  355. enum omap_dss_signal_level hsync_level;
  356. /* Interlaced or Progressive timings */
  357. bool interlace;
  358. /* Pixel clock edge to drive LCD data */
  359. enum omap_dss_signal_edge data_pclk_edge;
  360. /* Data enable logic level */
  361. enum omap_dss_signal_level de_level;
  362. /* Pixel clock edges to drive HSYNC and VSYNC signals */
  363. enum omap_dss_signal_edge sync_pclk_edge;
  364. };
  365. #ifdef CONFIG_OMAP2_DSS_VENC
  366. /* Hardcoded timings for tv modes. Venc only uses these to
  367. * identify the mode, and does not actually use the configs
  368. * itself. However, the configs should be something that
  369. * a normal monitor can also show */
  370. extern const struct omap_video_timings omap_dss_pal_timings;
  371. extern const struct omap_video_timings omap_dss_ntsc_timings;
  372. #endif
  373. struct omap_dss_cpr_coefs {
  374. s16 rr, rg, rb;
  375. s16 gr, gg, gb;
  376. s16 br, bg, bb;
  377. };
  378. struct omap_overlay_info {
  379. u32 paddr;
  380. u32 p_uv_addr; /* for NV12 format */
  381. u16 screen_width;
  382. u16 width;
  383. u16 height;
  384. enum omap_color_mode color_mode;
  385. u8 rotation;
  386. enum omap_dss_rotation_type rotation_type;
  387. bool mirror;
  388. u16 pos_x;
  389. u16 pos_y;
  390. u16 out_width; /* if 0, out_width == width */
  391. u16 out_height; /* if 0, out_height == height */
  392. u8 global_alpha;
  393. u8 pre_mult_alpha;
  394. u8 zorder;
  395. };
  396. struct omap_overlay {
  397. struct kobject kobj;
  398. struct list_head list;
  399. /* static fields */
  400. const char *name;
  401. enum omap_plane id;
  402. enum omap_color_mode supported_modes;
  403. enum omap_overlay_caps caps;
  404. /* dynamic fields */
  405. struct omap_overlay_manager *manager;
  406. /*
  407. * The following functions do not block:
  408. *
  409. * is_enabled
  410. * set_overlay_info
  411. * get_overlay_info
  412. *
  413. * The rest of the functions may block and cannot be called from
  414. * interrupt context
  415. */
  416. int (*enable)(struct omap_overlay *ovl);
  417. int (*disable)(struct omap_overlay *ovl);
  418. bool (*is_enabled)(struct omap_overlay *ovl);
  419. int (*set_manager)(struct omap_overlay *ovl,
  420. struct omap_overlay_manager *mgr);
  421. int (*unset_manager)(struct omap_overlay *ovl);
  422. int (*set_overlay_info)(struct omap_overlay *ovl,
  423. struct omap_overlay_info *info);
  424. void (*get_overlay_info)(struct omap_overlay *ovl,
  425. struct omap_overlay_info *info);
  426. int (*wait_for_go)(struct omap_overlay *ovl);
  427. struct omap_dss_device *(*get_device)(struct omap_overlay *ovl);
  428. };
  429. struct omap_overlay_manager_info {
  430. u32 default_color;
  431. enum omap_dss_trans_key_type trans_key_type;
  432. u32 trans_key;
  433. bool trans_enabled;
  434. bool partial_alpha_enabled;
  435. bool cpr_enable;
  436. struct omap_dss_cpr_coefs cpr_coefs;
  437. };
  438. struct omap_overlay_manager {
  439. struct kobject kobj;
  440. /* static fields */
  441. const char *name;
  442. enum omap_channel id;
  443. enum omap_overlay_manager_caps caps;
  444. struct list_head overlays;
  445. enum omap_display_type supported_displays;
  446. enum omap_dss_output_id supported_outputs;
  447. /* dynamic fields */
  448. struct omap_dss_device *output;
  449. /*
  450. * The following functions do not block:
  451. *
  452. * set_manager_info
  453. * get_manager_info
  454. * apply
  455. *
  456. * The rest of the functions may block and cannot be called from
  457. * interrupt context
  458. */
  459. int (*set_output)(struct omap_overlay_manager *mgr,
  460. struct omap_dss_device *output);
  461. int (*unset_output)(struct omap_overlay_manager *mgr);
  462. int (*set_manager_info)(struct omap_overlay_manager *mgr,
  463. struct omap_overlay_manager_info *info);
  464. void (*get_manager_info)(struct omap_overlay_manager *mgr,
  465. struct omap_overlay_manager_info *info);
  466. int (*apply)(struct omap_overlay_manager *mgr);
  467. int (*wait_for_go)(struct omap_overlay_manager *mgr);
  468. int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
  469. struct omap_dss_device *(*get_device)(struct omap_overlay_manager *mgr);
  470. };
  471. /* 22 pins means 1 clk lane and 10 data lanes */
  472. #define OMAP_DSS_MAX_DSI_PINS 22
  473. struct omap_dsi_pin_config {
  474. int num_pins;
  475. /*
  476. * pin numbers in the following order:
  477. * clk+, clk-
  478. * data1+, data1-
  479. * data2+, data2-
  480. * ...
  481. */
  482. int pins[OMAP_DSS_MAX_DSI_PINS];
  483. };
  484. struct omap_dss_writeback_info {
  485. u32 paddr;
  486. u32 p_uv_addr;
  487. u16 buf_width;
  488. u16 width;
  489. u16 height;
  490. enum omap_color_mode color_mode;
  491. u8 rotation;
  492. enum omap_dss_rotation_type rotation_type;
  493. bool mirror;
  494. u8 pre_mult_alpha;
  495. };
  496. struct omapdss_dpi_ops {
  497. int (*connect)(struct omap_dss_device *dssdev,
  498. struct omap_dss_device *dst);
  499. void (*disconnect)(struct omap_dss_device *dssdev,
  500. struct omap_dss_device *dst);
  501. int (*enable)(struct omap_dss_device *dssdev);
  502. void (*disable)(struct omap_dss_device *dssdev);
  503. int (*check_timings)(struct omap_dss_device *dssdev,
  504. struct omap_video_timings *timings);
  505. void (*set_timings)(struct omap_dss_device *dssdev,
  506. struct omap_video_timings *timings);
  507. void (*get_timings)(struct omap_dss_device *dssdev,
  508. struct omap_video_timings *timings);
  509. void (*set_data_lines)(struct omap_dss_device *dssdev, int data_lines);
  510. };
  511. struct omap_dss_device {
  512. /* old device, to be removed */
  513. struct device old_dev;
  514. /* new device, pointer to panel device */
  515. struct device *dev;
  516. struct module *owner;
  517. struct list_head panel_list;
  518. /* alias in the form of "display%d" */
  519. char alias[16];
  520. enum omap_display_type type;
  521. enum omap_display_type output_type;
  522. /* obsolete, to be removed */
  523. enum omap_channel channel;
  524. union {
  525. struct {
  526. u8 data_lines;
  527. } dpi;
  528. struct {
  529. u8 channel;
  530. u8 data_lines;
  531. } rfbi;
  532. struct {
  533. u8 datapairs;
  534. } sdi;
  535. struct {
  536. int module;
  537. } dsi;
  538. struct {
  539. enum omap_dss_venc_type type;
  540. bool invert_polarity;
  541. } venc;
  542. } phy;
  543. struct {
  544. struct omap_video_timings timings;
  545. enum omap_dss_dsi_pixel_format dsi_pix_fmt;
  546. enum omap_dss_dsi_mode dsi_mode;
  547. } panel;
  548. struct {
  549. u8 pixel_size;
  550. struct rfbi_timings rfbi_timings;
  551. } ctrl;
  552. const char *name;
  553. /* used to match device to driver */
  554. const char *driver_name;
  555. void *data;
  556. struct omap_dss_driver *driver;
  557. union {
  558. const struct omapdss_dpi_ops *dpi;
  559. } ops;
  560. /* helper variable for driver suspend/resume */
  561. bool activate_after_resume;
  562. enum omap_display_caps caps;
  563. struct omap_dss_device *output;
  564. enum omap_dss_display_state state;
  565. enum omap_dss_audio_state audio_state;
  566. /* OMAP DSS output specific fields */
  567. struct list_head list;
  568. /* DISPC channel for this output */
  569. enum omap_channel dispc_channel;
  570. /* output instance */
  571. enum omap_dss_output_id id;
  572. /* dynamic fields */
  573. struct omap_overlay_manager *manager;
  574. struct omap_dss_device *device;
  575. };
  576. struct omap_dss_hdmi_data
  577. {
  578. int ct_cp_hpd_gpio;
  579. int ls_oe_gpio;
  580. int hpd_gpio;
  581. };
  582. struct omap_dss_audio {
  583. struct snd_aes_iec958 *iec;
  584. struct snd_cea_861_aud_if *cea;
  585. };
  586. struct omap_dss_driver {
  587. struct device_driver driver;
  588. int (*probe)(struct omap_dss_device *);
  589. void (*remove)(struct omap_dss_device *);
  590. int (*connect)(struct omap_dss_device *dssdev);
  591. void (*disconnect)(struct omap_dss_device *dssdev);
  592. int (*enable)(struct omap_dss_device *display);
  593. void (*disable)(struct omap_dss_device *display);
  594. int (*run_test)(struct omap_dss_device *display, int test);
  595. int (*update)(struct omap_dss_device *dssdev,
  596. u16 x, u16 y, u16 w, u16 h);
  597. int (*sync)(struct omap_dss_device *dssdev);
  598. int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
  599. int (*get_te)(struct omap_dss_device *dssdev);
  600. u8 (*get_rotate)(struct omap_dss_device *dssdev);
  601. int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
  602. bool (*get_mirror)(struct omap_dss_device *dssdev);
  603. int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
  604. int (*memory_read)(struct omap_dss_device *dssdev,
  605. void *buf, size_t size,
  606. u16 x, u16 y, u16 w, u16 h);
  607. void (*get_resolution)(struct omap_dss_device *dssdev,
  608. u16 *xres, u16 *yres);
  609. void (*get_dimensions)(struct omap_dss_device *dssdev,
  610. u32 *width, u32 *height);
  611. int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
  612. int (*check_timings)(struct omap_dss_device *dssdev,
  613. struct omap_video_timings *timings);
  614. void (*set_timings)(struct omap_dss_device *dssdev,
  615. struct omap_video_timings *timings);
  616. void (*get_timings)(struct omap_dss_device *dssdev,
  617. struct omap_video_timings *timings);
  618. int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
  619. u32 (*get_wss)(struct omap_dss_device *dssdev);
  620. int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
  621. bool (*detect)(struct omap_dss_device *dssdev);
  622. /*
  623. * For display drivers that support audio. This encompasses
  624. * HDMI and DisplayPort at the moment.
  625. */
  626. /*
  627. * Note: These functions might sleep. Do not call while
  628. * holding a spinlock/readlock.
  629. */
  630. int (*audio_enable)(struct omap_dss_device *dssdev);
  631. void (*audio_disable)(struct omap_dss_device *dssdev);
  632. bool (*audio_supported)(struct omap_dss_device *dssdev);
  633. int (*audio_config)(struct omap_dss_device *dssdev,
  634. struct omap_dss_audio *audio);
  635. /* Note: These functions may not sleep */
  636. int (*audio_start)(struct omap_dss_device *dssdev);
  637. void (*audio_stop)(struct omap_dss_device *dssdev);
  638. };
  639. enum omapdss_version omapdss_get_version(void);
  640. bool omapdss_is_initialized(void);
  641. int omap_dss_register_driver(struct omap_dss_driver *);
  642. void omap_dss_unregister_driver(struct omap_dss_driver *);
  643. int omapdss_register_display(struct omap_dss_device *dssdev);
  644. void omapdss_unregister_display(struct omap_dss_device *dssdev);
  645. struct omap_dss_device *omap_dss_get_device(struct omap_dss_device *dssdev);
  646. void omap_dss_put_device(struct omap_dss_device *dssdev);
  647. #define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
  648. struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
  649. struct omap_dss_device *omap_dss_find_device(void *data,
  650. int (*match)(struct omap_dss_device *dssdev, void *data));
  651. const char *omapdss_get_default_display_name(void);
  652. void videomode_to_omap_video_timings(const struct videomode *vm,
  653. struct omap_video_timings *ovt);
  654. void omap_video_timings_to_videomode(const struct omap_video_timings *ovt,
  655. struct videomode *vm);
  656. int dss_feat_get_num_mgrs(void);
  657. int dss_feat_get_num_ovls(void);
  658. enum omap_display_type dss_feat_get_supported_displays(enum omap_channel channel);
  659. enum omap_dss_output_id dss_feat_get_supported_outputs(enum omap_channel channel);
  660. enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane);
  661. int omap_dss_get_num_overlay_managers(void);
  662. struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
  663. int omap_dss_get_num_overlays(void);
  664. struct omap_overlay *omap_dss_get_overlay(int num);
  665. int omapdss_register_output(struct omap_dss_device *output);
  666. void omapdss_unregister_output(struct omap_dss_device *output);
  667. struct omap_dss_device *omap_dss_get_output(enum omap_dss_output_id id);
  668. struct omap_dss_device *omap_dss_find_output(const char *name);
  669. struct omap_dss_device *omap_dss_find_output_by_node(struct device_node *node);
  670. int omapdss_output_set_device(struct omap_dss_device *out,
  671. struct omap_dss_device *dssdev);
  672. int omapdss_output_unset_device(struct omap_dss_device *out);
  673. struct omap_dss_device *omapdss_find_output_from_display(struct omap_dss_device *dssdev);
  674. struct omap_overlay_manager *omapdss_find_mgr_from_display(struct omap_dss_device *dssdev);
  675. void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
  676. u16 *xres, u16 *yres);
  677. int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
  678. void omapdss_default_get_timings(struct omap_dss_device *dssdev,
  679. struct omap_video_timings *timings);
  680. typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
  681. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  682. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  683. u32 dispc_read_irqstatus(void);
  684. void dispc_clear_irqstatus(u32 mask);
  685. u32 dispc_read_irqenable(void);
  686. void dispc_write_irqenable(u32 mask);
  687. int dispc_request_irq(irq_handler_t handler, void *dev_id);
  688. void dispc_free_irq(void *dev_id);
  689. int dispc_runtime_get(void);
  690. void dispc_runtime_put(void);
  691. void dispc_mgr_enable(enum omap_channel channel, bool enable);
  692. bool dispc_mgr_is_enabled(enum omap_channel channel);
  693. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
  694. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
  695. u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
  696. bool dispc_mgr_go_busy(enum omap_channel channel);
  697. void dispc_mgr_go(enum omap_channel channel);
  698. void dispc_mgr_set_lcd_config(enum omap_channel channel,
  699. const struct dss_lcd_mgr_config *config);
  700. void dispc_mgr_set_timings(enum omap_channel channel,
  701. const struct omap_video_timings *timings);
  702. void dispc_mgr_setup(enum omap_channel channel,
  703. const struct omap_overlay_manager_info *info);
  704. int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
  705. const struct omap_overlay_info *oi,
  706. const struct omap_video_timings *timings,
  707. int *x_predecim, int *y_predecim);
  708. int dispc_ovl_enable(enum omap_plane plane, bool enable);
  709. bool dispc_ovl_enabled(enum omap_plane plane);
  710. void dispc_ovl_set_channel_out(enum omap_plane plane,
  711. enum omap_channel channel);
  712. int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
  713. bool replication, const struct omap_video_timings *mgr_timings,
  714. bool mem_to_mem);
  715. #define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
  716. #define to_dss_device(x) container_of((x), struct omap_dss_device, old_dev)
  717. void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
  718. bool enable);
  719. int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
  720. int omapdss_dsi_set_config(struct omap_dss_device *dssdev,
  721. const struct omap_dss_dsi_config *config);
  722. int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
  723. void (*callback)(int, void *), void *data);
  724. int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
  725. int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
  726. void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
  727. int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
  728. const struct omap_dsi_pin_config *pin_cfg);
  729. int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
  730. void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
  731. bool disconnect_lanes, bool enter_ulps);
  732. int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
  733. void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
  734. void omapdss_dpi_set_timings(struct omap_dss_device *dssdev,
  735. struct omap_video_timings *timings);
  736. int dpi_check_timings(struct omap_dss_device *dssdev,
  737. struct omap_video_timings *timings);
  738. void omapdss_dpi_set_data_lines(struct omap_dss_device *dssdev, int data_lines);
  739. int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
  740. void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
  741. void omapdss_sdi_set_timings(struct omap_dss_device *dssdev,
  742. struct omap_video_timings *timings);
  743. void omapdss_sdi_set_datapairs(struct omap_dss_device *dssdev, int datapairs);
  744. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
  745. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
  746. int omap_rfbi_update(struct omap_dss_device *dssdev, void (*callback)(void *),
  747. void *data);
  748. int omap_rfbi_configure(struct omap_dss_device *dssdev);
  749. void omapdss_rfbi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
  750. void omapdss_rfbi_set_pixel_size(struct omap_dss_device *dssdev,
  751. int pixel_size);
  752. void omapdss_rfbi_set_data_lines(struct omap_dss_device *dssdev,
  753. int data_lines);
  754. void omapdss_rfbi_set_interface_timings(struct omap_dss_device *dssdev,
  755. struct rfbi_timings *timings);
  756. int omapdss_compat_init(void);
  757. void omapdss_compat_uninit(void);
  758. struct dss_mgr_ops {
  759. int (*connect)(struct omap_overlay_manager *mgr,
  760. struct omap_dss_device *dst);
  761. void (*disconnect)(struct omap_overlay_manager *mgr,
  762. struct omap_dss_device *dst);
  763. void (*start_update)(struct omap_overlay_manager *mgr);
  764. int (*enable)(struct omap_overlay_manager *mgr);
  765. void (*disable)(struct omap_overlay_manager *mgr);
  766. void (*set_timings)(struct omap_overlay_manager *mgr,
  767. const struct omap_video_timings *timings);
  768. void (*set_lcd_config)(struct omap_overlay_manager *mgr,
  769. const struct dss_lcd_mgr_config *config);
  770. int (*register_framedone_handler)(struct omap_overlay_manager *mgr,
  771. void (*handler)(void *), void *data);
  772. void (*unregister_framedone_handler)(struct omap_overlay_manager *mgr,
  773. void (*handler)(void *), void *data);
  774. };
  775. int dss_install_mgr_ops(const struct dss_mgr_ops *mgr_ops);
  776. void dss_uninstall_mgr_ops(void);
  777. int dss_mgr_connect(struct omap_overlay_manager *mgr,
  778. struct omap_dss_device *dst);
  779. void dss_mgr_disconnect(struct omap_overlay_manager *mgr,
  780. struct omap_dss_device *dst);
  781. void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
  782. const struct omap_video_timings *timings);
  783. void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
  784. const struct dss_lcd_mgr_config *config);
  785. int dss_mgr_enable(struct omap_overlay_manager *mgr);
  786. void dss_mgr_disable(struct omap_overlay_manager *mgr);
  787. void dss_mgr_start_update(struct omap_overlay_manager *mgr);
  788. int dss_mgr_register_framedone_handler(struct omap_overlay_manager *mgr,
  789. void (*handler)(void *), void *data);
  790. void dss_mgr_unregister_framedone_handler(struct omap_overlay_manager *mgr,
  791. void (*handler)(void *), void *data);
  792. static inline bool omapdss_device_is_connected(struct omap_dss_device *dssdev)
  793. {
  794. return dssdev->output;
  795. }
  796. static inline bool omapdss_device_is_enabled(struct omap_dss_device *dssdev)
  797. {
  798. return dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
  799. }
  800. #endif